]> git.proxmox.com Git - qemu.git/blame - exec-all.h
usb-linux: use usb_generic_handle_packet()
[qemu.git] / exec-all.h
CommitLineData
d4e8164f
FB
1/*
2 * internal execution defines for qemu
5fafdf24 3 *
d4e8164f
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
d4e8164f
FB
18 */
19
875cdcf6
AL
20#ifndef _EXEC_ALL_H_
21#define _EXEC_ALL_H_
7d99a001
BS
22
23#include "qemu-common.h"
24
b346ff46 25/* allow to see translation results - the slowdown should be negligible, so we leave it */
de9a95f0 26#define DEBUG_DISAS
b346ff46 27
41c1b1c9
PB
28/* Page tracking code uses ram addresses in system mode, and virtual
29 addresses in userspace mode. Define tb_page_addr_t to be an appropriate
30 type. */
31#if defined(CONFIG_USER_ONLY)
b480d9b7 32typedef abi_ulong tb_page_addr_t;
41c1b1c9
PB
33#else
34typedef ram_addr_t tb_page_addr_t;
35#endif
36
b346ff46
FB
37/* is_jmp field values */
38#define DISAS_NEXT 0 /* next instruction can be analyzed */
39#define DISAS_JUMP 1 /* only pc was modified dynamically */
40#define DISAS_UPDATE 2 /* cpu state was modified dynamically */
41#define DISAS_TB_JUMP 3 /* only pc was modified statically */
42
2e70f6ef 43typedef struct TranslationBlock TranslationBlock;
b346ff46
FB
44
45/* XXX: make safe guess about sizes */
7a86d29a
AG
46#if (HOST_LONG_BITS == 32) && (TARGET_LONG_BITS == 64)
47#define MAX_OP_PER_INSTR 128
48#else
b689c622 49#define MAX_OP_PER_INSTR 96
7a86d29a 50#endif
4d0e4ac7
SB
51
52#if HOST_LONG_BITS == 32
53#define MAX_OPC_PARAM_PER_ARG 2
54#else
55#define MAX_OPC_PARAM_PER_ARG 1
56#endif
57#define MAX_OPC_PARAM_IARGS 4
58#define MAX_OPC_PARAM_OARGS 1
59#define MAX_OPC_PARAM_ARGS (MAX_OPC_PARAM_IARGS + MAX_OPC_PARAM_OARGS)
60
61/* A Call op needs up to 4 + 2N parameters on 32-bit archs,
62 * and up to 4 + N parameters on 64-bit archs
63 * (N = number of input arguments + output arguments). */
64#define MAX_OPC_PARAM (4 + (MAX_OPC_PARAM_PER_ARG * MAX_OPC_PARAM_ARGS))
6db73509 65#define OPC_BUF_SIZE 640
b346ff46
FB
66#define OPC_MAX_SIZE (OPC_BUF_SIZE - MAX_OP_PER_INSTR)
67
a208e54a 68/* Maximum size a TCG op can expand to. This is complicated because a
0cbfcd2b
AJ
69 single op may require several host instructions and register reloads.
70 For now take a wild guess at 192 bytes, which should allow at least
a208e54a 71 a couple of fixup instructions per argument. */
0cbfcd2b 72#define TCG_MAX_OP_SIZE 192
a208e54a 73
0115be31 74#define OPPARAM_BUF_SIZE (OPC_BUF_SIZE * MAX_OPC_PARAM)
b346ff46 75
c27004ec 76extern target_ulong gen_opc_pc[OPC_BUF_SIZE];
b346ff46 77extern uint8_t gen_opc_instr_start[OPC_BUF_SIZE];
2e70f6ef 78extern uint16_t gen_opc_icount[OPC_BUF_SIZE];
b346ff46 79
79383c9c 80#include "qemu-log.h"
b346ff46 81
2cfc5f17
TS
82void gen_intermediate_code(CPUState *env, struct TranslationBlock *tb);
83void gen_intermediate_code_pc(CPUState *env, struct TranslationBlock *tb);
e87b7cb0
SW
84void restore_state_to_opc(CPUState *env, struct TranslationBlock *tb,
85 int pc_pos);
d2856f1a 86
57fec1fe 87void cpu_gen_init(void);
4c3a88a2 88int cpu_gen_code(CPUState *env, struct TranslationBlock *tb,
d07bde88 89 int *gen_code_size_ptr);
5fafdf24 90int cpu_restore_state(struct TranslationBlock *tb,
618ba8e6 91 CPUState *env, unsigned long searched_pc);
2e12669a 92void cpu_resume_from_signal(CPUState *env1, void *puc);
2e70f6ef
PB
93void cpu_io_recompile(CPUState *env, void *retaddr);
94TranslationBlock *tb_gen_code(CPUState *env,
95 target_ulong pc, target_ulong cs_base, int flags,
96 int cflags);
6a00d601 97void cpu_exec_init(CPUState *env);
a5e50b26 98void QEMU_NORETURN cpu_loop_exit(void);
53a5960a 99int page_unprotect(target_ulong address, unsigned long pc, void *puc);
41c1b1c9 100void tb_invalidate_phys_page_range(tb_page_addr_t start, tb_page_addr_t end,
2e12669a 101 int is_cpu_write_access);
2e12669a 102void tlb_flush_page(CPUState *env, target_ulong addr);
ee8b7021 103void tlb_flush(CPUState *env, int flush_global);
c527ee8f 104#if !defined(CONFIG_USER_ONLY)
d4c430a8
PB
105void tlb_set_page(CPUState *env, target_ulong vaddr,
106 target_phys_addr_t paddr, int prot,
107 int mmu_idx, target_ulong size);
c527ee8f 108#endif
d4e8164f 109
d4e8164f
FB
110#define CODE_GEN_ALIGN 16 /* must be >= of the size of a icache line */
111
4390df51
FB
112#define CODE_GEN_PHYS_HASH_BITS 15
113#define CODE_GEN_PHYS_HASH_SIZE (1 << CODE_GEN_PHYS_HASH_BITS)
114
26a5f13b 115#define MIN_CODE_GEN_BUFFER_SIZE (1024 * 1024)
d4e8164f 116
4390df51
FB
117/* estimated block size for TB allocation */
118/* XXX: use a per code average code fragment size and modulate it
119 according to the host CPU */
120#if defined(CONFIG_SOFTMMU)
121#define CODE_GEN_AVG_BLOCK_SIZE 128
122#else
123#define CODE_GEN_AVG_BLOCK_SIZE 64
124#endif
125
a8cd70fc 126#if defined(_ARCH_PPC) || defined(__x86_64__) || defined(__arm__) || defined(__i386__)
d4e8164f
FB
127#define USE_DIRECT_JUMP
128#endif
129
2e70f6ef 130struct TranslationBlock {
2e12669a
FB
131 target_ulong pc; /* simulated PC corresponding to this block (EIP + CS base) */
132 target_ulong cs_base; /* CS base for this block */
c068688b 133 uint64_t flags; /* flags defining in which context the code was generated */
d4e8164f
FB
134 uint16_t size; /* size of target code for this block (1 <=
135 size <= TARGET_PAGE_SIZE) */
58fe2f10 136 uint16_t cflags; /* compile flags */
2e70f6ef
PB
137#define CF_COUNT_MASK 0x7fff
138#define CF_LAST_IO 0x8000 /* Last insn may be an IO access. */
58fe2f10 139
d4e8164f 140 uint8_t *tc_ptr; /* pointer to the translated code */
4390df51 141 /* next matching tb for physical address. */
5fafdf24 142 struct TranslationBlock *phys_hash_next;
4390df51
FB
143 /* first and second physical page containing code. The lower bit
144 of the pointer tells the index in page_next[] */
5fafdf24 145 struct TranslationBlock *page_next[2];
41c1b1c9 146 tb_page_addr_t page_addr[2];
4390df51 147
d4e8164f
FB
148 /* the following data are used to directly call another TB from
149 the code of this one. */
150 uint16_t tb_next_offset[2]; /* offset of original jump target */
151#ifdef USE_DIRECT_JUMP
efc0a514 152 uint16_t tb_jmp_offset[2]; /* offset of jump instruction */
d4e8164f 153#else
57fec1fe 154 unsigned long tb_next[2]; /* address of jump generated code */
d4e8164f
FB
155#endif
156 /* list of TBs jumping to this one. This is a circular list using
157 the two least significant bits of the pointers to tell what is
158 the next pointer: 0 = jmp_next[0], 1 = jmp_next[1], 2 =
159 jmp_first */
5fafdf24 160 struct TranslationBlock *jmp_next[2];
d4e8164f 161 struct TranslationBlock *jmp_first;
2e70f6ef
PB
162 uint32_t icount;
163};
d4e8164f 164
b362e5e0
PB
165static inline unsigned int tb_jmp_cache_hash_page(target_ulong pc)
166{
167 target_ulong tmp;
168 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
b5e19d4c 169 return (tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK;
b362e5e0
PB
170}
171
8a40a180 172static inline unsigned int tb_jmp_cache_hash_func(target_ulong pc)
d4e8164f 173{
b362e5e0
PB
174 target_ulong tmp;
175 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
b5e19d4c
EI
176 return (((tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK)
177 | (tmp & TB_JMP_ADDR_MASK));
d4e8164f
FB
178}
179
41c1b1c9 180static inline unsigned int tb_phys_hash_func(tb_page_addr_t pc)
4390df51 181{
f96a3834 182 return (pc >> 2) & (CODE_GEN_PHYS_HASH_SIZE - 1);
4390df51
FB
183}
184
2e70f6ef 185void tb_free(TranslationBlock *tb);
0124311e 186void tb_flush(CPUState *env);
41c1b1c9
PB
187void tb_link_page(TranslationBlock *tb,
188 tb_page_addr_t phys_pc, tb_page_addr_t phys_page2);
189void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr);
d4e8164f 190
4390df51 191extern TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
d4e8164f 192
4390df51
FB
193#if defined(USE_DIRECT_JUMP)
194
e58ffeb3 195#if defined(_ARCH_PPC)
64b85a8f 196void ppc_tb_set_jmp_target(unsigned long jmp_addr, unsigned long addr);
810260a8 197#define tb_set_jmp_target1 ppc_tb_set_jmp_target
57fec1fe 198#elif defined(__i386__) || defined(__x86_64__)
4390df51
FB
199static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
200{
201 /* patch the branch destination */
202 *(uint32_t *)jmp_addr = addr - (jmp_addr + 4);
1235fc06 203 /* no need to flush icache explicitly */
4390df51 204}
811d4cf4
AZ
205#elif defined(__arm__)
206static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
207{
4a1e19ae 208#if !QEMU_GNUC_PREREQ(4, 1)
811d4cf4
AZ
209 register unsigned long _beg __asm ("a1");
210 register unsigned long _end __asm ("a2");
211 register unsigned long _flg __asm ("a3");
3233f0d4 212#endif
811d4cf4
AZ
213
214 /* we could use a ldr pc, [pc, #-4] kind of branch and avoid the flush */
87b78ad1
LD
215 *(uint32_t *)jmp_addr =
216 (*(uint32_t *)jmp_addr & ~0xffffff)
217 | (((addr - (jmp_addr + 8)) >> 2) & 0xffffff);
811d4cf4 218
3233f0d4 219#if QEMU_GNUC_PREREQ(4, 1)
4a1e19ae 220 __builtin___clear_cache((char *) jmp_addr, (char *) jmp_addr + 4);
3233f0d4 221#else
811d4cf4
AZ
222 /* flush icache */
223 _beg = jmp_addr;
224 _end = jmp_addr + 4;
225 _flg = 0;
226 __asm __volatile__ ("swi 0x9f0002" : : "r" (_beg), "r" (_end), "r" (_flg));
3233f0d4 227#endif
811d4cf4 228}
4390df51 229#endif
d4e8164f 230
5fafdf24 231static inline void tb_set_jmp_target(TranslationBlock *tb,
4cbb86e1
FB
232 int n, unsigned long addr)
233{
234 unsigned long offset;
235
236 offset = tb->tb_jmp_offset[n];
237 tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
4cbb86e1
FB
238}
239
d4e8164f
FB
240#else
241
242/* set the jump target */
5fafdf24 243static inline void tb_set_jmp_target(TranslationBlock *tb,
d4e8164f
FB
244 int n, unsigned long addr)
245{
95f7652d 246 tb->tb_next[n] = addr;
d4e8164f
FB
247}
248
249#endif
250
5fafdf24 251static inline void tb_add_jump(TranslationBlock *tb, int n,
d4e8164f
FB
252 TranslationBlock *tb_next)
253{
cf25629d
FB
254 /* NOTE: this test is only needed for thread safety */
255 if (!tb->jmp_next[n]) {
256 /* patch the native jump address */
257 tb_set_jmp_target(tb, n, (unsigned long)tb_next->tc_ptr);
3b46e624 258
cf25629d
FB
259 /* add in TB jmp circular list */
260 tb->jmp_next[n] = tb_next->jmp_first;
261 tb_next->jmp_first = (TranslationBlock *)((long)(tb) | (n));
262 }
d4e8164f
FB
263}
264
a513fe19
FB
265TranslationBlock *tb_find_pc(unsigned long pc_ptr);
266
d5975363 267#include "qemu-lock.h"
d4e8164f 268
c227f099 269extern spinlock_t tb_lock;
d4e8164f 270
36bdbe54 271extern int tb_invalidated_flag;
6e59c1db 272
e95c8d51 273#if !defined(CONFIG_USER_ONLY)
6e59c1db 274
b3755a91
PB
275extern CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
276extern CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
277extern void *io_mem_opaque[IO_MEM_NB_ENTRIES];
278
6ebbf390 279void tlb_fill(target_ulong addr, int is_write, int mmu_idx,
6e59c1db
FB
280 void *retaddr);
281
79383c9c
BS
282#include "softmmu_defs.h"
283
6ebbf390 284#define ACCESS_TYPE (NB_MMU_MODES + 1)
6e59c1db
FB
285#define MEMSUFFIX _code
286#define env cpu_single_env
287
288#define DATA_SIZE 1
289#include "softmmu_header.h"
290
291#define DATA_SIZE 2
292#include "softmmu_header.h"
293
294#define DATA_SIZE 4
295#include "softmmu_header.h"
296
c27004ec
FB
297#define DATA_SIZE 8
298#include "softmmu_header.h"
299
6e59c1db
FB
300#undef ACCESS_TYPE
301#undef MEMSUFFIX
302#undef env
303
304#endif
4390df51
FB
305
306#if defined(CONFIG_USER_ONLY)
41c1b1c9 307static inline tb_page_addr_t get_page_addr_code(CPUState *env1, target_ulong addr)
4390df51
FB
308{
309 return addr;
310}
311#else
312/* NOTE: this function can trigger an exception */
1ccde1cb
FB
313/* NOTE2: the returned address is not exactly the physical address: it
314 is the offset relative to phys_ram_base */
41c1b1c9 315static inline tb_page_addr_t get_page_addr_code(CPUState *env1, target_ulong addr)
4390df51 316{
4d7a0880 317 int mmu_idx, page_index, pd;
5579c7f3 318 void *p;
4390df51 319
4d7a0880
BS
320 page_index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
321 mmu_idx = cpu_mmu_index(env1);
551bd27f
TS
322 if (unlikely(env1->tlb_table[mmu_idx][page_index].addr_code !=
323 (addr & TARGET_PAGE_MASK))) {
c27004ec
FB
324 ldub_code(addr);
325 }
4d7a0880 326 pd = env1->tlb_table[mmu_idx][page_index].addr_code & ~TARGET_PAGE_MASK;
2a4188a3 327 if (pd > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
647de6ca 328#if defined(TARGET_SPARC) || defined(TARGET_MIPS)
e18231a3 329 do_unassigned_access(addr, 0, 1, 0, 4);
6c36d3fa 330#else
4d7a0880 331 cpu_abort(env1, "Trying to execute code outside RAM or ROM at 0x" TARGET_FMT_lx "\n", addr);
6c36d3fa 332#endif
4390df51 333 }
5579c7f3
PB
334 p = (void *)(unsigned long)addr
335 + env1->tlb_table[mmu_idx][page_index].addend;
e890261f 336 return qemu_ram_addr_from_host_nofail(p);
4390df51
FB
337}
338#endif
9df217a3 339
dde2367e
AL
340typedef void (CPUDebugExcpHandler)(CPUState *env);
341
342CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler);
1b530a6d
AJ
343
344/* vl.c */
345extern int singlestep;
346
1a28cac3
MT
347/* cpu-exec.c */
348extern volatile sig_atomic_t exit_request;
349
875cdcf6 350#endif