]> git.proxmox.com Git - qemu.git/blame - exec-all.h
Wrong error message in block_passwd command
[qemu.git] / exec-all.h
CommitLineData
d4e8164f
FB
1/*
2 * internal execution defines for qemu
5fafdf24 3 *
d4e8164f
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
d4e8164f
FB
18 */
19
875cdcf6
AL
20#ifndef _EXEC_ALL_H_
21#define _EXEC_ALL_H_
7d99a001
BS
22
23#include "qemu-common.h"
24
b346ff46 25/* allow to see translation results - the slowdown should be negligible, so we leave it */
de9a95f0 26#define DEBUG_DISAS
b346ff46 27
41c1b1c9
PB
28/* Page tracking code uses ram addresses in system mode, and virtual
29 addresses in userspace mode. Define tb_page_addr_t to be an appropriate
30 type. */
31#if defined(CONFIG_USER_ONLY)
b480d9b7 32typedef abi_ulong tb_page_addr_t;
41c1b1c9
PB
33#else
34typedef ram_addr_t tb_page_addr_t;
35#endif
36
b346ff46
FB
37/* is_jmp field values */
38#define DISAS_NEXT 0 /* next instruction can be analyzed */
39#define DISAS_JUMP 1 /* only pc was modified dynamically */
40#define DISAS_UPDATE 2 /* cpu state was modified dynamically */
41#define DISAS_TB_JUMP 3 /* only pc was modified statically */
42
2e70f6ef 43typedef struct TranslationBlock TranslationBlock;
b346ff46
FB
44
45/* XXX: make safe guess about sizes */
b689c622 46#define MAX_OP_PER_INSTR 96
0115be31
PB
47/* A Call op needs up to 6 + 2N parameters (N = number of arguments). */
48#define MAX_OPC_PARAM 10
6db73509 49#define OPC_BUF_SIZE 640
b346ff46
FB
50#define OPC_MAX_SIZE (OPC_BUF_SIZE - MAX_OP_PER_INSTR)
51
a208e54a 52/* Maximum size a TCG op can expand to. This is complicated because a
0cbfcd2b
AJ
53 single op may require several host instructions and register reloads.
54 For now take a wild guess at 192 bytes, which should allow at least
a208e54a 55 a couple of fixup instructions per argument. */
0cbfcd2b 56#define TCG_MAX_OP_SIZE 192
a208e54a 57
0115be31 58#define OPPARAM_BUF_SIZE (OPC_BUF_SIZE * MAX_OPC_PARAM)
b346ff46 59
c27004ec
FB
60extern target_ulong gen_opc_pc[OPC_BUF_SIZE];
61extern target_ulong gen_opc_npc[OPC_BUF_SIZE];
66e85a21 62extern uint8_t gen_opc_cc_op[OPC_BUF_SIZE];
b346ff46 63extern uint8_t gen_opc_instr_start[OPC_BUF_SIZE];
2e70f6ef 64extern uint16_t gen_opc_icount[OPC_BUF_SIZE];
c3278b7b 65extern target_ulong gen_opc_jump_pc[2];
30d6cb84 66extern uint32_t gen_opc_hflags[OPC_BUF_SIZE];
b346ff46 67
79383c9c 68#include "qemu-log.h"
b346ff46 69
2cfc5f17
TS
70void gen_intermediate_code(CPUState *env, struct TranslationBlock *tb);
71void gen_intermediate_code_pc(CPUState *env, struct TranslationBlock *tb);
d2856f1a
AJ
72void gen_pc_load(CPUState *env, struct TranslationBlock *tb,
73 unsigned long searched_pc, int pc_pos, void *puc);
74
d07bde88 75unsigned long code_gen_max_block_size(void);
57fec1fe 76void cpu_gen_init(void);
4c3a88a2 77int cpu_gen_code(CPUState *env, struct TranslationBlock *tb,
d07bde88 78 int *gen_code_size_ptr);
5fafdf24 79int cpu_restore_state(struct TranslationBlock *tb,
58fe2f10
FB
80 CPUState *env, unsigned long searched_pc,
81 void *puc);
5fafdf24 82int cpu_restore_state_copy(struct TranslationBlock *tb,
58fe2f10
FB
83 CPUState *env, unsigned long searched_pc,
84 void *puc);
2e12669a 85void cpu_resume_from_signal(CPUState *env1, void *puc);
2e70f6ef
PB
86void cpu_io_recompile(CPUState *env, void *retaddr);
87TranslationBlock *tb_gen_code(CPUState *env,
88 target_ulong pc, target_ulong cs_base, int flags,
89 int cflags);
6a00d601 90void cpu_exec_init(CPUState *env);
a5e50b26 91void QEMU_NORETURN cpu_loop_exit(void);
53a5960a 92int page_unprotect(target_ulong address, unsigned long pc, void *puc);
41c1b1c9 93void tb_invalidate_phys_page_range(tb_page_addr_t start, tb_page_addr_t end,
2e12669a 94 int is_cpu_write_access);
4390df51 95void tb_invalidate_page_range(target_ulong start, target_ulong end);
2e12669a 96void tlb_flush_page(CPUState *env, target_ulong addr);
ee8b7021 97void tlb_flush(CPUState *env, int flush_global);
c527ee8f 98#if !defined(CONFIG_USER_ONLY)
d4c430a8
PB
99void tlb_set_page(CPUState *env, target_ulong vaddr,
100 target_phys_addr_t paddr, int prot,
101 int mmu_idx, target_ulong size);
c527ee8f 102#endif
d4e8164f 103
d4e8164f
FB
104#define CODE_GEN_ALIGN 16 /* must be >= of the size of a icache line */
105
4390df51
FB
106#define CODE_GEN_PHYS_HASH_BITS 15
107#define CODE_GEN_PHYS_HASH_SIZE (1 << CODE_GEN_PHYS_HASH_BITS)
108
26a5f13b 109#define MIN_CODE_GEN_BUFFER_SIZE (1024 * 1024)
d4e8164f 110
4390df51
FB
111/* estimated block size for TB allocation */
112/* XXX: use a per code average code fragment size and modulate it
113 according to the host CPU */
114#if defined(CONFIG_SOFTMMU)
115#define CODE_GEN_AVG_BLOCK_SIZE 128
116#else
117#define CODE_GEN_AVG_BLOCK_SIZE 64
118#endif
119
a8cd70fc 120#if defined(_ARCH_PPC) || defined(__x86_64__) || defined(__arm__) || defined(__i386__)
d4e8164f
FB
121#define USE_DIRECT_JUMP
122#endif
123
2e70f6ef 124struct TranslationBlock {
2e12669a
FB
125 target_ulong pc; /* simulated PC corresponding to this block (EIP + CS base) */
126 target_ulong cs_base; /* CS base for this block */
c068688b 127 uint64_t flags; /* flags defining in which context the code was generated */
d4e8164f
FB
128 uint16_t size; /* size of target code for this block (1 <=
129 size <= TARGET_PAGE_SIZE) */
58fe2f10 130 uint16_t cflags; /* compile flags */
2e70f6ef
PB
131#define CF_COUNT_MASK 0x7fff
132#define CF_LAST_IO 0x8000 /* Last insn may be an IO access. */
58fe2f10 133
d4e8164f 134 uint8_t *tc_ptr; /* pointer to the translated code */
4390df51 135 /* next matching tb for physical address. */
5fafdf24 136 struct TranslationBlock *phys_hash_next;
4390df51
FB
137 /* first and second physical page containing code. The lower bit
138 of the pointer tells the index in page_next[] */
5fafdf24 139 struct TranslationBlock *page_next[2];
41c1b1c9 140 tb_page_addr_t page_addr[2];
4390df51 141
d4e8164f
FB
142 /* the following data are used to directly call another TB from
143 the code of this one. */
144 uint16_t tb_next_offset[2]; /* offset of original jump target */
145#ifdef USE_DIRECT_JUMP
4cbb86e1 146 uint16_t tb_jmp_offset[4]; /* offset of jump instruction */
d4e8164f 147#else
57fec1fe 148 unsigned long tb_next[2]; /* address of jump generated code */
d4e8164f
FB
149#endif
150 /* list of TBs jumping to this one. This is a circular list using
151 the two least significant bits of the pointers to tell what is
152 the next pointer: 0 = jmp_next[0], 1 = jmp_next[1], 2 =
153 jmp_first */
5fafdf24 154 struct TranslationBlock *jmp_next[2];
d4e8164f 155 struct TranslationBlock *jmp_first;
2e70f6ef
PB
156 uint32_t icount;
157};
d4e8164f 158
b362e5e0
PB
159static inline unsigned int tb_jmp_cache_hash_page(target_ulong pc)
160{
161 target_ulong tmp;
162 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
b5e19d4c 163 return (tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK;
b362e5e0
PB
164}
165
8a40a180 166static inline unsigned int tb_jmp_cache_hash_func(target_ulong pc)
d4e8164f 167{
b362e5e0
PB
168 target_ulong tmp;
169 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
b5e19d4c
EI
170 return (((tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK)
171 | (tmp & TB_JMP_ADDR_MASK));
d4e8164f
FB
172}
173
41c1b1c9 174static inline unsigned int tb_phys_hash_func(tb_page_addr_t pc)
4390df51
FB
175{
176 return pc & (CODE_GEN_PHYS_HASH_SIZE - 1);
177}
178
c27004ec 179TranslationBlock *tb_alloc(target_ulong pc);
2e70f6ef 180void tb_free(TranslationBlock *tb);
0124311e 181void tb_flush(CPUState *env);
41c1b1c9
PB
182void tb_link_page(TranslationBlock *tb,
183 tb_page_addr_t phys_pc, tb_page_addr_t phys_page2);
184void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr);
d4e8164f 185
4390df51 186extern TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
d4e8164f 187extern uint8_t *code_gen_ptr;
26a5f13b 188extern int code_gen_max_blocks;
d4e8164f 189
4390df51
FB
190#if defined(USE_DIRECT_JUMP)
191
e58ffeb3 192#if defined(_ARCH_PPC)
810260a8 193extern void ppc_tb_set_jmp_target(unsigned long jmp_addr, unsigned long addr);
194#define tb_set_jmp_target1 ppc_tb_set_jmp_target
57fec1fe 195#elif defined(__i386__) || defined(__x86_64__)
4390df51
FB
196static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
197{
198 /* patch the branch destination */
199 *(uint32_t *)jmp_addr = addr - (jmp_addr + 4);
1235fc06 200 /* no need to flush icache explicitly */
4390df51 201}
811d4cf4
AZ
202#elif defined(__arm__)
203static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
204{
3233f0d4
AZ
205#if QEMU_GNUC_PREREQ(4, 1)
206 void __clear_cache(char *beg, char *end);
207#else
811d4cf4
AZ
208 register unsigned long _beg __asm ("a1");
209 register unsigned long _end __asm ("a2");
210 register unsigned long _flg __asm ("a3");
3233f0d4 211#endif
811d4cf4
AZ
212
213 /* we could use a ldr pc, [pc, #-4] kind of branch and avoid the flush */
87b78ad1
LD
214 *(uint32_t *)jmp_addr =
215 (*(uint32_t *)jmp_addr & ~0xffffff)
216 | (((addr - (jmp_addr + 8)) >> 2) & 0xffffff);
811d4cf4 217
3233f0d4
AZ
218#if QEMU_GNUC_PREREQ(4, 1)
219 __clear_cache((char *) jmp_addr, (char *) jmp_addr + 4);
220#else
811d4cf4
AZ
221 /* flush icache */
222 _beg = jmp_addr;
223 _end = jmp_addr + 4;
224 _flg = 0;
225 __asm __volatile__ ("swi 0x9f0002" : : "r" (_beg), "r" (_end), "r" (_flg));
3233f0d4 226#endif
811d4cf4 227}
4390df51 228#endif
d4e8164f 229
5fafdf24 230static inline void tb_set_jmp_target(TranslationBlock *tb,
4cbb86e1
FB
231 int n, unsigned long addr)
232{
233 unsigned long offset;
234
235 offset = tb->tb_jmp_offset[n];
236 tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
237 offset = tb->tb_jmp_offset[n + 2];
238 if (offset != 0xffff)
239 tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
240}
241
d4e8164f
FB
242#else
243
244/* set the jump target */
5fafdf24 245static inline void tb_set_jmp_target(TranslationBlock *tb,
d4e8164f
FB
246 int n, unsigned long addr)
247{
95f7652d 248 tb->tb_next[n] = addr;
d4e8164f
FB
249}
250
251#endif
252
5fafdf24 253static inline void tb_add_jump(TranslationBlock *tb, int n,
d4e8164f
FB
254 TranslationBlock *tb_next)
255{
cf25629d
FB
256 /* NOTE: this test is only needed for thread safety */
257 if (!tb->jmp_next[n]) {
258 /* patch the native jump address */
259 tb_set_jmp_target(tb, n, (unsigned long)tb_next->tc_ptr);
3b46e624 260
cf25629d
FB
261 /* add in TB jmp circular list */
262 tb->jmp_next[n] = tb_next->jmp_first;
263 tb_next->jmp_first = (TranslationBlock *)((long)(tb) | (n));
264 }
d4e8164f
FB
265}
266
a513fe19
FB
267TranslationBlock *tb_find_pc(unsigned long pc_ptr);
268
d5975363 269#include "qemu-lock.h"
d4e8164f 270
c227f099 271extern spinlock_t tb_lock;
d4e8164f 272
36bdbe54 273extern int tb_invalidated_flag;
6e59c1db 274
e95c8d51 275#if !defined(CONFIG_USER_ONLY)
6e59c1db 276
b3755a91
PB
277extern CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
278extern CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
279extern void *io_mem_opaque[IO_MEM_NB_ENTRIES];
280
6ebbf390 281void tlb_fill(target_ulong addr, int is_write, int mmu_idx,
6e59c1db
FB
282 void *retaddr);
283
79383c9c
BS
284#include "softmmu_defs.h"
285
6ebbf390 286#define ACCESS_TYPE (NB_MMU_MODES + 1)
6e59c1db
FB
287#define MEMSUFFIX _code
288#define env cpu_single_env
289
290#define DATA_SIZE 1
291#include "softmmu_header.h"
292
293#define DATA_SIZE 2
294#include "softmmu_header.h"
295
296#define DATA_SIZE 4
297#include "softmmu_header.h"
298
c27004ec
FB
299#define DATA_SIZE 8
300#include "softmmu_header.h"
301
6e59c1db
FB
302#undef ACCESS_TYPE
303#undef MEMSUFFIX
304#undef env
305
306#endif
4390df51
FB
307
308#if defined(CONFIG_USER_ONLY)
41c1b1c9 309static inline tb_page_addr_t get_page_addr_code(CPUState *env1, target_ulong addr)
4390df51
FB
310{
311 return addr;
312}
313#else
314/* NOTE: this function can trigger an exception */
1ccde1cb
FB
315/* NOTE2: the returned address is not exactly the physical address: it
316 is the offset relative to phys_ram_base */
41c1b1c9 317static inline tb_page_addr_t get_page_addr_code(CPUState *env1, target_ulong addr)
4390df51 318{
4d7a0880 319 int mmu_idx, page_index, pd;
5579c7f3 320 void *p;
4390df51 321
4d7a0880
BS
322 page_index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
323 mmu_idx = cpu_mmu_index(env1);
551bd27f
TS
324 if (unlikely(env1->tlb_table[mmu_idx][page_index].addr_code !=
325 (addr & TARGET_PAGE_MASK))) {
c27004ec
FB
326 ldub_code(addr);
327 }
4d7a0880 328 pd = env1->tlb_table[mmu_idx][page_index].addr_code & ~TARGET_PAGE_MASK;
2a4188a3 329 if (pd > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
647de6ca 330#if defined(TARGET_SPARC) || defined(TARGET_MIPS)
e18231a3 331 do_unassigned_access(addr, 0, 1, 0, 4);
6c36d3fa 332#else
4d7a0880 333 cpu_abort(env1, "Trying to execute code outside RAM or ROM at 0x" TARGET_FMT_lx "\n", addr);
6c36d3fa 334#endif
4390df51 335 }
5579c7f3
PB
336 p = (void *)(unsigned long)addr
337 + env1->tlb_table[mmu_idx][page_index].addend;
338 return qemu_ram_addr_from_host(p);
4390df51 339}
2e70f6ef 340
bf20dc07 341/* Deterministic execution requires that IO only be performed on the last
2e70f6ef
PB
342 instruction of a TB so that interrupts take effect immediately. */
343static inline int can_do_io(CPUState *env)
344{
345 if (!use_icount)
346 return 1;
347
348 /* If not executing code then assume we are ok. */
349 if (!env->current_tb)
350 return 1;
351
352 return env->can_do_io != 0;
353}
4390df51 354#endif
9df217a3 355
dde2367e
AL
356typedef void (CPUDebugExcpHandler)(CPUState *env);
357
358CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler);
1b530a6d
AJ
359
360/* vl.c */
361extern int singlestep;
362
875cdcf6 363#endif