]> git.proxmox.com Git - qemu.git/blame - exec-all.h
Don't use "hz" in identifiers to make AIX happy.
[qemu.git] / exec-all.h
CommitLineData
d4e8164f
FB
1/*
2 * internal execution defines for qemu
5fafdf24 3 *
d4e8164f
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
20
875cdcf6
AL
21#ifndef _EXEC_ALL_H_
22#define _EXEC_ALL_H_
b346ff46 23/* allow to see translation results - the slowdown should be negligible, so we leave it */
de9a95f0 24#define DEBUG_DISAS
b346ff46
FB
25
26/* is_jmp field values */
27#define DISAS_NEXT 0 /* next instruction can be analyzed */
28#define DISAS_JUMP 1 /* only pc was modified dynamically */
29#define DISAS_UPDATE 2 /* cpu state was modified dynamically */
30#define DISAS_TB_JUMP 3 /* only pc was modified statically */
31
2e70f6ef 32typedef struct TranslationBlock TranslationBlock;
b346ff46
FB
33
34/* XXX: make safe guess about sizes */
e83a8673 35#define MAX_OP_PER_INSTR 64
0115be31
PB
36/* A Call op needs up to 6 + 2N parameters (N = number of arguments). */
37#define MAX_OPC_PARAM 10
b346ff46
FB
38#define OPC_BUF_SIZE 512
39#define OPC_MAX_SIZE (OPC_BUF_SIZE - MAX_OP_PER_INSTR)
40
a208e54a
PB
41/* Maximum size a TCG op can expand to. This is complicated because a
42 single op may require several host instructions and regirster reloads.
43 For now take a wild guess at 128 bytes, which should allow at least
44 a couple of fixup instructions per argument. */
45#define TCG_MAX_OP_SIZE 128
46
0115be31 47#define OPPARAM_BUF_SIZE (OPC_BUF_SIZE * MAX_OPC_PARAM)
b346ff46 48
c27004ec
FB
49extern target_ulong gen_opc_pc[OPC_BUF_SIZE];
50extern target_ulong gen_opc_npc[OPC_BUF_SIZE];
66e85a21 51extern uint8_t gen_opc_cc_op[OPC_BUF_SIZE];
b346ff46 52extern uint8_t gen_opc_instr_start[OPC_BUF_SIZE];
2e70f6ef 53extern uint16_t gen_opc_icount[OPC_BUF_SIZE];
c3278b7b 54extern target_ulong gen_opc_jump_pc[2];
30d6cb84 55extern uint32_t gen_opc_hflags[OPC_BUF_SIZE];
b346ff46 56
9886cc16
FB
57typedef void (GenOpFunc)(void);
58typedef void (GenOpFunc1)(long);
59typedef void (GenOpFunc2)(long, long);
60typedef void (GenOpFunc3)(long, long, long);
3b46e624 61
79383c9c 62#include "qemu-log.h"
b346ff46 63
2cfc5f17
TS
64void gen_intermediate_code(CPUState *env, struct TranslationBlock *tb);
65void gen_intermediate_code_pc(CPUState *env, struct TranslationBlock *tb);
d2856f1a
AJ
66void gen_pc_load(CPUState *env, struct TranslationBlock *tb,
67 unsigned long searched_pc, int pc_pos, void *puc);
68
d07bde88 69unsigned long code_gen_max_block_size(void);
57fec1fe 70void cpu_gen_init(void);
4c3a88a2 71int cpu_gen_code(CPUState *env, struct TranslationBlock *tb,
d07bde88 72 int *gen_code_size_ptr);
5fafdf24 73int cpu_restore_state(struct TranslationBlock *tb,
58fe2f10
FB
74 CPUState *env, unsigned long searched_pc,
75 void *puc);
5fafdf24 76int cpu_restore_state_copy(struct TranslationBlock *tb,
58fe2f10
FB
77 CPUState *env, unsigned long searched_pc,
78 void *puc);
2e12669a 79void cpu_resume_from_signal(CPUState *env1, void *puc);
2e70f6ef
PB
80void cpu_io_recompile(CPUState *env, void *retaddr);
81TranslationBlock *tb_gen_code(CPUState *env,
82 target_ulong pc, target_ulong cs_base, int flags,
83 int cflags);
6a00d601 84void cpu_exec_init(CPUState *env);
53a5960a 85int page_unprotect(target_ulong address, unsigned long pc, void *puc);
00f82b8a 86void tb_invalidate_phys_page_range(target_phys_addr_t start, target_phys_addr_t end,
2e12669a 87 int is_cpu_write_access);
4390df51 88void tb_invalidate_page_range(target_ulong start, target_ulong end);
2e12669a 89void tlb_flush_page(CPUState *env, target_ulong addr);
ee8b7021 90void tlb_flush(CPUState *env, int flush_global);
5fafdf24
TS
91int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
92 target_phys_addr_t paddr, int prot,
6ebbf390 93 int mmu_idx, int is_softmmu);
4d7a0880 94static inline int tlb_set_page(CPUState *env1, target_ulong vaddr,
5fafdf24 95 target_phys_addr_t paddr, int prot,
6ebbf390 96 int mmu_idx, int is_softmmu)
84b7b8e7
FB
97{
98 if (prot & PAGE_READ)
99 prot |= PAGE_EXEC;
4d7a0880 100 return tlb_set_page_exec(env1, vaddr, paddr, prot, mmu_idx, is_softmmu);
84b7b8e7 101}
d4e8164f 102
d4e8164f
FB
103#define CODE_GEN_ALIGN 16 /* must be >= of the size of a icache line */
104
4390df51
FB
105#define CODE_GEN_PHYS_HASH_BITS 15
106#define CODE_GEN_PHYS_HASH_SIZE (1 << CODE_GEN_PHYS_HASH_BITS)
107
26a5f13b 108#define MIN_CODE_GEN_BUFFER_SIZE (1024 * 1024)
d4e8164f 109
4390df51
FB
110/* estimated block size for TB allocation */
111/* XXX: use a per code average code fragment size and modulate it
112 according to the host CPU */
113#if defined(CONFIG_SOFTMMU)
114#define CODE_GEN_AVG_BLOCK_SIZE 128
115#else
116#define CODE_GEN_AVG_BLOCK_SIZE 64
117#endif
118
811d4cf4 119#if defined(__powerpc__) || defined(__x86_64__) || defined(__arm__)
4390df51
FB
120#define USE_DIRECT_JUMP
121#endif
67b915a5 122#if defined(__i386__) && !defined(_WIN32)
d4e8164f
FB
123#define USE_DIRECT_JUMP
124#endif
125
2e70f6ef 126struct TranslationBlock {
2e12669a
FB
127 target_ulong pc; /* simulated PC corresponding to this block (EIP + CS base) */
128 target_ulong cs_base; /* CS base for this block */
c068688b 129 uint64_t flags; /* flags defining in which context the code was generated */
d4e8164f
FB
130 uint16_t size; /* size of target code for this block (1 <=
131 size <= TARGET_PAGE_SIZE) */
58fe2f10 132 uint16_t cflags; /* compile flags */
2e70f6ef
PB
133#define CF_COUNT_MASK 0x7fff
134#define CF_LAST_IO 0x8000 /* Last insn may be an IO access. */
58fe2f10 135
d4e8164f 136 uint8_t *tc_ptr; /* pointer to the translated code */
4390df51 137 /* next matching tb for physical address. */
5fafdf24 138 struct TranslationBlock *phys_hash_next;
4390df51
FB
139 /* first and second physical page containing code. The lower bit
140 of the pointer tells the index in page_next[] */
5fafdf24
TS
141 struct TranslationBlock *page_next[2];
142 target_ulong page_addr[2];
4390df51 143
d4e8164f
FB
144 /* the following data are used to directly call another TB from
145 the code of this one. */
146 uint16_t tb_next_offset[2]; /* offset of original jump target */
147#ifdef USE_DIRECT_JUMP
4cbb86e1 148 uint16_t tb_jmp_offset[4]; /* offset of jump instruction */
d4e8164f 149#else
57fec1fe 150 unsigned long tb_next[2]; /* address of jump generated code */
d4e8164f
FB
151#endif
152 /* list of TBs jumping to this one. This is a circular list using
153 the two least significant bits of the pointers to tell what is
154 the next pointer: 0 = jmp_next[0], 1 = jmp_next[1], 2 =
155 jmp_first */
5fafdf24 156 struct TranslationBlock *jmp_next[2];
d4e8164f 157 struct TranslationBlock *jmp_first;
2e70f6ef
PB
158 uint32_t icount;
159};
d4e8164f 160
b362e5e0
PB
161static inline unsigned int tb_jmp_cache_hash_page(target_ulong pc)
162{
163 target_ulong tmp;
164 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
b5e19d4c 165 return (tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK;
b362e5e0
PB
166}
167
8a40a180 168static inline unsigned int tb_jmp_cache_hash_func(target_ulong pc)
d4e8164f 169{
b362e5e0
PB
170 target_ulong tmp;
171 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
b5e19d4c
EI
172 return (((tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK)
173 | (tmp & TB_JMP_ADDR_MASK));
d4e8164f
FB
174}
175
4390df51
FB
176static inline unsigned int tb_phys_hash_func(unsigned long pc)
177{
178 return pc & (CODE_GEN_PHYS_HASH_SIZE - 1);
179}
180
c27004ec 181TranslationBlock *tb_alloc(target_ulong pc);
2e70f6ef 182void tb_free(TranslationBlock *tb);
0124311e 183void tb_flush(CPUState *env);
5fafdf24 184void tb_link_phys(TranslationBlock *tb,
4390df51 185 target_ulong phys_pc, target_ulong phys_page2);
2e70f6ef 186void tb_phys_invalidate(TranslationBlock *tb, target_ulong page_addr);
d4e8164f 187
4390df51 188extern TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
d4e8164f 189extern uint8_t *code_gen_ptr;
26a5f13b 190extern int code_gen_max_blocks;
d4e8164f 191
4390df51
FB
192#if defined(USE_DIRECT_JUMP)
193
194#if defined(__powerpc__)
810260a8 195extern void ppc_tb_set_jmp_target(unsigned long jmp_addr, unsigned long addr);
196#define tb_set_jmp_target1 ppc_tb_set_jmp_target
57fec1fe 197#elif defined(__i386__) || defined(__x86_64__)
4390df51
FB
198static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
199{
200 /* patch the branch destination */
201 *(uint32_t *)jmp_addr = addr - (jmp_addr + 4);
1235fc06 202 /* no need to flush icache explicitly */
4390df51 203}
811d4cf4
AZ
204#elif defined(__arm__)
205static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
206{
207 register unsigned long _beg __asm ("a1");
208 register unsigned long _end __asm ("a2");
209 register unsigned long _flg __asm ("a3");
210
211 /* we could use a ldr pc, [pc, #-4] kind of branch and avoid the flush */
212 *(uint32_t *)jmp_addr |= ((addr - (jmp_addr + 8)) >> 2) & 0xffffff;
213
214 /* flush icache */
215 _beg = jmp_addr;
216 _end = jmp_addr + 4;
217 _flg = 0;
218 __asm __volatile__ ("swi 0x9f0002" : : "r" (_beg), "r" (_end), "r" (_flg));
219}
4390df51 220#endif
d4e8164f 221
5fafdf24 222static inline void tb_set_jmp_target(TranslationBlock *tb,
4cbb86e1
FB
223 int n, unsigned long addr)
224{
225 unsigned long offset;
226
227 offset = tb->tb_jmp_offset[n];
228 tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
229 offset = tb->tb_jmp_offset[n + 2];
230 if (offset != 0xffff)
231 tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
232}
233
d4e8164f
FB
234#else
235
236/* set the jump target */
5fafdf24 237static inline void tb_set_jmp_target(TranslationBlock *tb,
d4e8164f
FB
238 int n, unsigned long addr)
239{
95f7652d 240 tb->tb_next[n] = addr;
d4e8164f
FB
241}
242
243#endif
244
5fafdf24 245static inline void tb_add_jump(TranslationBlock *tb, int n,
d4e8164f
FB
246 TranslationBlock *tb_next)
247{
cf25629d
FB
248 /* NOTE: this test is only needed for thread safety */
249 if (!tb->jmp_next[n]) {
250 /* patch the native jump address */
251 tb_set_jmp_target(tb, n, (unsigned long)tb_next->tc_ptr);
3b46e624 252
cf25629d
FB
253 /* add in TB jmp circular list */
254 tb->jmp_next[n] = tb_next->jmp_first;
255 tb_next->jmp_first = (TranslationBlock *)((long)(tb) | (n));
256 }
d4e8164f
FB
257}
258
a513fe19
FB
259TranslationBlock *tb_find_pc(unsigned long pc_ptr);
260
d549f7d9
FB
261#if defined(_WIN32)
262#define ASM_DATA_SECTION ".section \".data\"\n"
263#define ASM_PREVIOUS_SECTION ".section .text\n"
264#elif defined(__APPLE__)
265#define ASM_DATA_SECTION ".data\n"
266#define ASM_PREVIOUS_SECTION ".text\n"
d549f7d9
FB
267#else
268#define ASM_DATA_SECTION ".section \".data\"\n"
269#define ASM_PREVIOUS_SECTION ".previous\n"
d549f7d9
FB
270#endif
271
75913b72
FB
272#define ASM_OP_LABEL_NAME(n, opname) \
273 ASM_NAME(__op_label) #n "." ASM_NAME(opname)
274
33417e70
FB
275extern CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
276extern CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
a4193c8a 277extern void *io_mem_opaque[IO_MEM_NB_ENTRIES];
33417e70 278
d5975363 279#include "qemu-lock.h"
d4e8164f
FB
280
281extern spinlock_t tb_lock;
282
36bdbe54 283extern int tb_invalidated_flag;
6e59c1db 284
e95c8d51 285#if !defined(CONFIG_USER_ONLY)
6e59c1db 286
6ebbf390 287void tlb_fill(target_ulong addr, int is_write, int mmu_idx,
6e59c1db
FB
288 void *retaddr);
289
79383c9c
BS
290#include "softmmu_defs.h"
291
6ebbf390 292#define ACCESS_TYPE (NB_MMU_MODES + 1)
6e59c1db
FB
293#define MEMSUFFIX _code
294#define env cpu_single_env
295
296#define DATA_SIZE 1
297#include "softmmu_header.h"
298
299#define DATA_SIZE 2
300#include "softmmu_header.h"
301
302#define DATA_SIZE 4
303#include "softmmu_header.h"
304
c27004ec
FB
305#define DATA_SIZE 8
306#include "softmmu_header.h"
307
6e59c1db
FB
308#undef ACCESS_TYPE
309#undef MEMSUFFIX
310#undef env
311
312#endif
4390df51
FB
313
314#if defined(CONFIG_USER_ONLY)
4d7a0880 315static inline target_ulong get_phys_addr_code(CPUState *env1, target_ulong addr)
4390df51
FB
316{
317 return addr;
318}
319#else
320/* NOTE: this function can trigger an exception */
1ccde1cb
FB
321/* NOTE2: the returned address is not exactly the physical address: it
322 is the offset relative to phys_ram_base */
4d7a0880 323static inline target_ulong get_phys_addr_code(CPUState *env1, target_ulong addr)
4390df51 324{
4d7a0880 325 int mmu_idx, page_index, pd;
4390df51 326
4d7a0880
BS
327 page_index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
328 mmu_idx = cpu_mmu_index(env1);
551bd27f
TS
329 if (unlikely(env1->tlb_table[mmu_idx][page_index].addr_code !=
330 (addr & TARGET_PAGE_MASK))) {
c27004ec
FB
331 ldub_code(addr);
332 }
4d7a0880 333 pd = env1->tlb_table[mmu_idx][page_index].addr_code & ~TARGET_PAGE_MASK;
2a4188a3 334 if (pd > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
647de6ca 335#if defined(TARGET_SPARC) || defined(TARGET_MIPS)
e18231a3 336 do_unassigned_access(addr, 0, 1, 0, 4);
6c36d3fa 337#else
4d7a0880 338 cpu_abort(env1, "Trying to execute code outside RAM or ROM at 0x" TARGET_FMT_lx "\n", addr);
6c36d3fa 339#endif
4390df51 340 }
4d7a0880 341 return addr + env1->tlb_table[mmu_idx][page_index].addend - (unsigned long)phys_ram_base;
4390df51 342}
2e70f6ef 343
bf20dc07 344/* Deterministic execution requires that IO only be performed on the last
2e70f6ef
PB
345 instruction of a TB so that interrupts take effect immediately. */
346static inline int can_do_io(CPUState *env)
347{
348 if (!use_icount)
349 return 1;
350
351 /* If not executing code then assume we are ok. */
352 if (!env->current_tb)
353 return 1;
354
355 return env->can_do_io != 0;
356}
4390df51 357#endif
9df217a3 358
9df217a3 359#ifdef USE_KQEMU
f32fc648
FB
360#define KQEMU_MODIFY_PAGE_MASK (0xff & ~(VGA_DIRTY_FLAG | CODE_DIRTY_FLAG))
361
da260249
FB
362#define MSR_QPI_COMMBASE 0xfabe0010
363
9df217a3
FB
364int kqemu_init(CPUState *env);
365int kqemu_cpu_exec(CPUState *env);
366void kqemu_flush_page(CPUState *env, target_ulong addr);
367void kqemu_flush(CPUState *env, int global);
4b7df22f 368void kqemu_set_notdirty(CPUState *env, ram_addr_t ram_addr);
f32fc648 369void kqemu_modify_page(CPUState *env, ram_addr_t ram_addr);
da260249
FB
370void kqemu_set_phys_mem(uint64_t start_addr, ram_addr_t size,
371 ram_addr_t phys_offset);
a332e112 372void kqemu_cpu_interrupt(CPUState *env);
f32fc648 373void kqemu_record_dump(void);
9df217a3 374
da260249
FB
375extern uint32_t kqemu_comm_base;
376
9df217a3
FB
377static inline int kqemu_is_ok(CPUState *env)
378{
379 return(env->kqemu_enabled &&
5fafdf24 380 (env->cr[0] & CR0_PE_MASK) &&
f32fc648 381 !(env->hflags & HF_INHIBIT_IRQ_MASK) &&
9df217a3 382 (env->eflags & IF_MASK) &&
f32fc648 383 !(env->eflags & VM_MASK) &&
5fafdf24 384 (env->kqemu_enabled == 2 ||
f32fc648
FB
385 ((env->hflags & HF_CPL_MASK) == 3 &&
386 (env->eflags & IOPL_MASK) != IOPL_MASK)));
9df217a3
FB
387}
388
389#endif
875cdcf6 390#endif