]> git.proxmox.com Git - qemu.git/blame - exec-all.h
Fix last page errors in page_check_range and page_set_flags.
[qemu.git] / exec-all.h
CommitLineData
d4e8164f
FB
1/*
2 * internal execution defines for qemu
5fafdf24 3 *
d4e8164f
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
d4e8164f
FB
18 */
19
875cdcf6
AL
20#ifndef _EXEC_ALL_H_
21#define _EXEC_ALL_H_
7d99a001
BS
22
23#include "qemu-common.h"
24
b346ff46 25/* allow to see translation results - the slowdown should be negligible, so we leave it */
de9a95f0 26#define DEBUG_DISAS
b346ff46
FB
27
28/* is_jmp field values */
29#define DISAS_NEXT 0 /* next instruction can be analyzed */
30#define DISAS_JUMP 1 /* only pc was modified dynamically */
31#define DISAS_UPDATE 2 /* cpu state was modified dynamically */
32#define DISAS_TB_JUMP 3 /* only pc was modified statically */
33
2e70f6ef 34typedef struct TranslationBlock TranslationBlock;
b346ff46
FB
35
36/* XXX: make safe guess about sizes */
b689c622 37#define MAX_OP_PER_INSTR 96
0115be31
PB
38/* A Call op needs up to 6 + 2N parameters (N = number of arguments). */
39#define MAX_OPC_PARAM 10
6db73509 40#define OPC_BUF_SIZE 640
b346ff46
FB
41#define OPC_MAX_SIZE (OPC_BUF_SIZE - MAX_OP_PER_INSTR)
42
a208e54a 43/* Maximum size a TCG op can expand to. This is complicated because a
0cbfcd2b
AJ
44 single op may require several host instructions and register reloads.
45 For now take a wild guess at 192 bytes, which should allow at least
a208e54a 46 a couple of fixup instructions per argument. */
0cbfcd2b 47#define TCG_MAX_OP_SIZE 192
a208e54a 48
0115be31 49#define OPPARAM_BUF_SIZE (OPC_BUF_SIZE * MAX_OPC_PARAM)
b346ff46 50
c27004ec
FB
51extern target_ulong gen_opc_pc[OPC_BUF_SIZE];
52extern target_ulong gen_opc_npc[OPC_BUF_SIZE];
66e85a21 53extern uint8_t gen_opc_cc_op[OPC_BUF_SIZE];
b346ff46 54extern uint8_t gen_opc_instr_start[OPC_BUF_SIZE];
2e70f6ef 55extern uint16_t gen_opc_icount[OPC_BUF_SIZE];
c3278b7b 56extern target_ulong gen_opc_jump_pc[2];
30d6cb84 57extern uint32_t gen_opc_hflags[OPC_BUF_SIZE];
b346ff46 58
79383c9c 59#include "qemu-log.h"
b346ff46 60
2cfc5f17
TS
61void gen_intermediate_code(CPUState *env, struct TranslationBlock *tb);
62void gen_intermediate_code_pc(CPUState *env, struct TranslationBlock *tb);
d2856f1a
AJ
63void gen_pc_load(CPUState *env, struct TranslationBlock *tb,
64 unsigned long searched_pc, int pc_pos, void *puc);
65
d07bde88 66unsigned long code_gen_max_block_size(void);
57fec1fe 67void cpu_gen_init(void);
4c3a88a2 68int cpu_gen_code(CPUState *env, struct TranslationBlock *tb,
d07bde88 69 int *gen_code_size_ptr);
5fafdf24 70int cpu_restore_state(struct TranslationBlock *tb,
58fe2f10
FB
71 CPUState *env, unsigned long searched_pc,
72 void *puc);
5fafdf24 73int cpu_restore_state_copy(struct TranslationBlock *tb,
58fe2f10
FB
74 CPUState *env, unsigned long searched_pc,
75 void *puc);
2e12669a 76void cpu_resume_from_signal(CPUState *env1, void *puc);
2e70f6ef
PB
77void cpu_io_recompile(CPUState *env, void *retaddr);
78TranslationBlock *tb_gen_code(CPUState *env,
79 target_ulong pc, target_ulong cs_base, int flags,
80 int cflags);
6a00d601 81void cpu_exec_init(CPUState *env);
a5e50b26 82void QEMU_NORETURN cpu_loop_exit(void);
53a5960a 83int page_unprotect(target_ulong address, unsigned long pc, void *puc);
c227f099 84void tb_invalidate_phys_page_range(target_phys_addr_t start, target_phys_addr_t end,
2e12669a 85 int is_cpu_write_access);
4390df51 86void tb_invalidate_page_range(target_ulong start, target_ulong end);
2e12669a 87void tlb_flush_page(CPUState *env, target_ulong addr);
ee8b7021 88void tlb_flush(CPUState *env, int flush_global);
c527ee8f 89#if !defined(CONFIG_USER_ONLY)
5fafdf24 90int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
c227f099 91 target_phys_addr_t paddr, int prot,
6ebbf390 92 int mmu_idx, int is_softmmu);
4d7a0880 93static inline int tlb_set_page(CPUState *env1, target_ulong vaddr,
c227f099 94 target_phys_addr_t paddr, int prot,
6ebbf390 95 int mmu_idx, int is_softmmu)
84b7b8e7
FB
96{
97 if (prot & PAGE_READ)
98 prot |= PAGE_EXEC;
4d7a0880 99 return tlb_set_page_exec(env1, vaddr, paddr, prot, mmu_idx, is_softmmu);
84b7b8e7 100}
c527ee8f 101#endif
d4e8164f 102
d4e8164f
FB
103#define CODE_GEN_ALIGN 16 /* must be >= of the size of a icache line */
104
4390df51
FB
105#define CODE_GEN_PHYS_HASH_BITS 15
106#define CODE_GEN_PHYS_HASH_SIZE (1 << CODE_GEN_PHYS_HASH_BITS)
107
26a5f13b 108#define MIN_CODE_GEN_BUFFER_SIZE (1024 * 1024)
d4e8164f 109
4390df51
FB
110/* estimated block size for TB allocation */
111/* XXX: use a per code average code fragment size and modulate it
112 according to the host CPU */
113#if defined(CONFIG_SOFTMMU)
114#define CODE_GEN_AVG_BLOCK_SIZE 128
115#else
116#define CODE_GEN_AVG_BLOCK_SIZE 64
117#endif
118
a8cd70fc 119#if defined(_ARCH_PPC) || defined(__x86_64__) || defined(__arm__) || defined(__i386__)
d4e8164f
FB
120#define USE_DIRECT_JUMP
121#endif
122
2e70f6ef 123struct TranslationBlock {
2e12669a
FB
124 target_ulong pc; /* simulated PC corresponding to this block (EIP + CS base) */
125 target_ulong cs_base; /* CS base for this block */
c068688b 126 uint64_t flags; /* flags defining in which context the code was generated */
d4e8164f
FB
127 uint16_t size; /* size of target code for this block (1 <=
128 size <= TARGET_PAGE_SIZE) */
58fe2f10 129 uint16_t cflags; /* compile flags */
2e70f6ef
PB
130#define CF_COUNT_MASK 0x7fff
131#define CF_LAST_IO 0x8000 /* Last insn may be an IO access. */
58fe2f10 132
d4e8164f 133 uint8_t *tc_ptr; /* pointer to the translated code */
4390df51 134 /* next matching tb for physical address. */
5fafdf24 135 struct TranslationBlock *phys_hash_next;
4390df51
FB
136 /* first and second physical page containing code. The lower bit
137 of the pointer tells the index in page_next[] */
5fafdf24
TS
138 struct TranslationBlock *page_next[2];
139 target_ulong page_addr[2];
4390df51 140
d4e8164f
FB
141 /* the following data are used to directly call another TB from
142 the code of this one. */
143 uint16_t tb_next_offset[2]; /* offset of original jump target */
144#ifdef USE_DIRECT_JUMP
4cbb86e1 145 uint16_t tb_jmp_offset[4]; /* offset of jump instruction */
d4e8164f 146#else
57fec1fe 147 unsigned long tb_next[2]; /* address of jump generated code */
d4e8164f
FB
148#endif
149 /* list of TBs jumping to this one. This is a circular list using
150 the two least significant bits of the pointers to tell what is
151 the next pointer: 0 = jmp_next[0], 1 = jmp_next[1], 2 =
152 jmp_first */
5fafdf24 153 struct TranslationBlock *jmp_next[2];
d4e8164f 154 struct TranslationBlock *jmp_first;
2e70f6ef
PB
155 uint32_t icount;
156};
d4e8164f 157
b362e5e0
PB
158static inline unsigned int tb_jmp_cache_hash_page(target_ulong pc)
159{
160 target_ulong tmp;
161 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
b5e19d4c 162 return (tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK;
b362e5e0
PB
163}
164
8a40a180 165static inline unsigned int tb_jmp_cache_hash_func(target_ulong pc)
d4e8164f 166{
b362e5e0
PB
167 target_ulong tmp;
168 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
b5e19d4c
EI
169 return (((tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK)
170 | (tmp & TB_JMP_ADDR_MASK));
d4e8164f
FB
171}
172
4390df51
FB
173static inline unsigned int tb_phys_hash_func(unsigned long pc)
174{
175 return pc & (CODE_GEN_PHYS_HASH_SIZE - 1);
176}
177
c27004ec 178TranslationBlock *tb_alloc(target_ulong pc);
2e70f6ef 179void tb_free(TranslationBlock *tb);
0124311e 180void tb_flush(CPUState *env);
5fafdf24 181void tb_link_phys(TranslationBlock *tb,
4390df51 182 target_ulong phys_pc, target_ulong phys_page2);
2e70f6ef 183void tb_phys_invalidate(TranslationBlock *tb, target_ulong page_addr);
d4e8164f 184
4390df51 185extern TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
d4e8164f 186extern uint8_t *code_gen_ptr;
26a5f13b 187extern int code_gen_max_blocks;
d4e8164f 188
4390df51
FB
189#if defined(USE_DIRECT_JUMP)
190
e58ffeb3 191#if defined(_ARCH_PPC)
810260a8 192extern void ppc_tb_set_jmp_target(unsigned long jmp_addr, unsigned long addr);
193#define tb_set_jmp_target1 ppc_tb_set_jmp_target
57fec1fe 194#elif defined(__i386__) || defined(__x86_64__)
4390df51
FB
195static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
196{
197 /* patch the branch destination */
198 *(uint32_t *)jmp_addr = addr - (jmp_addr + 4);
1235fc06 199 /* no need to flush icache explicitly */
4390df51 200}
811d4cf4
AZ
201#elif defined(__arm__)
202static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
203{
3233f0d4
AZ
204#if QEMU_GNUC_PREREQ(4, 1)
205 void __clear_cache(char *beg, char *end);
206#else
811d4cf4
AZ
207 register unsigned long _beg __asm ("a1");
208 register unsigned long _end __asm ("a2");
209 register unsigned long _flg __asm ("a3");
3233f0d4 210#endif
811d4cf4
AZ
211
212 /* we could use a ldr pc, [pc, #-4] kind of branch and avoid the flush */
87b78ad1
LD
213 *(uint32_t *)jmp_addr =
214 (*(uint32_t *)jmp_addr & ~0xffffff)
215 | (((addr - (jmp_addr + 8)) >> 2) & 0xffffff);
811d4cf4 216
3233f0d4
AZ
217#if QEMU_GNUC_PREREQ(4, 1)
218 __clear_cache((char *) jmp_addr, (char *) jmp_addr + 4);
219#else
811d4cf4
AZ
220 /* flush icache */
221 _beg = jmp_addr;
222 _end = jmp_addr + 4;
223 _flg = 0;
224 __asm __volatile__ ("swi 0x9f0002" : : "r" (_beg), "r" (_end), "r" (_flg));
3233f0d4 225#endif
811d4cf4 226}
4390df51 227#endif
d4e8164f 228
5fafdf24 229static inline void tb_set_jmp_target(TranslationBlock *tb,
4cbb86e1
FB
230 int n, unsigned long addr)
231{
232 unsigned long offset;
233
234 offset = tb->tb_jmp_offset[n];
235 tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
236 offset = tb->tb_jmp_offset[n + 2];
237 if (offset != 0xffff)
238 tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
239}
240
d4e8164f
FB
241#else
242
243/* set the jump target */
5fafdf24 244static inline void tb_set_jmp_target(TranslationBlock *tb,
d4e8164f
FB
245 int n, unsigned long addr)
246{
95f7652d 247 tb->tb_next[n] = addr;
d4e8164f
FB
248}
249
250#endif
251
5fafdf24 252static inline void tb_add_jump(TranslationBlock *tb, int n,
d4e8164f
FB
253 TranslationBlock *tb_next)
254{
cf25629d
FB
255 /* NOTE: this test is only needed for thread safety */
256 if (!tb->jmp_next[n]) {
257 /* patch the native jump address */
258 tb_set_jmp_target(tb, n, (unsigned long)tb_next->tc_ptr);
3b46e624 259
cf25629d
FB
260 /* add in TB jmp circular list */
261 tb->jmp_next[n] = tb_next->jmp_first;
262 tb_next->jmp_first = (TranslationBlock *)((long)(tb) | (n));
263 }
d4e8164f
FB
264}
265
a513fe19
FB
266TranslationBlock *tb_find_pc(unsigned long pc_ptr);
267
33417e70
FB
268extern CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
269extern CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
a4193c8a 270extern void *io_mem_opaque[IO_MEM_NB_ENTRIES];
33417e70 271
d5975363 272#include "qemu-lock.h"
d4e8164f 273
c227f099 274extern spinlock_t tb_lock;
d4e8164f 275
36bdbe54 276extern int tb_invalidated_flag;
6e59c1db 277
e95c8d51 278#if !defined(CONFIG_USER_ONLY)
6e59c1db 279
6ebbf390 280void tlb_fill(target_ulong addr, int is_write, int mmu_idx,
6e59c1db
FB
281 void *retaddr);
282
79383c9c
BS
283#include "softmmu_defs.h"
284
6ebbf390 285#define ACCESS_TYPE (NB_MMU_MODES + 1)
6e59c1db
FB
286#define MEMSUFFIX _code
287#define env cpu_single_env
288
289#define DATA_SIZE 1
290#include "softmmu_header.h"
291
292#define DATA_SIZE 2
293#include "softmmu_header.h"
294
295#define DATA_SIZE 4
296#include "softmmu_header.h"
297
c27004ec
FB
298#define DATA_SIZE 8
299#include "softmmu_header.h"
300
6e59c1db
FB
301#undef ACCESS_TYPE
302#undef MEMSUFFIX
303#undef env
304
305#endif
4390df51
FB
306
307#if defined(CONFIG_USER_ONLY)
4d7a0880 308static inline target_ulong get_phys_addr_code(CPUState *env1, target_ulong addr)
4390df51
FB
309{
310 return addr;
311}
312#else
313/* NOTE: this function can trigger an exception */
1ccde1cb
FB
314/* NOTE2: the returned address is not exactly the physical address: it
315 is the offset relative to phys_ram_base */
4d7a0880 316static inline target_ulong get_phys_addr_code(CPUState *env1, target_ulong addr)
4390df51 317{
4d7a0880 318 int mmu_idx, page_index, pd;
5579c7f3 319 void *p;
4390df51 320
4d7a0880
BS
321 page_index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
322 mmu_idx = cpu_mmu_index(env1);
551bd27f
TS
323 if (unlikely(env1->tlb_table[mmu_idx][page_index].addr_code !=
324 (addr & TARGET_PAGE_MASK))) {
c27004ec
FB
325 ldub_code(addr);
326 }
4d7a0880 327 pd = env1->tlb_table[mmu_idx][page_index].addr_code & ~TARGET_PAGE_MASK;
2a4188a3 328 if (pd > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
647de6ca 329#if defined(TARGET_SPARC) || defined(TARGET_MIPS)
e18231a3 330 do_unassigned_access(addr, 0, 1, 0, 4);
6c36d3fa 331#else
4d7a0880 332 cpu_abort(env1, "Trying to execute code outside RAM or ROM at 0x" TARGET_FMT_lx "\n", addr);
6c36d3fa 333#endif
4390df51 334 }
5579c7f3
PB
335 p = (void *)(unsigned long)addr
336 + env1->tlb_table[mmu_idx][page_index].addend;
337 return qemu_ram_addr_from_host(p);
4390df51 338}
2e70f6ef 339
bf20dc07 340/* Deterministic execution requires that IO only be performed on the last
2e70f6ef
PB
341 instruction of a TB so that interrupts take effect immediately. */
342static inline int can_do_io(CPUState *env)
343{
344 if (!use_icount)
345 return 1;
346
347 /* If not executing code then assume we are ok. */
348 if (!env->current_tb)
349 return 1;
350
351 return env->can_do_io != 0;
352}
4390df51 353#endif
9df217a3 354
dde2367e
AL
355typedef void (CPUDebugExcpHandler)(CPUState *env);
356
357CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler);
1b530a6d
AJ
358
359/* vl.c */
360extern int singlestep;
361
875cdcf6 362#endif