]> git.proxmox.com Git - qemu.git/blame - exec-all.h
Set limits for memory size to avoid overlap with devices
[qemu.git] / exec-all.h
CommitLineData
d4e8164f
FB
1/*
2 * internal execution defines for qemu
3 *
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
20
b346ff46
FB
21/* allow to see translation results - the slowdown should be negligible, so we leave it */
22#define DEBUG_DISAS
23
33417e70
FB
24#ifndef glue
25#define xglue(x, y) x ## y
26#define glue(x, y) xglue(x, y)
27#define stringify(s) tostring(s)
28#define tostring(s) #s
29#endif
30
c98baaac 31#if __GNUC__ < 3
33417e70
FB
32#define __builtin_expect(x, n) (x)
33#endif
34
e2222c39
FB
35#ifdef __i386__
36#define REGPARM(n) __attribute((regparm(n)))
37#else
38#define REGPARM(n)
39#endif
40
b346ff46
FB
41/* is_jmp field values */
42#define DISAS_NEXT 0 /* next instruction can be analyzed */
43#define DISAS_JUMP 1 /* only pc was modified dynamically */
44#define DISAS_UPDATE 2 /* cpu state was modified dynamically */
45#define DISAS_TB_JUMP 3 /* only pc was modified statically */
46
47struct TranslationBlock;
48
49/* XXX: make safe guess about sizes */
50#define MAX_OP_PER_INSTR 32
51#define OPC_BUF_SIZE 512
52#define OPC_MAX_SIZE (OPC_BUF_SIZE - MAX_OP_PER_INSTR)
53
54#define OPPARAM_BUF_SIZE (OPC_BUF_SIZE * 3)
55
56extern uint16_t gen_opc_buf[OPC_BUF_SIZE];
57extern uint32_t gen_opparam_buf[OPPARAM_BUF_SIZE];
c27004ec
FB
58extern long gen_labels[OPC_BUF_SIZE];
59extern int nb_gen_labels;
60extern target_ulong gen_opc_pc[OPC_BUF_SIZE];
61extern target_ulong gen_opc_npc[OPC_BUF_SIZE];
66e85a21 62extern uint8_t gen_opc_cc_op[OPC_BUF_SIZE];
b346ff46 63extern uint8_t gen_opc_instr_start[OPC_BUF_SIZE];
c3278b7b 64extern target_ulong gen_opc_jump_pc[2];
30d6cb84 65extern uint32_t gen_opc_hflags[OPC_BUF_SIZE];
b346ff46 66
9886cc16
FB
67typedef void (GenOpFunc)(void);
68typedef void (GenOpFunc1)(long);
69typedef void (GenOpFunc2)(long, long);
70typedef void (GenOpFunc3)(long, long, long);
71
b346ff46
FB
72#if defined(TARGET_I386)
73
33417e70 74void optimize_flags_init(void);
d4e8164f 75
b346ff46
FB
76#endif
77
78extern FILE *logfile;
79extern int loglevel;
80
69d35728
TS
81void muls64(int64_t *phigh, int64_t *plow, int64_t a, int64_t b);
82void mulu64(uint64_t *phigh, uint64_t *plow, uint64_t a, uint64_t b);
83
4c3a88a2
FB
84int gen_intermediate_code(CPUState *env, struct TranslationBlock *tb);
85int gen_intermediate_code_pc(CPUState *env, struct TranslationBlock *tb);
b346ff46 86void dump_ops(const uint16_t *opc_buf, const uint32_t *opparam_buf);
4c3a88a2 87int cpu_gen_code(CPUState *env, struct TranslationBlock *tb,
b346ff46 88 int max_code_size, int *gen_code_size_ptr);
66e85a21 89int cpu_restore_state(struct TranslationBlock *tb,
58fe2f10
FB
90 CPUState *env, unsigned long searched_pc,
91 void *puc);
92int cpu_gen_code_copy(CPUState *env, struct TranslationBlock *tb,
93 int max_code_size, int *gen_code_size_ptr);
94int cpu_restore_state_copy(struct TranslationBlock *tb,
95 CPUState *env, unsigned long searched_pc,
96 void *puc);
2e12669a 97void cpu_resume_from_signal(CPUState *env1, void *puc);
6a00d601 98void cpu_exec_init(CPUState *env);
53a5960a 99int page_unprotect(target_ulong address, unsigned long pc, void *puc);
2e12669a
FB
100void tb_invalidate_phys_page_range(target_ulong start, target_ulong end,
101 int is_cpu_write_access);
4390df51 102void tb_invalidate_page_range(target_ulong start, target_ulong end);
2e12669a 103void tlb_flush_page(CPUState *env, target_ulong addr);
ee8b7021 104void tlb_flush(CPUState *env, int flush_global);
84b7b8e7
FB
105int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
106 target_phys_addr_t paddr, int prot,
107 int is_user, int is_softmmu);
108static inline int tlb_set_page(CPUState *env, target_ulong vaddr,
109 target_phys_addr_t paddr, int prot,
110 int is_user, int is_softmmu)
111{
112 if (prot & PAGE_READ)
113 prot |= PAGE_EXEC;
114 return tlb_set_page_exec(env, vaddr, paddr, prot, is_user, is_softmmu);
115}
d4e8164f
FB
116
117#define CODE_GEN_MAX_SIZE 65536
118#define CODE_GEN_ALIGN 16 /* must be >= of the size of a icache line */
119
4390df51
FB
120#define CODE_GEN_PHYS_HASH_BITS 15
121#define CODE_GEN_PHYS_HASH_SIZE (1 << CODE_GEN_PHYS_HASH_BITS)
122
d4e8164f 123/* maximum total translate dcode allocated */
4390df51
FB
124
125/* NOTE: the translated code area cannot be too big because on some
c4c7e3e6 126 archs the range of "fast" function calls is limited. Here is a
4390df51
FB
127 summary of the ranges:
128
129 i386 : signed 32 bits
130 arm : signed 26 bits
131 ppc : signed 24 bits
132 sparc : signed 32 bits
133 alpha : signed 23 bits
134*/
135
136#if defined(__alpha__)
137#define CODE_GEN_BUFFER_SIZE (2 * 1024 * 1024)
b8076a74
FB
138#elif defined(__ia64)
139#define CODE_GEN_BUFFER_SIZE (4 * 1024 * 1024) /* range of addl */
4390df51 140#elif defined(__powerpc__)
c4c7e3e6 141#define CODE_GEN_BUFFER_SIZE (6 * 1024 * 1024)
4390df51 142#else
c98baaac 143#define CODE_GEN_BUFFER_SIZE (16 * 1024 * 1024)
4390df51
FB
144#endif
145
d4e8164f
FB
146//#define CODE_GEN_BUFFER_SIZE (128 * 1024)
147
4390df51
FB
148/* estimated block size for TB allocation */
149/* XXX: use a per code average code fragment size and modulate it
150 according to the host CPU */
151#if defined(CONFIG_SOFTMMU)
152#define CODE_GEN_AVG_BLOCK_SIZE 128
153#else
154#define CODE_GEN_AVG_BLOCK_SIZE 64
155#endif
156
157#define CODE_GEN_MAX_BLOCKS (CODE_GEN_BUFFER_SIZE / CODE_GEN_AVG_BLOCK_SIZE)
158
159#if defined(__powerpc__)
160#define USE_DIRECT_JUMP
161#endif
67b915a5 162#if defined(__i386__) && !defined(_WIN32)
d4e8164f
FB
163#define USE_DIRECT_JUMP
164#endif
165
166typedef struct TranslationBlock {
2e12669a
FB
167 target_ulong pc; /* simulated PC corresponding to this block (EIP + CS base) */
168 target_ulong cs_base; /* CS base for this block */
d4e8164f
FB
169 unsigned int flags; /* flags defining in which context the code was generated */
170 uint16_t size; /* size of target code for this block (1 <=
171 size <= TARGET_PAGE_SIZE) */
58fe2f10 172 uint16_t cflags; /* compile flags */
bf088061
FB
173#define CF_CODE_COPY 0x0001 /* block was generated in code copy mode */
174#define CF_TB_FP_USED 0x0002 /* fp ops are used in the TB */
175#define CF_FP_USED 0x0004 /* fp ops are used in the TB or in a chained TB */
2e12669a 176#define CF_SINGLE_INSN 0x0008 /* compile only a single instruction */
58fe2f10 177
d4e8164f 178 uint8_t *tc_ptr; /* pointer to the translated code */
4390df51
FB
179 /* next matching tb for physical address. */
180 struct TranslationBlock *phys_hash_next;
181 /* first and second physical page containing code. The lower bit
182 of the pointer tells the index in page_next[] */
183 struct TranslationBlock *page_next[2];
184 target_ulong page_addr[2];
185
d4e8164f
FB
186 /* the following data are used to directly call another TB from
187 the code of this one. */
188 uint16_t tb_next_offset[2]; /* offset of original jump target */
189#ifdef USE_DIRECT_JUMP
4cbb86e1 190 uint16_t tb_jmp_offset[4]; /* offset of jump instruction */
d4e8164f 191#else
95f7652d 192 uint32_t tb_next[2]; /* address of jump generated code */
d4e8164f
FB
193#endif
194 /* list of TBs jumping to this one. This is a circular list using
195 the two least significant bits of the pointers to tell what is
196 the next pointer: 0 = jmp_next[0], 1 = jmp_next[1], 2 =
197 jmp_first */
198 struct TranslationBlock *jmp_next[2];
199 struct TranslationBlock *jmp_first;
200} TranslationBlock;
201
b362e5e0
PB
202static inline unsigned int tb_jmp_cache_hash_page(target_ulong pc)
203{
204 target_ulong tmp;
205 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
206 return (tmp >> TB_JMP_PAGE_BITS) & TB_JMP_PAGE_MASK;
207}
208
8a40a180 209static inline unsigned int tb_jmp_cache_hash_func(target_ulong pc)
d4e8164f 210{
b362e5e0
PB
211 target_ulong tmp;
212 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
213 return (((tmp >> TB_JMP_PAGE_BITS) & TB_JMP_PAGE_MASK) |
214 (tmp & TB_JMP_ADDR_MASK));
d4e8164f
FB
215}
216
4390df51
FB
217static inline unsigned int tb_phys_hash_func(unsigned long pc)
218{
219 return pc & (CODE_GEN_PHYS_HASH_SIZE - 1);
220}
221
c27004ec 222TranslationBlock *tb_alloc(target_ulong pc);
0124311e 223void tb_flush(CPUState *env);
4390df51
FB
224void tb_link_phys(TranslationBlock *tb,
225 target_ulong phys_pc, target_ulong phys_page2);
d4e8164f 226
4390df51 227extern TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
d4e8164f
FB
228
229extern uint8_t code_gen_buffer[CODE_GEN_BUFFER_SIZE];
230extern uint8_t *code_gen_ptr;
231
4390df51
FB
232#if defined(USE_DIRECT_JUMP)
233
234#if defined(__powerpc__)
4cbb86e1 235static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
d4e8164f
FB
236{
237 uint32_t val, *ptr;
d4e8164f
FB
238
239 /* patch the branch destination */
4cbb86e1 240 ptr = (uint32_t *)jmp_addr;
d4e8164f 241 val = *ptr;
4cbb86e1 242 val = (val & ~0x03fffffc) | ((addr - jmp_addr) & 0x03fffffc);
d4e8164f
FB
243 *ptr = val;
244 /* flush icache */
245 asm volatile ("dcbst 0,%0" : : "r"(ptr) : "memory");
246 asm volatile ("sync" : : : "memory");
247 asm volatile ("icbi 0,%0" : : "r"(ptr) : "memory");
248 asm volatile ("sync" : : : "memory");
249 asm volatile ("isync" : : : "memory");
250}
4390df51
FB
251#elif defined(__i386__)
252static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
253{
254 /* patch the branch destination */
255 *(uint32_t *)jmp_addr = addr - (jmp_addr + 4);
256 /* no need to flush icache explicitely */
257}
258#endif
d4e8164f 259
4cbb86e1
FB
260static inline void tb_set_jmp_target(TranslationBlock *tb,
261 int n, unsigned long addr)
262{
263 unsigned long offset;
264
265 offset = tb->tb_jmp_offset[n];
266 tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
267 offset = tb->tb_jmp_offset[n + 2];
268 if (offset != 0xffff)
269 tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
270}
271
d4e8164f
FB
272#else
273
274/* set the jump target */
275static inline void tb_set_jmp_target(TranslationBlock *tb,
276 int n, unsigned long addr)
277{
95f7652d 278 tb->tb_next[n] = addr;
d4e8164f
FB
279}
280
281#endif
282
283static inline void tb_add_jump(TranslationBlock *tb, int n,
284 TranslationBlock *tb_next)
285{
cf25629d
FB
286 /* NOTE: this test is only needed for thread safety */
287 if (!tb->jmp_next[n]) {
288 /* patch the native jump address */
289 tb_set_jmp_target(tb, n, (unsigned long)tb_next->tc_ptr);
290
291 /* add in TB jmp circular list */
292 tb->jmp_next[n] = tb_next->jmp_first;
293 tb_next->jmp_first = (TranslationBlock *)((long)(tb) | (n));
294 }
d4e8164f
FB
295}
296
a513fe19
FB
297TranslationBlock *tb_find_pc(unsigned long pc_ptr);
298
d4e8164f
FB
299#ifndef offsetof
300#define offsetof(type, field) ((size_t) &((type *)0)->field)
301#endif
302
d549f7d9
FB
303#if defined(_WIN32)
304#define ASM_DATA_SECTION ".section \".data\"\n"
305#define ASM_PREVIOUS_SECTION ".section .text\n"
306#elif defined(__APPLE__)
307#define ASM_DATA_SECTION ".data\n"
308#define ASM_PREVIOUS_SECTION ".text\n"
d549f7d9
FB
309#else
310#define ASM_DATA_SECTION ".section \".data\"\n"
311#define ASM_PREVIOUS_SECTION ".previous\n"
d549f7d9
FB
312#endif
313
75913b72
FB
314#define ASM_OP_LABEL_NAME(n, opname) \
315 ASM_NAME(__op_label) #n "." ASM_NAME(opname)
316
b346ff46
FB
317#if defined(__powerpc__)
318
4390df51 319/* we patch the jump instruction directly */
ae063a68 320#define GOTO_TB(opname, tbparam, n)\
b346ff46 321do {\
d549f7d9 322 asm volatile (ASM_DATA_SECTION\
75913b72 323 ASM_OP_LABEL_NAME(n, opname) ":\n"\
9257a9e4 324 ".long 1f\n"\
d549f7d9
FB
325 ASM_PREVIOUS_SECTION \
326 "b " ASM_NAME(__op_jmp) #n "\n"\
9257a9e4 327 "1:\n");\
4390df51
FB
328} while (0)
329
330#elif defined(__i386__) && defined(USE_DIRECT_JUMP)
331
332/* we patch the jump instruction directly */
ae063a68 333#define GOTO_TB(opname, tbparam, n)\
c27004ec
FB
334do {\
335 asm volatile (".section .data\n"\
75913b72 336 ASM_OP_LABEL_NAME(n, opname) ":\n"\
c27004ec
FB
337 ".long 1f\n"\
338 ASM_PREVIOUS_SECTION \
339 "jmp " ASM_NAME(__op_jmp) #n "\n"\
340 "1:\n");\
341} while (0)
342
b346ff46
FB
343#else
344
345/* jump to next block operations (more portable code, does not need
346 cache flushing, but slower because of indirect jump) */
ae063a68 347#define GOTO_TB(opname, tbparam, n)\
b346ff46 348do {\
2f62b397 349 static void __attribute__((unused)) *dummy ## n = &&dummy_label ## n;\
75913b72
FB
350 static void __attribute__((unused)) *__op_label ## n \
351 __asm__(ASM_OP_LABEL_NAME(n, opname)) = &&label ## n;\
b346ff46 352 goto *(void *)(((TranslationBlock *)tbparam)->tb_next[n]);\
ae063a68
FB
353label ## n: ;\
354dummy_label ## n: ;\
b346ff46
FB
355} while (0)
356
ae063a68
FB
357#endif
358
33417e70
FB
359extern CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
360extern CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
a4193c8a 361extern void *io_mem_opaque[IO_MEM_NB_ENTRIES];
33417e70 362
204a1b8d 363#if defined(__powerpc__)
d4e8164f
FB
364static inline int testandset (int *p)
365{
366 int ret;
367 __asm__ __volatile__ (
02e1ec9b
FB
368 "0: lwarx %0,0,%1\n"
369 " xor. %0,%3,%0\n"
370 " bne 1f\n"
371 " stwcx. %2,0,%1\n"
372 " bne- 0b\n"
d4e8164f
FB
373 "1: "
374 : "=&r" (ret)
375 : "r" (p), "r" (1), "r" (0)
376 : "cr0", "memory");
377 return ret;
378}
204a1b8d 379#elif defined(__i386__)
d4e8164f
FB
380static inline int testandset (int *p)
381{
4955a2cd 382 long int readval = 0;
d4e8164f 383
4955a2cd
FB
384 __asm__ __volatile__ ("lock; cmpxchgl %2, %0"
385 : "+m" (*p), "+a" (readval)
386 : "r" (1)
387 : "cc");
388 return readval;
d4e8164f 389}
204a1b8d 390#elif defined(__x86_64__)
bc51c5c9
FB
391static inline int testandset (int *p)
392{
4955a2cd 393 long int readval = 0;
bc51c5c9 394
4955a2cd
FB
395 __asm__ __volatile__ ("lock; cmpxchgl %2, %0"
396 : "+m" (*p), "+a" (readval)
397 : "r" (1)
398 : "cc");
399 return readval;
bc51c5c9 400}
204a1b8d 401#elif defined(__s390__)
d4e8164f
FB
402static inline int testandset (int *p)
403{
404 int ret;
405
406 __asm__ __volatile__ ("0: cs %0,%1,0(%2)\n"
407 " jl 0b"
408 : "=&d" (ret)
409 : "r" (1), "a" (p), "0" (*p)
410 : "cc", "memory" );
411 return ret;
412}
204a1b8d 413#elif defined(__alpha__)
2f87c607 414static inline int testandset (int *p)
d4e8164f
FB
415{
416 int ret;
417 unsigned long one;
418
419 __asm__ __volatile__ ("0: mov 1,%2\n"
420 " ldl_l %0,%1\n"
421 " stl_c %2,%1\n"
422 " beq %2,1f\n"
423 ".subsection 2\n"
424 "1: br 0b\n"
425 ".previous"
426 : "=r" (ret), "=m" (*p), "=r" (one)
427 : "m" (*p));
428 return ret;
429}
204a1b8d 430#elif defined(__sparc__)
d4e8164f
FB
431static inline int testandset (int *p)
432{
433 int ret;
434
435 __asm__ __volatile__("ldstub [%1], %0"
436 : "=r" (ret)
437 : "r" (p)
438 : "memory");
439
440 return (ret ? 1 : 0);
441}
204a1b8d 442#elif defined(__arm__)
a95c6790
FB
443static inline int testandset (int *spinlock)
444{
445 register unsigned int ret;
446 __asm__ __volatile__("swp %0, %1, [%2]"
447 : "=r"(ret)
448 : "0"(1), "r"(spinlock));
449
450 return ret;
451}
204a1b8d 452#elif defined(__mc68000)
38e584a0
FB
453static inline int testandset (int *p)
454{
455 char ret;
456 __asm__ __volatile__("tas %1; sne %0"
457 : "=r" (ret)
458 : "m" (p)
459 : "cc","memory");
4955a2cd 460 return ret;
38e584a0 461}
204a1b8d 462#elif defined(__ia64)
38e584a0 463
b8076a74
FB
464#include <ia64intrin.h>
465
466static inline int testandset (int *p)
467{
468 return __sync_lock_test_and_set (p, 1);
469}
204a1b8d 470#elif defined(__mips__)
c4b89d18
TS
471static inline int testandset (int *p)
472{
473 int ret;
474
475 __asm__ __volatile__ (
476 " .set push \n"
477 " .set noat \n"
478 " .set mips2 \n"
479 "1: li $1, 1 \n"
480 " ll %0, %1 \n"
481 " sc $1, %1 \n"
976a0d0d 482 " beqz $1, 1b \n"
c4b89d18
TS
483 " .set pop "
484 : "=r" (ret), "+R" (*p)
485 :
486 : "memory");
487
488 return ret;
489}
204a1b8d
TS
490#else
491#error unimplemented CPU support
c4b89d18
TS
492#endif
493
d4e8164f
FB
494typedef int spinlock_t;
495
496#define SPIN_LOCK_UNLOCKED 0
497
aebcb60e 498#if defined(CONFIG_USER_ONLY)
d4e8164f
FB
499static inline void spin_lock(spinlock_t *lock)
500{
501 while (testandset(lock));
502}
503
504static inline void spin_unlock(spinlock_t *lock)
505{
506 *lock = 0;
507}
508
509static inline int spin_trylock(spinlock_t *lock)
510{
511 return !testandset(lock);
512}
3c1cf9fa
FB
513#else
514static inline void spin_lock(spinlock_t *lock)
515{
516}
517
518static inline void spin_unlock(spinlock_t *lock)
519{
520}
521
522static inline int spin_trylock(spinlock_t *lock)
523{
524 return 1;
525}
526#endif
d4e8164f
FB
527
528extern spinlock_t tb_lock;
529
36bdbe54 530extern int tb_invalidated_flag;
6e59c1db 531
e95c8d51 532#if !defined(CONFIG_USER_ONLY)
6e59c1db 533
c27004ec 534void tlb_fill(target_ulong addr, int is_write, int is_user,
6e59c1db
FB
535 void *retaddr);
536
537#define ACCESS_TYPE 3
538#define MEMSUFFIX _code
539#define env cpu_single_env
540
541#define DATA_SIZE 1
542#include "softmmu_header.h"
543
544#define DATA_SIZE 2
545#include "softmmu_header.h"
546
547#define DATA_SIZE 4
548#include "softmmu_header.h"
549
c27004ec
FB
550#define DATA_SIZE 8
551#include "softmmu_header.h"
552
6e59c1db
FB
553#undef ACCESS_TYPE
554#undef MEMSUFFIX
555#undef env
556
557#endif
4390df51
FB
558
559#if defined(CONFIG_USER_ONLY)
560static inline target_ulong get_phys_addr_code(CPUState *env, target_ulong addr)
561{
562 return addr;
563}
564#else
565/* NOTE: this function can trigger an exception */
1ccde1cb
FB
566/* NOTE2: the returned address is not exactly the physical address: it
567 is the offset relative to phys_ram_base */
4390df51
FB
568static inline target_ulong get_phys_addr_code(CPUState *env, target_ulong addr)
569{
c27004ec 570 int is_user, index, pd;
4390df51
FB
571
572 index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
3f5dcc34 573#if defined(TARGET_I386)
4390df51 574 is_user = ((env->hflags & HF_CPL_MASK) == 3);
3f5dcc34
FB
575#elif defined (TARGET_PPC)
576 is_user = msr_pr;
6af0bf9c
FB
577#elif defined (TARGET_MIPS)
578 is_user = ((env->hflags & MIPS_HFLAG_MODE) == MIPS_HFLAG_UM);
e95c8d51
FB
579#elif defined (TARGET_SPARC)
580 is_user = (env->psrs == 0);
b5ff1b31
FB
581#elif defined (TARGET_ARM)
582 is_user = ((env->uncached_cpsr & CPSR_M) == ARM_CPU_MODE_USR);
fdf9b3e8
FB
583#elif defined (TARGET_SH4)
584 is_user = ((env->sr & SR_MD) == 0);
eddf68a6
JM
585#elif defined (TARGET_ALPHA)
586 is_user = ((env->ps >> 3) & 3);
3f5dcc34 587#else
b5ff1b31 588#error unimplemented CPU
3f5dcc34 589#endif
84b7b8e7 590 if (__builtin_expect(env->tlb_table[is_user][index].addr_code !=
4390df51 591 (addr & TARGET_PAGE_MASK), 0)) {
c27004ec
FB
592 ldub_code(addr);
593 }
84b7b8e7 594 pd = env->tlb_table[is_user][index].addr_code & ~TARGET_PAGE_MASK;
2a4188a3 595 if (pd > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
36d23958 596 cpu_abort(env, "Trying to execute code outside RAM or ROM at 0x" TARGET_FMT_lx "\n", addr);
4390df51 597 }
84b7b8e7 598 return addr + env->tlb_table[is_user][index].addend - (unsigned long)phys_ram_base;
4390df51
FB
599}
600#endif
9df217a3 601
9df217a3 602#ifdef USE_KQEMU
f32fc648
FB
603#define KQEMU_MODIFY_PAGE_MASK (0xff & ~(VGA_DIRTY_FLAG | CODE_DIRTY_FLAG))
604
9df217a3
FB
605int kqemu_init(CPUState *env);
606int kqemu_cpu_exec(CPUState *env);
607void kqemu_flush_page(CPUState *env, target_ulong addr);
608void kqemu_flush(CPUState *env, int global);
4b7df22f 609void kqemu_set_notdirty(CPUState *env, ram_addr_t ram_addr);
f32fc648 610void kqemu_modify_page(CPUState *env, ram_addr_t ram_addr);
a332e112 611void kqemu_cpu_interrupt(CPUState *env);
f32fc648 612void kqemu_record_dump(void);
9df217a3
FB
613
614static inline int kqemu_is_ok(CPUState *env)
615{
616 return(env->kqemu_enabled &&
9df217a3 617 (env->cr[0] & CR0_PE_MASK) &&
f32fc648 618 !(env->hflags & HF_INHIBIT_IRQ_MASK) &&
9df217a3 619 (env->eflags & IF_MASK) &&
f32fc648
FB
620 !(env->eflags & VM_MASK) &&
621 (env->kqemu_enabled == 2 ||
622 ((env->hflags & HF_CPL_MASK) == 3 &&
623 (env->eflags & IOPL_MASK) != IOPL_MASK)));
9df217a3
FB
624}
625
626#endif