]> git.proxmox.com Git - qemu.git/blame - exec-all.h
Additional exclusive load/store instruction are v6K, not v6T2.
[qemu.git] / exec-all.h
CommitLineData
d4e8164f
FB
1/*
2 * internal execution defines for qemu
5fafdf24 3 *
d4e8164f
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
20
b346ff46 21/* allow to see translation results - the slowdown should be negligible, so we leave it */
cb7cca1a 22#define DEBUG_DISAS
b346ff46
FB
23
24/* is_jmp field values */
25#define DISAS_NEXT 0 /* next instruction can be analyzed */
26#define DISAS_JUMP 1 /* only pc was modified dynamically */
27#define DISAS_UPDATE 2 /* cpu state was modified dynamically */
28#define DISAS_TB_JUMP 3 /* only pc was modified statically */
29
2e70f6ef 30typedef struct TranslationBlock TranslationBlock;
b346ff46
FB
31
32/* XXX: make safe guess about sizes */
e83a8673 33#define MAX_OP_PER_INSTR 64
0115be31
PB
34/* A Call op needs up to 6 + 2N parameters (N = number of arguments). */
35#define MAX_OPC_PARAM 10
b346ff46
FB
36#define OPC_BUF_SIZE 512
37#define OPC_MAX_SIZE (OPC_BUF_SIZE - MAX_OP_PER_INSTR)
38
a208e54a
PB
39/* Maximum size a TCG op can expand to. This is complicated because a
40 single op may require several host instructions and regirster reloads.
41 For now take a wild guess at 128 bytes, which should allow at least
42 a couple of fixup instructions per argument. */
43#define TCG_MAX_OP_SIZE 128
44
0115be31 45#define OPPARAM_BUF_SIZE (OPC_BUF_SIZE * MAX_OPC_PARAM)
b346ff46 46
c27004ec
FB
47extern target_ulong gen_opc_pc[OPC_BUF_SIZE];
48extern target_ulong gen_opc_npc[OPC_BUF_SIZE];
66e85a21 49extern uint8_t gen_opc_cc_op[OPC_BUF_SIZE];
b346ff46 50extern uint8_t gen_opc_instr_start[OPC_BUF_SIZE];
2e70f6ef 51extern uint16_t gen_opc_icount[OPC_BUF_SIZE];
c3278b7b 52extern target_ulong gen_opc_jump_pc[2];
30d6cb84 53extern uint32_t gen_opc_hflags[OPC_BUF_SIZE];
b346ff46 54
9886cc16
FB
55typedef void (GenOpFunc)(void);
56typedef void (GenOpFunc1)(long);
57typedef void (GenOpFunc2)(long, long);
58typedef void (GenOpFunc3)(long, long, long);
3b46e624 59
79383c9c 60#include "qemu-log.h"
b346ff46 61
2cfc5f17
TS
62void gen_intermediate_code(CPUState *env, struct TranslationBlock *tb);
63void gen_intermediate_code_pc(CPUState *env, struct TranslationBlock *tb);
d2856f1a
AJ
64void gen_pc_load(CPUState *env, struct TranslationBlock *tb,
65 unsigned long searched_pc, int pc_pos, void *puc);
66
d07bde88 67unsigned long code_gen_max_block_size(void);
57fec1fe 68void cpu_gen_init(void);
4c3a88a2 69int cpu_gen_code(CPUState *env, struct TranslationBlock *tb,
d07bde88 70 int *gen_code_size_ptr);
5fafdf24 71int cpu_restore_state(struct TranslationBlock *tb,
58fe2f10
FB
72 CPUState *env, unsigned long searched_pc,
73 void *puc);
5fafdf24 74int cpu_restore_state_copy(struct TranslationBlock *tb,
58fe2f10
FB
75 CPUState *env, unsigned long searched_pc,
76 void *puc);
2e12669a 77void cpu_resume_from_signal(CPUState *env1, void *puc);
2e70f6ef
PB
78void cpu_io_recompile(CPUState *env, void *retaddr);
79TranslationBlock *tb_gen_code(CPUState *env,
80 target_ulong pc, target_ulong cs_base, int flags,
81 int cflags);
6a00d601 82void cpu_exec_init(CPUState *env);
53a5960a 83int page_unprotect(target_ulong address, unsigned long pc, void *puc);
00f82b8a 84void tb_invalidate_phys_page_range(target_phys_addr_t start, target_phys_addr_t end,
2e12669a 85 int is_cpu_write_access);
4390df51 86void tb_invalidate_page_range(target_ulong start, target_ulong end);
2e12669a 87void tlb_flush_page(CPUState *env, target_ulong addr);
ee8b7021 88void tlb_flush(CPUState *env, int flush_global);
5fafdf24
TS
89int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
90 target_phys_addr_t paddr, int prot,
6ebbf390 91 int mmu_idx, int is_softmmu);
4d7a0880 92static inline int tlb_set_page(CPUState *env1, target_ulong vaddr,
5fafdf24 93 target_phys_addr_t paddr, int prot,
6ebbf390 94 int mmu_idx, int is_softmmu)
84b7b8e7
FB
95{
96 if (prot & PAGE_READ)
97 prot |= PAGE_EXEC;
4d7a0880 98 return tlb_set_page_exec(env1, vaddr, paddr, prot, mmu_idx, is_softmmu);
84b7b8e7 99}
d4e8164f 100
d4e8164f
FB
101#define CODE_GEN_ALIGN 16 /* must be >= of the size of a icache line */
102
4390df51
FB
103#define CODE_GEN_PHYS_HASH_BITS 15
104#define CODE_GEN_PHYS_HASH_SIZE (1 << CODE_GEN_PHYS_HASH_BITS)
105
26a5f13b 106#define MIN_CODE_GEN_BUFFER_SIZE (1024 * 1024)
d4e8164f 107
4390df51
FB
108/* estimated block size for TB allocation */
109/* XXX: use a per code average code fragment size and modulate it
110 according to the host CPU */
111#if defined(CONFIG_SOFTMMU)
112#define CODE_GEN_AVG_BLOCK_SIZE 128
113#else
114#define CODE_GEN_AVG_BLOCK_SIZE 64
115#endif
116
811d4cf4 117#if defined(__powerpc__) || defined(__x86_64__) || defined(__arm__)
4390df51
FB
118#define USE_DIRECT_JUMP
119#endif
67b915a5 120#if defined(__i386__) && !defined(_WIN32)
d4e8164f
FB
121#define USE_DIRECT_JUMP
122#endif
123
2e70f6ef 124struct TranslationBlock {
2e12669a
FB
125 target_ulong pc; /* simulated PC corresponding to this block (EIP + CS base) */
126 target_ulong cs_base; /* CS base for this block */
c068688b 127 uint64_t flags; /* flags defining in which context the code was generated */
d4e8164f
FB
128 uint16_t size; /* size of target code for this block (1 <=
129 size <= TARGET_PAGE_SIZE) */
58fe2f10 130 uint16_t cflags; /* compile flags */
2e70f6ef
PB
131#define CF_COUNT_MASK 0x7fff
132#define CF_LAST_IO 0x8000 /* Last insn may be an IO access. */
58fe2f10 133
d4e8164f 134 uint8_t *tc_ptr; /* pointer to the translated code */
4390df51 135 /* next matching tb for physical address. */
5fafdf24 136 struct TranslationBlock *phys_hash_next;
4390df51
FB
137 /* first and second physical page containing code. The lower bit
138 of the pointer tells the index in page_next[] */
5fafdf24
TS
139 struct TranslationBlock *page_next[2];
140 target_ulong page_addr[2];
4390df51 141
d4e8164f
FB
142 /* the following data are used to directly call another TB from
143 the code of this one. */
144 uint16_t tb_next_offset[2]; /* offset of original jump target */
145#ifdef USE_DIRECT_JUMP
4cbb86e1 146 uint16_t tb_jmp_offset[4]; /* offset of jump instruction */
d4e8164f 147#else
57fec1fe 148 unsigned long tb_next[2]; /* address of jump generated code */
d4e8164f
FB
149#endif
150 /* list of TBs jumping to this one. This is a circular list using
151 the two least significant bits of the pointers to tell what is
152 the next pointer: 0 = jmp_next[0], 1 = jmp_next[1], 2 =
153 jmp_first */
5fafdf24 154 struct TranslationBlock *jmp_next[2];
d4e8164f 155 struct TranslationBlock *jmp_first;
2e70f6ef
PB
156 uint32_t icount;
157};
d4e8164f 158
b362e5e0
PB
159static inline unsigned int tb_jmp_cache_hash_page(target_ulong pc)
160{
161 target_ulong tmp;
162 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
b5e19d4c 163 return (tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK;
b362e5e0
PB
164}
165
8a40a180 166static inline unsigned int tb_jmp_cache_hash_func(target_ulong pc)
d4e8164f 167{
b362e5e0
PB
168 target_ulong tmp;
169 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
b5e19d4c
EI
170 return (((tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK)
171 | (tmp & TB_JMP_ADDR_MASK));
d4e8164f
FB
172}
173
4390df51
FB
174static inline unsigned int tb_phys_hash_func(unsigned long pc)
175{
176 return pc & (CODE_GEN_PHYS_HASH_SIZE - 1);
177}
178
c27004ec 179TranslationBlock *tb_alloc(target_ulong pc);
2e70f6ef 180void tb_free(TranslationBlock *tb);
0124311e 181void tb_flush(CPUState *env);
5fafdf24 182void tb_link_phys(TranslationBlock *tb,
4390df51 183 target_ulong phys_pc, target_ulong phys_page2);
2e70f6ef 184void tb_phys_invalidate(TranslationBlock *tb, target_ulong page_addr);
d4e8164f 185
4390df51 186extern TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
d4e8164f 187extern uint8_t *code_gen_ptr;
26a5f13b 188extern int code_gen_max_blocks;
d4e8164f 189
4390df51
FB
190#if defined(USE_DIRECT_JUMP)
191
192#if defined(__powerpc__)
810260a8 193extern void ppc_tb_set_jmp_target(unsigned long jmp_addr, unsigned long addr);
194#define tb_set_jmp_target1 ppc_tb_set_jmp_target
57fec1fe 195#elif defined(__i386__) || defined(__x86_64__)
4390df51
FB
196static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
197{
198 /* patch the branch destination */
199 *(uint32_t *)jmp_addr = addr - (jmp_addr + 4);
1235fc06 200 /* no need to flush icache explicitly */
4390df51 201}
811d4cf4
AZ
202#elif defined(__arm__)
203static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
204{
205 register unsigned long _beg __asm ("a1");
206 register unsigned long _end __asm ("a2");
207 register unsigned long _flg __asm ("a3");
208
209 /* we could use a ldr pc, [pc, #-4] kind of branch and avoid the flush */
210 *(uint32_t *)jmp_addr |= ((addr - (jmp_addr + 8)) >> 2) & 0xffffff;
211
212 /* flush icache */
213 _beg = jmp_addr;
214 _end = jmp_addr + 4;
215 _flg = 0;
216 __asm __volatile__ ("swi 0x9f0002" : : "r" (_beg), "r" (_end), "r" (_flg));
217}
4390df51 218#endif
d4e8164f 219
5fafdf24 220static inline void tb_set_jmp_target(TranslationBlock *tb,
4cbb86e1
FB
221 int n, unsigned long addr)
222{
223 unsigned long offset;
224
225 offset = tb->tb_jmp_offset[n];
226 tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
227 offset = tb->tb_jmp_offset[n + 2];
228 if (offset != 0xffff)
229 tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
230}
231
d4e8164f
FB
232#else
233
234/* set the jump target */
5fafdf24 235static inline void tb_set_jmp_target(TranslationBlock *tb,
d4e8164f
FB
236 int n, unsigned long addr)
237{
95f7652d 238 tb->tb_next[n] = addr;
d4e8164f
FB
239}
240
241#endif
242
5fafdf24 243static inline void tb_add_jump(TranslationBlock *tb, int n,
d4e8164f
FB
244 TranslationBlock *tb_next)
245{
cf25629d
FB
246 /* NOTE: this test is only needed for thread safety */
247 if (!tb->jmp_next[n]) {
248 /* patch the native jump address */
249 tb_set_jmp_target(tb, n, (unsigned long)tb_next->tc_ptr);
3b46e624 250
cf25629d
FB
251 /* add in TB jmp circular list */
252 tb->jmp_next[n] = tb_next->jmp_first;
253 tb_next->jmp_first = (TranslationBlock *)((long)(tb) | (n));
254 }
d4e8164f
FB
255}
256
a513fe19
FB
257TranslationBlock *tb_find_pc(unsigned long pc_ptr);
258
d549f7d9
FB
259#if defined(_WIN32)
260#define ASM_DATA_SECTION ".section \".data\"\n"
261#define ASM_PREVIOUS_SECTION ".section .text\n"
262#elif defined(__APPLE__)
263#define ASM_DATA_SECTION ".data\n"
264#define ASM_PREVIOUS_SECTION ".text\n"
d549f7d9
FB
265#else
266#define ASM_DATA_SECTION ".section \".data\"\n"
267#define ASM_PREVIOUS_SECTION ".previous\n"
d549f7d9
FB
268#endif
269
75913b72
FB
270#define ASM_OP_LABEL_NAME(n, opname) \
271 ASM_NAME(__op_label) #n "." ASM_NAME(opname)
272
33417e70
FB
273extern CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
274extern CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
a4193c8a 275extern void *io_mem_opaque[IO_MEM_NB_ENTRIES];
33417e70 276
d5975363 277#include "qemu-lock.h"
d4e8164f
FB
278
279extern spinlock_t tb_lock;
280
36bdbe54 281extern int tb_invalidated_flag;
6e59c1db 282
e95c8d51 283#if !defined(CONFIG_USER_ONLY)
6e59c1db 284
6ebbf390 285void tlb_fill(target_ulong addr, int is_write, int mmu_idx,
6e59c1db
FB
286 void *retaddr);
287
79383c9c
BS
288#include "softmmu_defs.h"
289
6ebbf390 290#define ACCESS_TYPE (NB_MMU_MODES + 1)
6e59c1db
FB
291#define MEMSUFFIX _code
292#define env cpu_single_env
293
294#define DATA_SIZE 1
295#include "softmmu_header.h"
296
297#define DATA_SIZE 2
298#include "softmmu_header.h"
299
300#define DATA_SIZE 4
301#include "softmmu_header.h"
302
c27004ec
FB
303#define DATA_SIZE 8
304#include "softmmu_header.h"
305
6e59c1db
FB
306#undef ACCESS_TYPE
307#undef MEMSUFFIX
308#undef env
309
310#endif
4390df51
FB
311
312#if defined(CONFIG_USER_ONLY)
4d7a0880 313static inline target_ulong get_phys_addr_code(CPUState *env1, target_ulong addr)
4390df51
FB
314{
315 return addr;
316}
317#else
318/* NOTE: this function can trigger an exception */
1ccde1cb
FB
319/* NOTE2: the returned address is not exactly the physical address: it
320 is the offset relative to phys_ram_base */
4d7a0880 321static inline target_ulong get_phys_addr_code(CPUState *env1, target_ulong addr)
4390df51 322{
4d7a0880 323 int mmu_idx, page_index, pd;
4390df51 324
4d7a0880
BS
325 page_index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
326 mmu_idx = cpu_mmu_index(env1);
551bd27f
TS
327 if (unlikely(env1->tlb_table[mmu_idx][page_index].addr_code !=
328 (addr & TARGET_PAGE_MASK))) {
c27004ec
FB
329 ldub_code(addr);
330 }
4d7a0880 331 pd = env1->tlb_table[mmu_idx][page_index].addr_code & ~TARGET_PAGE_MASK;
2a4188a3 332 if (pd > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
647de6ca 333#if defined(TARGET_SPARC) || defined(TARGET_MIPS)
e18231a3 334 do_unassigned_access(addr, 0, 1, 0, 4);
6c36d3fa 335#else
4d7a0880 336 cpu_abort(env1, "Trying to execute code outside RAM or ROM at 0x" TARGET_FMT_lx "\n", addr);
6c36d3fa 337#endif
4390df51 338 }
4d7a0880 339 return addr + env1->tlb_table[mmu_idx][page_index].addend - (unsigned long)phys_ram_base;
4390df51 340}
2e70f6ef 341
bf20dc07 342/* Deterministic execution requires that IO only be performed on the last
2e70f6ef
PB
343 instruction of a TB so that interrupts take effect immediately. */
344static inline int can_do_io(CPUState *env)
345{
346 if (!use_icount)
347 return 1;
348
349 /* If not executing code then assume we are ok. */
350 if (!env->current_tb)
351 return 1;
352
353 return env->can_do_io != 0;
354}
4390df51 355#endif
9df217a3 356
9df217a3 357#ifdef USE_KQEMU
f32fc648
FB
358#define KQEMU_MODIFY_PAGE_MASK (0xff & ~(VGA_DIRTY_FLAG | CODE_DIRTY_FLAG))
359
da260249
FB
360#define MSR_QPI_COMMBASE 0xfabe0010
361
9df217a3
FB
362int kqemu_init(CPUState *env);
363int kqemu_cpu_exec(CPUState *env);
364void kqemu_flush_page(CPUState *env, target_ulong addr);
365void kqemu_flush(CPUState *env, int global);
4b7df22f 366void kqemu_set_notdirty(CPUState *env, ram_addr_t ram_addr);
f32fc648 367void kqemu_modify_page(CPUState *env, ram_addr_t ram_addr);
da260249
FB
368void kqemu_set_phys_mem(uint64_t start_addr, ram_addr_t size,
369 ram_addr_t phys_offset);
a332e112 370void kqemu_cpu_interrupt(CPUState *env);
f32fc648 371void kqemu_record_dump(void);
9df217a3 372
da260249
FB
373extern uint32_t kqemu_comm_base;
374
9df217a3
FB
375static inline int kqemu_is_ok(CPUState *env)
376{
377 return(env->kqemu_enabled &&
5fafdf24 378 (env->cr[0] & CR0_PE_MASK) &&
f32fc648 379 !(env->hflags & HF_INHIBIT_IRQ_MASK) &&
9df217a3 380 (env->eflags & IF_MASK) &&
f32fc648 381 !(env->eflags & VM_MASK) &&
5fafdf24 382 (env->kqemu_enabled == 2 ||
f32fc648
FB
383 ((env->hflags & HF_CPL_MASK) == 3 &&
384 (env->eflags & IOPL_MASK) != IOPL_MASK)));
9df217a3
FB
385}
386
387#endif