]> git.proxmox.com Git - qemu.git/blame - exec-all.h
exec.c: Fix calculation of code_gen_buffer_max_size
[qemu.git] / exec-all.h
CommitLineData
d4e8164f
FB
1/*
2 * internal execution defines for qemu
5fafdf24 3 *
d4e8164f
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
d4e8164f
FB
18 */
19
875cdcf6
AL
20#ifndef _EXEC_ALL_H_
21#define _EXEC_ALL_H_
7d99a001
BS
22
23#include "qemu-common.h"
24
b346ff46 25/* allow to see translation results - the slowdown should be negligible, so we leave it */
de9a95f0 26#define DEBUG_DISAS
b346ff46 27
41c1b1c9
PB
28/* Page tracking code uses ram addresses in system mode, and virtual
29 addresses in userspace mode. Define tb_page_addr_t to be an appropriate
30 type. */
31#if defined(CONFIG_USER_ONLY)
b480d9b7 32typedef abi_ulong tb_page_addr_t;
41c1b1c9
PB
33#else
34typedef ram_addr_t tb_page_addr_t;
35#endif
36
b346ff46
FB
37/* is_jmp field values */
38#define DISAS_NEXT 0 /* next instruction can be analyzed */
39#define DISAS_JUMP 1 /* only pc was modified dynamically */
40#define DISAS_UPDATE 2 /* cpu state was modified dynamically */
41#define DISAS_TB_JUMP 3 /* only pc was modified statically */
42
f081c76c 43struct TranslationBlock;
2e70f6ef 44typedef struct TranslationBlock TranslationBlock;
b346ff46
FB
45
46/* XXX: make safe guess about sizes */
7a86d29a
AG
47#if (HOST_LONG_BITS == 32) && (TARGET_LONG_BITS == 64)
48#define MAX_OP_PER_INSTR 128
49#else
b689c622 50#define MAX_OP_PER_INSTR 96
7a86d29a 51#endif
4d0e4ac7
SB
52
53#if HOST_LONG_BITS == 32
54#define MAX_OPC_PARAM_PER_ARG 2
55#else
56#define MAX_OPC_PARAM_PER_ARG 1
57#endif
58#define MAX_OPC_PARAM_IARGS 4
59#define MAX_OPC_PARAM_OARGS 1
60#define MAX_OPC_PARAM_ARGS (MAX_OPC_PARAM_IARGS + MAX_OPC_PARAM_OARGS)
61
62/* A Call op needs up to 4 + 2N parameters on 32-bit archs,
63 * and up to 4 + N parameters on 64-bit archs
64 * (N = number of input arguments + output arguments). */
65#define MAX_OPC_PARAM (4 + (MAX_OPC_PARAM_PER_ARG * MAX_OPC_PARAM_ARGS))
6db73509 66#define OPC_BUF_SIZE 640
b346ff46
FB
67#define OPC_MAX_SIZE (OPC_BUF_SIZE - MAX_OP_PER_INSTR)
68
a208e54a 69/* Maximum size a TCG op can expand to. This is complicated because a
0cbfcd2b
AJ
70 single op may require several host instructions and register reloads.
71 For now take a wild guess at 192 bytes, which should allow at least
a208e54a 72 a couple of fixup instructions per argument. */
0cbfcd2b 73#define TCG_MAX_OP_SIZE 192
a208e54a 74
0115be31 75#define OPPARAM_BUF_SIZE (OPC_BUF_SIZE * MAX_OPC_PARAM)
b346ff46 76
c27004ec 77extern target_ulong gen_opc_pc[OPC_BUF_SIZE];
b346ff46 78extern uint8_t gen_opc_instr_start[OPC_BUF_SIZE];
2e70f6ef 79extern uint16_t gen_opc_icount[OPC_BUF_SIZE];
b346ff46 80
79383c9c 81#include "qemu-log.h"
b346ff46 82
2cfc5f17
TS
83void gen_intermediate_code(CPUState *env, struct TranslationBlock *tb);
84void gen_intermediate_code_pc(CPUState *env, struct TranslationBlock *tb);
e87b7cb0
SW
85void restore_state_to_opc(CPUState *env, struct TranslationBlock *tb,
86 int pc_pos);
d2856f1a 87
57fec1fe 88void cpu_gen_init(void);
4c3a88a2 89int cpu_gen_code(CPUState *env, struct TranslationBlock *tb,
d07bde88 90 int *gen_code_size_ptr);
5fafdf24 91int cpu_restore_state(struct TranslationBlock *tb,
618ba8e6 92 CPUState *env, unsigned long searched_pc);
2e12669a 93void cpu_resume_from_signal(CPUState *env1, void *puc);
2e70f6ef
PB
94void cpu_io_recompile(CPUState *env, void *retaddr);
95TranslationBlock *tb_gen_code(CPUState *env,
96 target_ulong pc, target_ulong cs_base, int flags,
97 int cflags);
6a00d601 98void cpu_exec_init(CPUState *env);
1162c041 99void QEMU_NORETURN cpu_loop_exit(CPUState *env1);
53a5960a 100int page_unprotect(target_ulong address, unsigned long pc, void *puc);
41c1b1c9 101void tb_invalidate_phys_page_range(tb_page_addr_t start, tb_page_addr_t end,
2e12669a 102 int is_cpu_write_access);
2e12669a 103void tlb_flush_page(CPUState *env, target_ulong addr);
ee8b7021 104void tlb_flush(CPUState *env, int flush_global);
c527ee8f 105#if !defined(CONFIG_USER_ONLY)
d4c430a8
PB
106void tlb_set_page(CPUState *env, target_ulong vaddr,
107 target_phys_addr_t paddr, int prot,
108 int mmu_idx, target_ulong size);
c527ee8f 109#endif
d4e8164f 110
d4e8164f
FB
111#define CODE_GEN_ALIGN 16 /* must be >= of the size of a icache line */
112
4390df51
FB
113#define CODE_GEN_PHYS_HASH_BITS 15
114#define CODE_GEN_PHYS_HASH_SIZE (1 << CODE_GEN_PHYS_HASH_BITS)
115
26a5f13b 116#define MIN_CODE_GEN_BUFFER_SIZE (1024 * 1024)
d4e8164f 117
4390df51
FB
118/* estimated block size for TB allocation */
119/* XXX: use a per code average code fragment size and modulate it
120 according to the host CPU */
121#if defined(CONFIG_SOFTMMU)
122#define CODE_GEN_AVG_BLOCK_SIZE 128
123#else
124#define CODE_GEN_AVG_BLOCK_SIZE 64
125#endif
126
a8cd70fc 127#if defined(_ARCH_PPC) || defined(__x86_64__) || defined(__arm__) || defined(__i386__)
d4e8164f
FB
128#define USE_DIRECT_JUMP
129#endif
130
2e70f6ef 131struct TranslationBlock {
2e12669a
FB
132 target_ulong pc; /* simulated PC corresponding to this block (EIP + CS base) */
133 target_ulong cs_base; /* CS base for this block */
c068688b 134 uint64_t flags; /* flags defining in which context the code was generated */
d4e8164f
FB
135 uint16_t size; /* size of target code for this block (1 <=
136 size <= TARGET_PAGE_SIZE) */
58fe2f10 137 uint16_t cflags; /* compile flags */
2e70f6ef
PB
138#define CF_COUNT_MASK 0x7fff
139#define CF_LAST_IO 0x8000 /* Last insn may be an IO access. */
58fe2f10 140
d4e8164f 141 uint8_t *tc_ptr; /* pointer to the translated code */
4390df51 142 /* next matching tb for physical address. */
5fafdf24 143 struct TranslationBlock *phys_hash_next;
4390df51
FB
144 /* first and second physical page containing code. The lower bit
145 of the pointer tells the index in page_next[] */
5fafdf24 146 struct TranslationBlock *page_next[2];
41c1b1c9 147 tb_page_addr_t page_addr[2];
4390df51 148
d4e8164f
FB
149 /* the following data are used to directly call another TB from
150 the code of this one. */
151 uint16_t tb_next_offset[2]; /* offset of original jump target */
152#ifdef USE_DIRECT_JUMP
efc0a514 153 uint16_t tb_jmp_offset[2]; /* offset of jump instruction */
d4e8164f 154#else
57fec1fe 155 unsigned long tb_next[2]; /* address of jump generated code */
d4e8164f
FB
156#endif
157 /* list of TBs jumping to this one. This is a circular list using
158 the two least significant bits of the pointers to tell what is
159 the next pointer: 0 = jmp_next[0], 1 = jmp_next[1], 2 =
160 jmp_first */
5fafdf24 161 struct TranslationBlock *jmp_next[2];
d4e8164f 162 struct TranslationBlock *jmp_first;
2e70f6ef
PB
163 uint32_t icount;
164};
d4e8164f 165
b362e5e0
PB
166static inline unsigned int tb_jmp_cache_hash_page(target_ulong pc)
167{
168 target_ulong tmp;
169 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
b5e19d4c 170 return (tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK;
b362e5e0
PB
171}
172
8a40a180 173static inline unsigned int tb_jmp_cache_hash_func(target_ulong pc)
d4e8164f 174{
b362e5e0
PB
175 target_ulong tmp;
176 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
b5e19d4c
EI
177 return (((tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK)
178 | (tmp & TB_JMP_ADDR_MASK));
d4e8164f
FB
179}
180
41c1b1c9 181static inline unsigned int tb_phys_hash_func(tb_page_addr_t pc)
4390df51 182{
f96a3834 183 return (pc >> 2) & (CODE_GEN_PHYS_HASH_SIZE - 1);
4390df51
FB
184}
185
2e70f6ef 186void tb_free(TranslationBlock *tb);
0124311e 187void tb_flush(CPUState *env);
41c1b1c9
PB
188void tb_link_page(TranslationBlock *tb,
189 tb_page_addr_t phys_pc, tb_page_addr_t phys_page2);
190void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr);
d4e8164f 191
4390df51 192extern TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
d4e8164f 193
4390df51
FB
194#if defined(USE_DIRECT_JUMP)
195
e58ffeb3 196#if defined(_ARCH_PPC)
64b85a8f 197void ppc_tb_set_jmp_target(unsigned long jmp_addr, unsigned long addr);
810260a8 198#define tb_set_jmp_target1 ppc_tb_set_jmp_target
57fec1fe 199#elif defined(__i386__) || defined(__x86_64__)
4390df51
FB
200static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
201{
202 /* patch the branch destination */
203 *(uint32_t *)jmp_addr = addr - (jmp_addr + 4);
1235fc06 204 /* no need to flush icache explicitly */
4390df51 205}
811d4cf4
AZ
206#elif defined(__arm__)
207static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
208{
4a1e19ae 209#if !QEMU_GNUC_PREREQ(4, 1)
811d4cf4
AZ
210 register unsigned long _beg __asm ("a1");
211 register unsigned long _end __asm ("a2");
212 register unsigned long _flg __asm ("a3");
3233f0d4 213#endif
811d4cf4
AZ
214
215 /* we could use a ldr pc, [pc, #-4] kind of branch and avoid the flush */
87b78ad1
LD
216 *(uint32_t *)jmp_addr =
217 (*(uint32_t *)jmp_addr & ~0xffffff)
218 | (((addr - (jmp_addr + 8)) >> 2) & 0xffffff);
811d4cf4 219
3233f0d4 220#if QEMU_GNUC_PREREQ(4, 1)
4a1e19ae 221 __builtin___clear_cache((char *) jmp_addr, (char *) jmp_addr + 4);
3233f0d4 222#else
811d4cf4
AZ
223 /* flush icache */
224 _beg = jmp_addr;
225 _end = jmp_addr + 4;
226 _flg = 0;
227 __asm __volatile__ ("swi 0x9f0002" : : "r" (_beg), "r" (_end), "r" (_flg));
3233f0d4 228#endif
811d4cf4 229}
4390df51 230#endif
d4e8164f 231
5fafdf24 232static inline void tb_set_jmp_target(TranslationBlock *tb,
4cbb86e1
FB
233 int n, unsigned long addr)
234{
235 unsigned long offset;
236
237 offset = tb->tb_jmp_offset[n];
238 tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
4cbb86e1
FB
239}
240
d4e8164f
FB
241#else
242
243/* set the jump target */
5fafdf24 244static inline void tb_set_jmp_target(TranslationBlock *tb,
d4e8164f
FB
245 int n, unsigned long addr)
246{
95f7652d 247 tb->tb_next[n] = addr;
d4e8164f
FB
248}
249
250#endif
251
5fafdf24 252static inline void tb_add_jump(TranslationBlock *tb, int n,
d4e8164f
FB
253 TranslationBlock *tb_next)
254{
cf25629d
FB
255 /* NOTE: this test is only needed for thread safety */
256 if (!tb->jmp_next[n]) {
257 /* patch the native jump address */
258 tb_set_jmp_target(tb, n, (unsigned long)tb_next->tc_ptr);
3b46e624 259
cf25629d
FB
260 /* add in TB jmp circular list */
261 tb->jmp_next[n] = tb_next->jmp_first;
262 tb_next->jmp_first = (TranslationBlock *)((long)(tb) | (n));
263 }
d4e8164f
FB
264}
265
a513fe19
FB
266TranslationBlock *tb_find_pc(unsigned long pc_ptr);
267
d5975363 268#include "qemu-lock.h"
d4e8164f 269
c227f099 270extern spinlock_t tb_lock;
d4e8164f 271
36bdbe54 272extern int tb_invalidated_flag;
6e59c1db 273
e95c8d51 274#if !defined(CONFIG_USER_ONLY)
6e59c1db 275
b3755a91
PB
276extern CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
277extern CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
278extern void *io_mem_opaque[IO_MEM_NB_ENTRIES];
279
6ebbf390 280void tlb_fill(target_ulong addr, int is_write, int mmu_idx,
6e59c1db
FB
281 void *retaddr);
282
79383c9c
BS
283#include "softmmu_defs.h"
284
6ebbf390 285#define ACCESS_TYPE (NB_MMU_MODES + 1)
6e59c1db
FB
286#define MEMSUFFIX _code
287#define env cpu_single_env
288
289#define DATA_SIZE 1
290#include "softmmu_header.h"
291
292#define DATA_SIZE 2
293#include "softmmu_header.h"
294
295#define DATA_SIZE 4
296#include "softmmu_header.h"
297
c27004ec
FB
298#define DATA_SIZE 8
299#include "softmmu_header.h"
300
6e59c1db
FB
301#undef ACCESS_TYPE
302#undef MEMSUFFIX
303#undef env
304
305#endif
4390df51
FB
306
307#if defined(CONFIG_USER_ONLY)
41c1b1c9 308static inline tb_page_addr_t get_page_addr_code(CPUState *env1, target_ulong addr)
4390df51
FB
309{
310 return addr;
311}
312#else
313/* NOTE: this function can trigger an exception */
1ccde1cb
FB
314/* NOTE2: the returned address is not exactly the physical address: it
315 is the offset relative to phys_ram_base */
41c1b1c9 316static inline tb_page_addr_t get_page_addr_code(CPUState *env1, target_ulong addr)
4390df51 317{
4d7a0880 318 int mmu_idx, page_index, pd;
5579c7f3 319 void *p;
4390df51 320
4d7a0880
BS
321 page_index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
322 mmu_idx = cpu_mmu_index(env1);
551bd27f
TS
323 if (unlikely(env1->tlb_table[mmu_idx][page_index].addr_code !=
324 (addr & TARGET_PAGE_MASK))) {
c27004ec
FB
325 ldub_code(addr);
326 }
4d7a0880 327 pd = env1->tlb_table[mmu_idx][page_index].addr_code & ~TARGET_PAGE_MASK;
2a4188a3 328 if (pd > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
5b450407 329#if defined(TARGET_ALPHA) || defined(TARGET_MIPS) || defined(TARGET_SPARC)
e18231a3 330 do_unassigned_access(addr, 0, 1, 0, 4);
6c36d3fa 331#else
4d7a0880 332 cpu_abort(env1, "Trying to execute code outside RAM or ROM at 0x" TARGET_FMT_lx "\n", addr);
6c36d3fa 333#endif
4390df51 334 }
5579c7f3
PB
335 p = (void *)(unsigned long)addr
336 + env1->tlb_table[mmu_idx][page_index].addend;
e890261f 337 return qemu_ram_addr_from_host_nofail(p);
4390df51
FB
338}
339#endif
9df217a3 340
dde2367e
AL
341typedef void (CPUDebugExcpHandler)(CPUState *env);
342
343CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler);
1b530a6d
AJ
344
345/* vl.c */
346extern int singlestep;
347
1a28cac3
MT
348/* cpu-exec.c */
349extern volatile sig_atomic_t exit_request;
350
875cdcf6 351#endif