]> git.proxmox.com Git - qemu.git/blame - hw/acpi.c
pci: hotplug windup
[qemu.git] / hw / acpi.c
CommitLineData
6515b203
FB
1/*
2 * ACPI implementation
5fafdf24 3 *
6515b203 4 * Copyright (c) 2006 Fabrice Bellard
5fafdf24 5 *
6515b203
FB
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License version 2 as published by the Free Software Foundation.
9 *
10 * This library is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
13 * Lesser General Public License for more details.
14 *
15 * You should have received a copy of the GNU Lesser General Public
8167ee88 16 * License along with this library; if not, see <http://www.gnu.org/licenses/>
6515b203 17 */
87ecb68b
PB
18#include "hw.h"
19#include "pc.h"
20#include "pci.h"
21#include "qemu-timer.h"
22#include "sysemu.h"
23#include "i2c.h"
24#include "smbus.h"
7ba1e619 25#include "kvm.h"
6515b203
FB
26
27//#define DEBUG
28
29/* i82731AB (PIIX4) compatible power management function */
30#define PM_FREQ 3579545
31
6515b203
FB
32#define ACPI_DBG_IO_ADDR 0xb044
33
34typedef struct PIIX4PMState {
35 PCIDevice dev;
36 uint16_t pmsts;
37 uint16_t pmen;
38 uint16_t pmcntrl;
ab1e34ad
FB
39 uint8_t apmc;
40 uint8_t apms;
6515b203
FB
41 QEMUTimer *tmr_timer;
42 int64_t tmr_overflow_time;
0ff596d0 43 i2c_bus *smbus;
3fffc223
TS
44 uint8_t smb_stat;
45 uint8_t smb_ctl;
46 uint8_t smb_cmd;
47 uint8_t smb_addr;
48 uint8_t smb_data0;
49 uint8_t smb_data1;
50 uint8_t smb_data[32];
51 uint8_t smb_index;
cf7a2fe2 52 qemu_irq irq;
6515b203
FB
53} PIIX4PMState;
54
0bacd130
AL
55#define RSM_STS (1 << 15)
56#define PWRBTN_STS (1 << 8)
6515b203
FB
57#define RTC_EN (1 << 10)
58#define PWRBTN_EN (1 << 8)
59#define GBL_EN (1 << 5)
60#define TMROF_EN (1 << 0)
61
62#define SCI_EN (1 << 0)
63
64#define SUS_EN (1 << 13)
65
24bc1cbc
TS
66#define ACPI_ENABLE 0xf1
67#define ACPI_DISABLE 0xf0
68
3fffc223
TS
69#define SMBHSTSTS 0x00
70#define SMBHSTCNT 0x02
71#define SMBHSTCMD 0x03
72#define SMBHSTADD 0x04
73#define SMBHSTDAT0 0x05
74#define SMBHSTDAT1 0x06
75#define SMBBLKDAT 0x07
76
9669d3c5 77static PIIX4PMState *pm_state;
cf7a2fe2 78
6515b203
FB
79static uint32_t get_pmtmr(PIIX4PMState *s)
80{
7546c016 81 uint32_t d;
6ee093c9 82 d = muldiv64(qemu_get_clock(vm_clock), PM_FREQ, get_ticks_per_sec());
7546c016 83 return d & 0xffffff;
6515b203
FB
84}
85
86static int get_pmsts(PIIX4PMState *s)
87{
7546c016
AZ
88 int64_t d;
89 int pmsts;
90 pmsts = s->pmsts;
6ee093c9 91 d = muldiv64(qemu_get_clock(vm_clock), PM_FREQ, get_ticks_per_sec());
7546c016
AZ
92 if (d >= s->tmr_overflow_time)
93 s->pmsts |= TMROF_EN;
055479fe 94 return s->pmsts;
6515b203
FB
95}
96
97static void pm_update_sci(PIIX4PMState *s)
98{
7546c016
AZ
99 int sci_level, pmsts;
100 int64_t expire_time;
101
102 pmsts = get_pmsts(s);
103 sci_level = (((pmsts & s->pmen) &
104 (RTC_EN | PWRBTN_EN | GBL_EN | TMROF_EN)) != 0);
105 qemu_set_irq(s->irq, sci_level);
106 /* schedule a timer interruption if needed */
107 if ((s->pmen & TMROF_EN) && !(pmsts & TMROF_EN)) {
6ee093c9 108 expire_time = muldiv64(s->tmr_overflow_time, get_ticks_per_sec(), PM_FREQ);
7546c016 109 qemu_mod_timer(s->tmr_timer, expire_time);
7546c016
AZ
110 } else {
111 qemu_del_timer(s->tmr_timer);
112 }
6515b203
FB
113}
114
115static void pm_tmr_timer(void *opaque)
116{
117 PIIX4PMState *s = opaque;
7546c016 118 pm_update_sci(s);
6515b203
FB
119}
120
121static void pm_ioport_writew(void *opaque, uint32_t addr, uint32_t val)
122{
123 PIIX4PMState *s = opaque;
124 addr &= 0x3f;
125 switch(addr) {
126 case 0x00:
7546c016
AZ
127 {
128 int64_t d;
129 int pmsts;
130 pmsts = get_pmsts(s);
131 if (pmsts & val & TMROF_EN) {
132 /* if TMRSTS is reset, then compute the new overflow time */
6ee093c9
JQ
133 d = muldiv64(qemu_get_clock(vm_clock), PM_FREQ,
134 get_ticks_per_sec());
7546c016
AZ
135 s->tmr_overflow_time = (d + 0x800000LL) & ~0x7fffffLL;
136 }
137 s->pmsts &= ~val;
138 pm_update_sci(s);
139 }
6515b203
FB
140 break;
141 case 0x02:
142 s->pmen = val;
143 pm_update_sci(s);
144 break;
145 case 0x04:
146 {
147 int sus_typ;
148 s->pmcntrl = val & ~(SUS_EN);
149 if (val & SUS_EN) {
150 /* change suspend type */
f99ed40a 151 sus_typ = (val >> 10) & 7;
6515b203
FB
152 switch(sus_typ) {
153 case 0: /* soft power off */
154 qemu_system_shutdown_request();
155 break;
0bacd130
AL
156 case 1:
157 /* RSM_STS should be set on resume. Pretend that resume
158 was caused by power button */
159 s->pmsts |= (RSM_STS | PWRBTN_STS);
160 qemu_system_reset_request();
161#if defined(TARGET_I386)
162 cmos_set_s3_resume();
163#endif
6515b203
FB
164 default:
165 break;
166 }
167 }
168 }
169 break;
170 default:
171 break;
172 }
173#ifdef DEBUG
174 printf("PM writew port=0x%04x val=0x%04x\n", addr, val);
175#endif
176}
177
178static uint32_t pm_ioport_readw(void *opaque, uint32_t addr)
179{
180 PIIX4PMState *s = opaque;
181 uint32_t val;
182
183 addr &= 0x3f;
184 switch(addr) {
185 case 0x00:
186 val = get_pmsts(s);
187 break;
188 case 0x02:
189 val = s->pmen;
190 break;
191 case 0x04:
192 val = s->pmcntrl;
193 break;
194 default:
195 val = 0;
196 break;
197 }
198#ifdef DEBUG
199 printf("PM readw port=0x%04x val=0x%04x\n", addr, val);
200#endif
201 return val;
202}
203
204static void pm_ioport_writel(void *opaque, uint32_t addr, uint32_t val)
205{
206 // PIIX4PMState *s = opaque;
207 addr &= 0x3f;
208#ifdef DEBUG
209 printf("PM writel port=0x%04x val=0x%08x\n", addr, val);
210#endif
211}
212
213static uint32_t pm_ioport_readl(void *opaque, uint32_t addr)
214{
215 PIIX4PMState *s = opaque;
216 uint32_t val;
217
218 addr &= 0x3f;
219 switch(addr) {
220 case 0x08:
221 val = get_pmtmr(s);
222 break;
223 default:
224 val = 0;
225 break;
226 }
227#ifdef DEBUG
228 printf("PM readl port=0x%04x val=0x%08x\n", addr, val);
229#endif
230 return val;
231}
232
ab1e34ad 233static void pm_smi_writeb(void *opaque, uint32_t addr, uint32_t val)
6515b203
FB
234{
235 PIIX4PMState *s = opaque;
ab1e34ad 236 addr &= 1;
6515b203 237#ifdef DEBUG
ab1e34ad 238 printf("pm_smi_writeb addr=0x%x val=0x%02x\n", addr, val);
6515b203 239#endif
ab1e34ad
FB
240 if (addr == 0) {
241 s->apmc = val;
24bc1cbc
TS
242
243 /* ACPI specs 3.0, 4.7.2.5 */
244 if (val == ACPI_ENABLE) {
245 s->pmcntrl |= SCI_EN;
246 } else if (val == ACPI_DISABLE) {
247 s->pmcntrl &= ~SCI_EN;
248 }
249
47d02f6d
FB
250 if (s->dev.config[0x5b] & (1 << 1)) {
251 cpu_interrupt(first_cpu, CPU_INTERRUPT_SMI);
ab1e34ad 252 }
ab1e34ad
FB
253 } else {
254 s->apms = val;
6515b203
FB
255 }
256}
257
ab1e34ad
FB
258static uint32_t pm_smi_readb(void *opaque, uint32_t addr)
259{
260 PIIX4PMState *s = opaque;
261 uint32_t val;
3b46e624 262
ab1e34ad
FB
263 addr &= 1;
264 if (addr == 0) {
265 val = s->apmc;
266 } else {
267 val = s->apms;
268 }
269#ifdef DEBUG
270 printf("pm_smi_readb addr=0x%x val=0x%02x\n", addr, val);
271#endif
272 return val;
273}
274
6515b203
FB
275static void acpi_dbg_writel(void *opaque, uint32_t addr, uint32_t val)
276{
277#if defined(DEBUG)
278 printf("ACPI: DBG: 0x%08x\n", val);
279#endif
280}
281
3fffc223
TS
282static void smb_transaction(PIIX4PMState *s)
283{
284 uint8_t prot = (s->smb_ctl >> 2) & 0x07;
285 uint8_t read = s->smb_addr & 0x01;
286 uint8_t cmd = s->smb_cmd;
287 uint8_t addr = s->smb_addr >> 1;
0ff596d0 288 i2c_bus *bus = s->smbus;
3fffc223
TS
289
290#ifdef DEBUG
291 printf("SMBus trans addr=0x%02x prot=0x%02x\n", addr, prot);
292#endif
3fffc223
TS
293 switch(prot) {
294 case 0x0:
0ff596d0 295 smbus_quick_command(bus, addr, read);
3fffc223
TS
296 break;
297 case 0x1:
298 if (read) {
0ff596d0
PB
299 s->smb_data0 = smbus_receive_byte(bus, addr);
300 } else {
301 smbus_send_byte(bus, addr, cmd);
3fffc223
TS
302 }
303 break;
304 case 0x2:
305 if (read) {
0ff596d0
PB
306 s->smb_data0 = smbus_read_byte(bus, addr, cmd);
307 } else {
308 smbus_write_byte(bus, addr, cmd, s->smb_data0);
3fffc223
TS
309 }
310 break;
311 case 0x3:
312 if (read) {
313 uint16_t val;
0ff596d0 314 val = smbus_read_word(bus, addr, cmd);
3fffc223
TS
315 s->smb_data0 = val;
316 s->smb_data1 = val >> 8;
0ff596d0
PB
317 } else {
318 smbus_write_word(bus, addr, cmd, (s->smb_data1 << 8) | s->smb_data0);
3fffc223
TS
319 }
320 break;
321 case 0x5:
322 if (read) {
0ff596d0
PB
323 s->smb_data0 = smbus_read_block(bus, addr, cmd, s->smb_data);
324 } else {
325 smbus_write_block(bus, addr, cmd, s->smb_data, s->smb_data0);
3fffc223
TS
326 }
327 break;
328 default:
329 goto error;
330 }
331 return;
332
333 error:
334 s->smb_stat |= 0x04;
335}
336
337static void smb_ioport_writeb(void *opaque, uint32_t addr, uint32_t val)
338{
339 PIIX4PMState *s = opaque;
340 addr &= 0x3f;
341#ifdef DEBUG
342 printf("SMB writeb port=0x%04x val=0x%02x\n", addr, val);
343#endif
344 switch(addr) {
345 case SMBHSTSTS:
346 s->smb_stat = 0;
347 s->smb_index = 0;
348 break;
349 case SMBHSTCNT:
350 s->smb_ctl = val;
351 if (val & 0x40)
352 smb_transaction(s);
353 break;
354 case SMBHSTCMD:
355 s->smb_cmd = val;
356 break;
357 case SMBHSTADD:
358 s->smb_addr = val;
359 break;
360 case SMBHSTDAT0:
361 s->smb_data0 = val;
362 break;
363 case SMBHSTDAT1:
364 s->smb_data1 = val;
365 break;
366 case SMBBLKDAT:
367 s->smb_data[s->smb_index++] = val;
368 if (s->smb_index > 31)
369 s->smb_index = 0;
370 break;
371 default:
372 break;
373 }
374}
375
376static uint32_t smb_ioport_readb(void *opaque, uint32_t addr)
377{
378 PIIX4PMState *s = opaque;
379 uint32_t val;
380
381 addr &= 0x3f;
382 switch(addr) {
383 case SMBHSTSTS:
384 val = s->smb_stat;
385 break;
386 case SMBHSTCNT:
387 s->smb_index = 0;
388 val = s->smb_ctl & 0x1f;
389 break;
390 case SMBHSTCMD:
391 val = s->smb_cmd;
392 break;
393 case SMBHSTADD:
394 val = s->smb_addr;
395 break;
396 case SMBHSTDAT0:
397 val = s->smb_data0;
398 break;
399 case SMBHSTDAT1:
400 val = s->smb_data1;
401 break;
402 case SMBBLKDAT:
403 val = s->smb_data[s->smb_index++];
404 if (s->smb_index > 31)
405 s->smb_index = 0;
406 break;
407 default:
408 val = 0;
409 break;
410 }
411#ifdef DEBUG
412 printf("SMB readb port=0x%04x val=0x%02x\n", addr, val);
413#endif
414 return val;
415}
416
ab1e34ad
FB
417static void pm_io_space_update(PIIX4PMState *s)
418{
419 uint32_t pm_io_base;
420
421 if (s->dev.config[0x80] & 1) {
422 pm_io_base = le32_to_cpu(*(uint32_t *)(s->dev.config + 0x40));
bf367b54 423 pm_io_base &= 0xffc0;
ab1e34ad
FB
424
425 /* XXX: need to improve memory and ioport allocation */
426#if defined(DEBUG)
427 printf("PM: mapping to 0x%x\n", pm_io_base);
428#endif
429 register_ioport_write(pm_io_base, 64, 2, pm_ioport_writew, s);
430 register_ioport_read(pm_io_base, 64, 2, pm_ioport_readw, s);
431 register_ioport_write(pm_io_base, 64, 4, pm_ioport_writel, s);
432 register_ioport_read(pm_io_base, 64, 4, pm_ioport_readl, s);
433 }
434}
435
5fafdf24 436static void pm_write_config(PCIDevice *d,
ab1e34ad
FB
437 uint32_t address, uint32_t val, int len)
438{
439 pci_default_write_config(d, address, val, len);
440 if (address == 0x80)
441 pm_io_space_update((PIIX4PMState *)d);
442}
443
e59fb374 444static int vmstate_acpi_post_load(void *opaque, int version_id)
ab1e34ad
FB
445{
446 PIIX4PMState *s = opaque;
447
ab1e34ad 448 pm_io_space_update(s);
ab1e34ad
FB
449 return 0;
450}
451
76dec49f
JQ
452static const VMStateDescription vmstate_acpi = {
453 .name = "piix4_pm",
454 .version_id = 1,
455 .minimum_version_id = 1,
456 .minimum_version_id_old = 1,
752ff2fa 457 .post_load = vmstate_acpi_post_load,
76dec49f
JQ
458 .fields = (VMStateField []) {
459 VMSTATE_PCI_DEVICE(dev, PIIX4PMState),
460 VMSTATE_UINT16(pmsts, PIIX4PMState),
461 VMSTATE_UINT16(pmen, PIIX4PMState),
462 VMSTATE_UINT16(pmcntrl, PIIX4PMState),
463 VMSTATE_UINT8(apmc, PIIX4PMState),
464 VMSTATE_UINT8(apms, PIIX4PMState),
465 VMSTATE_TIMER(tmr_timer, PIIX4PMState),
466 VMSTATE_INT64(tmr_overflow_time, PIIX4PMState),
467 VMSTATE_END_OF_LIST()
468 }
469};
470
0bacd130
AL
471static void piix4_reset(void *opaque)
472{
3c892168
AL
473 PIIX4PMState *s = opaque;
474 uint8_t *pci_conf = s->dev.config;
475
476 pci_conf[0x58] = 0;
477 pci_conf[0x59] = 0;
478 pci_conf[0x5a] = 0;
479 pci_conf[0x5b] = 0;
0bacd130 480
3c892168
AL
481 if (kvm_enabled()) {
482 /* Mark SMM as already inited (until KVM supports SMM). */
483 pci_conf[0x5B] = 0x02;
484 }
0bacd130
AL
485}
486
d9c32310
BS
487static void piix4_powerdown(void *opaque, int irq, int power_failing)
488{
489#if defined(TARGET_I386)
490 PIIX4PMState *s = opaque;
491
492 if (!s) {
493 qemu_system_shutdown_request();
494 } else if (s->pmen & PWRBTN_EN) {
495 s->pmsts |= PWRBTN_EN;
496 pm_update_sci(s);
497 }
498#endif
499}
500
cf7a2fe2
AJ
501i2c_bus *piix4_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base,
502 qemu_irq sci_irq)
6515b203
FB
503{
504 PIIX4PMState *s;
505 uint8_t *pci_conf;
6515b203
FB
506
507 s = (PIIX4PMState *)pci_register_device(bus,
508 "PM", sizeof(PIIX4PMState),
ab1e34ad 509 devfn, NULL, pm_write_config);
cf7a2fe2 510 pm_state = s;
6515b203 511 pci_conf = s->dev.config;
deb54399
AL
512 pci_config_set_vendor_id(pci_conf, PCI_VENDOR_ID_INTEL);
513 pci_config_set_device_id(pci_conf, PCI_DEVICE_ID_INTEL_82371AB_3);
bf367b54
TS
514 pci_conf[0x06] = 0x80;
515 pci_conf[0x07] = 0x02;
a78b03cb 516 pci_conf[0x08] = 0x03; // revision number
6515b203 517 pci_conf[0x09] = 0x00;
173a543b 518 pci_config_set_class(pci_conf, PCI_CLASS_BRIDGE_OTHER);
6407f373 519 pci_conf[PCI_HEADER_TYPE] = PCI_HEADER_TYPE_NORMAL; // header_type
6515b203 520 pci_conf[0x3d] = 0x01; // interrupt pin 1
3b46e624 521
ab1e34ad 522 pci_conf[0x40] = 0x01; /* PM io base read only bit */
3b46e624 523
ab1e34ad
FB
524 register_ioport_write(0xb2, 2, 1, pm_smi_writeb, s);
525 register_ioport_read(0xb2, 2, 1, pm_smi_readb, s);
526
6515b203
FB
527 register_ioport_write(ACPI_DBG_IO_ADDR, 4, 4, acpi_dbg_writel, s);
528
7ba1e619
AL
529 if (kvm_enabled()) {
530 /* Mark SMM as already inited to prevent SMM from running. KVM does not
531 * support SMM mode. */
532 pci_conf[0x5B] = 0x02;
533 }
534
1ce549ab
FB
535 /* XXX: which specification is used ? The i82731AB has different
536 mappings */
537 pci_conf[0x5f] = (parallel_hds[0] != NULL ? 0x80 : 0) | 0x10;
538 pci_conf[0x63] = 0x60;
539 pci_conf[0x67] = (serial_hds[0] != NULL ? 0x08 : 0) |
540 (serial_hds[1] != NULL ? 0x90 : 0);
541
3fffc223
TS
542 pci_conf[0x90] = smb_io_base | 1;
543 pci_conf[0x91] = smb_io_base >> 8;
544 pci_conf[0xd2] = 0x09;
545 register_ioport_write(smb_io_base, 64, 1, smb_ioport_writeb, s);
546 register_ioport_read(smb_io_base, 64, 1, smb_ioport_readb, s);
547
6515b203 548 s->tmr_timer = qemu_new_timer(vm_clock, pm_tmr_timer, s);
6515b203 549
d9c32310
BS
550 qemu_system_powerdown = *qemu_allocate_irqs(piix4_powerdown, s, 1);
551
76dec49f 552 vmstate_register(0, &vmstate_acpi, s);
3fffc223 553
02e2da45 554 s->smbus = i2c_init_bus(NULL, "i2c");
cf7a2fe2 555 s->irq = sci_irq;
a08d4367 556 qemu_register_reset(piix4_reset, s);
0bacd130 557
0ff596d0 558 return s->smbus;
6515b203 559}
cf7a2fe2 560
5e3cb534 561#define GPE_BASE 0xafe0
ca2c72be
AL
562#define PCI_BASE 0xae00
563#define PCI_EJ_BASE 0xae08
5e3cb534
AL
564
565struct gpe_regs {
566 uint16_t sts; /* status */
567 uint16_t en; /* enabled */
568};
569
ca2c72be
AL
570struct pci_status {
571 uint32_t up;
572 uint32_t down;
573};
574
5e3cb534 575static struct gpe_regs gpe;
ca2c72be 576static struct pci_status pci0_status;
5e3cb534 577
6eb011b0
AL
578static uint32_t gpe_read_val(uint16_t val, uint32_t addr)
579{
580 if (addr & 1)
581 return (val >> 8) & 0xff;
582 return val & 0xff;
583}
584
5e3cb534
AL
585static uint32_t gpe_readb(void *opaque, uint32_t addr)
586{
587 uint32_t val = 0;
588 struct gpe_regs *g = opaque;
589 switch (addr) {
590 case GPE_BASE:
5e3cb534 591 case GPE_BASE + 1:
6eb011b0 592 val = gpe_read_val(g->sts, addr);
5e3cb534
AL
593 break;
594 case GPE_BASE + 2:
5e3cb534 595 case GPE_BASE + 3:
6eb011b0 596 val = gpe_read_val(g->en, addr);
5e3cb534
AL
597 break;
598 default:
599 break;
600 }
601
602#if defined(DEBUG)
f654d9e2 603 printf("gpe read %x == %x\n", addr, val);
5e3cb534
AL
604#endif
605 return val;
606}
607
6eb011b0
AL
608static void gpe_write_val(uint16_t *cur, int addr, uint32_t val)
609{
610 if (addr & 1)
611 *cur = (*cur & 0xff) | (val << 8);
612 else
613 *cur = (*cur & 0xff00) | (val & 0xff);
614}
615
616static void gpe_reset_val(uint16_t *cur, int addr, uint32_t val)
617{
618 uint16_t x1, x0 = val & 0xff;
619 int shift = (addr & 1) ? 8 : 0;
620
621 x1 = (*cur >> shift) & 0xff;
622
623 x1 = x1 & ~x0;
624
625 *cur = (*cur & (0xff << (8 - shift))) | (x1 << shift);
626}
627
5e3cb534
AL
628static void gpe_writeb(void *opaque, uint32_t addr, uint32_t val)
629{
630 struct gpe_regs *g = opaque;
631 switch (addr) {
632 case GPE_BASE:
5e3cb534 633 case GPE_BASE + 1:
6eb011b0 634 gpe_reset_val(&g->sts, addr, val);
5e3cb534
AL
635 break;
636 case GPE_BASE + 2:
5e3cb534 637 case GPE_BASE + 3:
6eb011b0 638 gpe_write_val(&g->en, addr, val);
5e3cb534
AL
639 break;
640 default:
641 break;
642 }
643
644#if defined(DEBUG)
f654d9e2 645 printf("gpe write %x <== %d\n", addr, val);
5e3cb534
AL
646#endif
647}
648
ca2c72be
AL
649static uint32_t pcihotplug_read(void *opaque, uint32_t addr)
650{
651 uint32_t val = 0;
652 struct pci_status *g = opaque;
653 switch (addr) {
654 case PCI_BASE:
655 val = g->up;
656 break;
657 case PCI_BASE + 4:
658 val = g->down;
659 break;
660 default:
661 break;
662 }
663
664#if defined(DEBUG)
f654d9e2 665 printf("pcihotplug read %x == %x\n", addr, val);
ca2c72be
AL
666#endif
667 return val;
668}
669
670static void pcihotplug_write(void *opaque, uint32_t addr, uint32_t val)
671{
672 struct pci_status *g = opaque;
673 switch (addr) {
674 case PCI_BASE:
675 g->up = val;
676 break;
677 case PCI_BASE + 4:
678 g->down = val;
679 break;
680 }
681
682#if defined(DEBUG)
f654d9e2 683 printf("pcihotplug write %x <== %d\n", addr, val);
ca2c72be
AL
684#endif
685}
686
687static uint32_t pciej_read(void *opaque, uint32_t addr)
688{
689#if defined(DEBUG)
f654d9e2 690 printf("pciej read %x\n", addr);
ca2c72be
AL
691#endif
692 return 0;
693}
694
695static void pciej_write(void *opaque, uint32_t addr, uint32_t val)
696{
6f338c34 697#if defined (TARGET_I386)
ca2c72be
AL
698 int slot = ffs(val) - 1;
699
6f338c34
AL
700 pci_device_hot_remove_success(0, slot);
701#endif
702
ca2c72be 703#if defined(DEBUG)
f654d9e2 704 printf("pciej write %x <== %d\n", addr, val);
ca2c72be
AL
705#endif
706}
707
9d5e77a2
IY
708static void piix4_device_hot_add(int bus, int slot, int state);
709
710void piix4_acpi_system_hot_add_init(void)
5e3cb534
AL
711{
712 register_ioport_write(GPE_BASE, 4, 1, gpe_writeb, &gpe);
713 register_ioport_read(GPE_BASE, 4, 1, gpe_readb, &gpe);
714
ca2c72be
AL
715 register_ioport_write(PCI_BASE, 8, 4, pcihotplug_write, &pci0_status);
716 register_ioport_read(PCI_BASE, 8, 4, pcihotplug_read, &pci0_status);
717
718 register_ioport_write(PCI_EJ_BASE, 4, 4, pciej_write, NULL);
719 register_ioport_read(PCI_EJ_BASE, 4, 4, pciej_read, NULL);
9d5e77a2
IY
720
721 qemu_system_device_hot_add_register(piix4_device_hot_add);
ca2c72be
AL
722}
723
724static void enable_device(struct pci_status *p, struct gpe_regs *g, int slot)
725{
726 g->sts |= 2;
ca2c72be
AL
727 p->up |= (1 << slot);
728}
729
730static void disable_device(struct pci_status *p, struct gpe_regs *g, int slot)
731{
732 g->sts |= 2;
ca2c72be
AL
733 p->down |= (1 << slot);
734}
735
9d5e77a2 736static void piix4_device_hot_add(int bus, int slot, int state)
ca2c72be 737{
ca2c72be
AL
738 pci0_status.up = 0;
739 pci0_status.down = 0;
740 if (state)
741 enable_device(&pci0_status, &gpe, slot);
742 else
743 disable_device(&pci0_status, &gpe, slot);
1f0711e2
AL
744 if (gpe.en & 2) {
745 qemu_set_irq(pm_state->irq, 1);
746 qemu_set_irq(pm_state->irq, 0);
747 }
5e3cb534 748}
8a92ea2f 749
9d5e77a2
IY
750static qemu_system_device_hot_add_t device_hot_add_callback;
751void qemu_system_device_hot_add_register(qemu_system_device_hot_add_t callback)
752{
753 device_hot_add_callback = callback;
754}
755
756void qemu_system_device_hot_add(int pcibus, int slot, int state)
757{
758 if (device_hot_add_callback)
759 device_hot_add_callback(pcibus, slot, state);
760}
761
8a92ea2f
AL
762struct acpi_table_header
763{
764 char signature [4]; /* ACPI signature (4 ASCII characters) */
765 uint32_t length; /* Length of table, in bytes, including header */
766 uint8_t revision; /* ACPI Specification minor version # */
767 uint8_t checksum; /* To make sum of entire table == 0 */
768 char oem_id [6]; /* OEM identification */
769 char oem_table_id [8]; /* OEM table identification */
770 uint32_t oem_revision; /* OEM revision number */
771 char asl_compiler_id [4]; /* ASL compiler vendor ID */
772 uint32_t asl_compiler_revision; /* ASL compiler revision number */
773} __attribute__((packed));
774
775char *acpi_tables;
776size_t acpi_tables_len;
777
778static int acpi_checksum(const uint8_t *data, int len)
779{
780 int sum, i;
781 sum = 0;
782 for(i = 0; i < len; i++)
783 sum += data[i];
784 return (-sum) & 0xff;
785}
786
787int acpi_table_add(const char *t)
788{
789 static const char *dfl_id = "QEMUQEMU";
790 char buf[1024], *p, *f;
791 struct acpi_table_header acpi_hdr;
792 unsigned long val;
793 size_t off;
794
795 memset(&acpi_hdr, 0, sizeof(acpi_hdr));
796
797 if (get_param_value(buf, sizeof(buf), "sig", t)) {
798 strncpy(acpi_hdr.signature, buf, 4);
799 } else {
800 strncpy(acpi_hdr.signature, dfl_id, 4);
801 }
802 if (get_param_value(buf, sizeof(buf), "rev", t)) {
803 val = strtoul(buf, &p, 10);
804 if (val > 255 || *p != '\0')
805 goto out;
806 } else {
807 val = 1;
808 }
809 acpi_hdr.revision = (int8_t)val;
810
811 if (get_param_value(buf, sizeof(buf), "oem_id", t)) {
812 strncpy(acpi_hdr.oem_id, buf, 6);
813 } else {
814 strncpy(acpi_hdr.oem_id, dfl_id, 6);
815 }
816
817 if (get_param_value(buf, sizeof(buf), "oem_table_id", t)) {
818 strncpy(acpi_hdr.oem_table_id, buf, 8);
819 } else {
820 strncpy(acpi_hdr.oem_table_id, dfl_id, 8);
821 }
822
823 if (get_param_value(buf, sizeof(buf), "oem_rev", t)) {
824 val = strtol(buf, &p, 10);
825 if(*p != '\0')
826 goto out;
827 } else {
828 val = 1;
829 }
830 acpi_hdr.oem_revision = cpu_to_le32(val);
831
832 if (get_param_value(buf, sizeof(buf), "asl_compiler_id", t)) {
833 strncpy(acpi_hdr.asl_compiler_id, buf, 4);
834 } else {
835 strncpy(acpi_hdr.asl_compiler_id, dfl_id, 4);
836 }
837
838 if (get_param_value(buf, sizeof(buf), "asl_compiler_rev", t)) {
839 val = strtol(buf, &p, 10);
840 if(*p != '\0')
841 goto out;
842 } else {
843 val = 1;
844 }
845 acpi_hdr.asl_compiler_revision = cpu_to_le32(val);
846
847 if (!get_param_value(buf, sizeof(buf), "data", t)) {
848 buf[0] = '\0';
849 }
850
851 acpi_hdr.length = sizeof(acpi_hdr);
852
853 f = buf;
854 while (buf[0]) {
855 struct stat s;
54042bcf 856 char *n = strchr(f, ':');
8a92ea2f
AL
857 if (n)
858 *n = '\0';
859 if(stat(f, &s) < 0) {
860 fprintf(stderr, "Can't stat file '%s': %s\n", f, strerror(errno));
861 goto out;
862 }
863 acpi_hdr.length += s.st_size;
864 if (!n)
865 break;
866 *n = ':';
867 f = n + 1;
868 }
869
870 if (!acpi_tables) {
871 acpi_tables_len = sizeof(uint16_t);
872 acpi_tables = qemu_mallocz(acpi_tables_len);
873 }
874 p = acpi_tables + acpi_tables_len;
875 acpi_tables_len += sizeof(uint16_t) + acpi_hdr.length;
876 acpi_tables = qemu_realloc(acpi_tables, acpi_tables_len);
877
878 acpi_hdr.length = cpu_to_le32(acpi_hdr.length);
879 *(uint16_t*)p = acpi_hdr.length;
880 p += sizeof(uint16_t);
881 memcpy(p, &acpi_hdr, sizeof(acpi_hdr));
882 off = sizeof(acpi_hdr);
883
884 f = buf;
885 while (buf[0]) {
886 struct stat s;
887 int fd;
54042bcf 888 char *n = strchr(f, ':');
8a92ea2f
AL
889 if (n)
890 *n = '\0';
891 fd = open(f, O_RDONLY);
892
893 if(fd < 0)
894 goto out;
895 if(fstat(fd, &s) < 0) {
896 close(fd);
897 goto out;
898 }
899
900 do {
901 int r;
902 r = read(fd, p + off, s.st_size);
903 if (r > 0) {
904 off += r;
905 s.st_size -= r;
906 } else if ((r < 0 && errno != EINTR) || r == 0) {
907 close(fd);
908 goto out;
909 }
910 } while(s.st_size);
911
912 close(fd);
913 if (!n)
914 break;
915 f = n + 1;
916 }
917
918 ((struct acpi_table_header*)p)->checksum = acpi_checksum((uint8_t*)p, off);
919 /* increase number of tables */
920 (*(uint16_t*)acpi_tables) =
921 cpu_to_le32(le32_to_cpu(*(uint16_t*)acpi_tables) + 1);
922 return 0;
923out:
924 if (acpi_tables) {
925 free(acpi_tables);
926 acpi_tables = NULL;
927 }
928 return -1;
929}