]> git.proxmox.com Git - qemu.git/blame - hw/apic.c
apic: Stop timer on reset
[qemu.git] / hw / apic.c
CommitLineData
574bbf7b
FB
1/*
2 * APIC support
5fafdf24 3 *
574bbf7b
FB
4 * Copyright (c) 2004-2005 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>
574bbf7b 18 */
87ecb68b 19#include "hw.h"
aa28b9bf 20#include "apic.h"
0280b571 21#include "ioapic.h"
87ecb68b 22#include "qemu-timer.h"
bb7e7293 23#include "host-utils.h"
8546b099 24#include "sysbus.h"
d8023f31 25#include "trace.h"
d96e1737 26#include "pc.h"
574bbf7b
FB
27
28/* APIC Local Vector Table */
29#define APIC_LVT_TIMER 0
30#define APIC_LVT_THERMAL 1
31#define APIC_LVT_PERFORM 2
32#define APIC_LVT_LINT0 3
33#define APIC_LVT_LINT1 4
34#define APIC_LVT_ERROR 5
35#define APIC_LVT_NB 6
36
37/* APIC delivery modes */
38#define APIC_DM_FIXED 0
39#define APIC_DM_LOWPRI 1
40#define APIC_DM_SMI 2
41#define APIC_DM_NMI 4
42#define APIC_DM_INIT 5
43#define APIC_DM_SIPI 6
44#define APIC_DM_EXTINT 7
45
d592d303
FB
46/* APIC destination mode */
47#define APIC_DESTMODE_FLAT 0xf
48#define APIC_DESTMODE_CLUSTER 1
49
574bbf7b
FB
50#define APIC_TRIGGER_EDGE 0
51#define APIC_TRIGGER_LEVEL 1
52
53#define APIC_LVT_TIMER_PERIODIC (1<<17)
54#define APIC_LVT_MASKED (1<<16)
55#define APIC_LVT_LEVEL_TRIGGER (1<<15)
56#define APIC_LVT_REMOTE_IRR (1<<14)
57#define APIC_INPUT_POLARITY (1<<13)
58#define APIC_SEND_PENDING (1<<12)
59
60#define ESR_ILLEGAL_ADDRESS (1 << 7)
61
0280b571
JK
62#define APIC_SV_DIRECTED_IO (1<<12)
63#define APIC_SV_ENABLE (1<<8)
574bbf7b 64
d3e9db93
FB
65#define MAX_APICS 255
66#define MAX_APIC_WORDS 8
67
54c96da7
MT
68/* Intel APIC constants: from include/asm/msidef.h */
69#define MSI_DATA_VECTOR_SHIFT 0
70#define MSI_DATA_VECTOR_MASK 0x000000ff
71#define MSI_DATA_DELIVERY_MODE_SHIFT 8
72#define MSI_DATA_TRIGGER_SHIFT 15
73#define MSI_DATA_LEVEL_SHIFT 14
74#define MSI_ADDR_DEST_MODE_SHIFT 2
75#define MSI_ADDR_DEST_ID_SHIFT 12
76#define MSI_ADDR_DEST_ID_MASK 0x00ffff0
77
54c96da7
MT
78#define MSI_ADDR_SIZE 0x100000
79
92a16d7a
BS
80typedef struct APICState APICState;
81
cf6d64bf 82struct APICState {
8546b099 83 SysBusDevice busdev;
312b4234 84 MemoryRegion io_memory;
8546b099 85 void *cpu_env;
574bbf7b
FB
86 uint32_t apicbase;
87 uint8_t id;
d592d303 88 uint8_t arb_id;
574bbf7b
FB
89 uint8_t tpr;
90 uint32_t spurious_vec;
d592d303
FB
91 uint8_t log_dest;
92 uint8_t dest_mode;
574bbf7b
FB
93 uint32_t isr[8]; /* in service register */
94 uint32_t tmr[8]; /* trigger mode register */
95 uint32_t irr[8]; /* interrupt request register */
96 uint32_t lvt[APIC_LVT_NB];
97 uint32_t esr; /* error register */
98 uint32_t icr[2];
99
100 uint32_t divide_conf;
101 int count_shift;
102 uint32_t initial_count;
103 int64_t initial_count_load_time, next_time;
678e12cc 104 uint32_t idx;
574bbf7b 105 QEMUTimer *timer;
b09ea7d5
GN
106 int sipi_vector;
107 int wait_for_sipi;
cf6d64bf 108};
574bbf7b 109
d3e9db93 110static APICState *local_apics[MAX_APICS + 1];
73822ec8
AL
111static int apic_irq_delivered;
112
d592d303
FB
113static void apic_set_irq(APICState *s, int vector_num, int trigger_mode);
114static void apic_update_irq(APICState *s);
610626af
AL
115static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask,
116 uint8_t dest, uint8_t dest_mode);
d592d303 117
3b63c04e
AJ
118/* Find first bit starting from msb */
119static int fls_bit(uint32_t value)
120{
121 return 31 - clz32(value);
122}
123
e95f5491 124/* Find first bit starting from lsb */
d3e9db93
FB
125static int ffs_bit(uint32_t value)
126{
bb7e7293 127 return ctz32(value);
d3e9db93
FB
128}
129
130static inline void set_bit(uint32_t *tab, int index)
131{
132 int i, mask;
133 i = index >> 5;
134 mask = 1 << (index & 0x1f);
135 tab[i] |= mask;
136}
137
138static inline void reset_bit(uint32_t *tab, int index)
139{
140 int i, mask;
141 i = index >> 5;
142 mask = 1 << (index & 0x1f);
143 tab[i] &= ~mask;
144}
145
73822ec8
AL
146static inline int get_bit(uint32_t *tab, int index)
147{
148 int i, mask;
149 i = index >> 5;
150 mask = 1 << (index & 0x1f);
151 return !!(tab[i] & mask);
152}
153
cf6d64bf 154static void apic_local_deliver(APICState *s, int vector)
a5b38b51 155{
a5b38b51
AJ
156 uint32_t lvt = s->lvt[vector];
157 int trigger_mode;
158
d8023f31
BS
159 trace_apic_local_deliver(vector, (lvt >> 8) & 7);
160
a5b38b51
AJ
161 if (lvt & APIC_LVT_MASKED)
162 return;
163
164 switch ((lvt >> 8) & 7) {
165 case APIC_DM_SMI:
cf6d64bf 166 cpu_interrupt(s->cpu_env, CPU_INTERRUPT_SMI);
a5b38b51
AJ
167 break;
168
169 case APIC_DM_NMI:
cf6d64bf 170 cpu_interrupt(s->cpu_env, CPU_INTERRUPT_NMI);
a5b38b51
AJ
171 break;
172
173 case APIC_DM_EXTINT:
cf6d64bf 174 cpu_interrupt(s->cpu_env, CPU_INTERRUPT_HARD);
a5b38b51
AJ
175 break;
176
177 case APIC_DM_FIXED:
178 trigger_mode = APIC_TRIGGER_EDGE;
179 if ((vector == APIC_LVT_LINT0 || vector == APIC_LVT_LINT1) &&
180 (lvt & APIC_LVT_LEVEL_TRIGGER))
181 trigger_mode = APIC_TRIGGER_LEVEL;
182 apic_set_irq(s, lvt & 0xff, trigger_mode);
183 }
184}
185
92a16d7a 186void apic_deliver_pic_intr(DeviceState *d, int level)
1a7de94a 187{
92a16d7a
BS
188 APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
189
cf6d64bf
BS
190 if (level) {
191 apic_local_deliver(s, APIC_LVT_LINT0);
192 } else {
1a7de94a
AJ
193 uint32_t lvt = s->lvt[APIC_LVT_LINT0];
194
195 switch ((lvt >> 8) & 7) {
196 case APIC_DM_FIXED:
197 if (!(lvt & APIC_LVT_LEVEL_TRIGGER))
198 break;
199 reset_bit(s->irr, lvt & 0xff);
200 /* fall through */
201 case APIC_DM_EXTINT:
cf6d64bf 202 cpu_reset_interrupt(s->cpu_env, CPU_INTERRUPT_HARD);
1a7de94a
AJ
203 break;
204 }
205 }
206}
207
d3e9db93
FB
208#define foreach_apic(apic, deliver_bitmask, code) \
209{\
210 int __i, __j, __mask;\
211 for(__i = 0; __i < MAX_APIC_WORDS; __i++) {\
212 __mask = deliver_bitmask[__i];\
213 if (__mask) {\
214 for(__j = 0; __j < 32; __j++) {\
215 if (__mask & (1 << __j)) {\
216 apic = local_apics[__i * 32 + __j];\
217 if (apic) {\
218 code;\
219 }\
220 }\
221 }\
222 }\
223 }\
224}
225
5fafdf24 226static void apic_bus_deliver(const uint32_t *deliver_bitmask,
1f6f408c 227 uint8_t delivery_mode, uint8_t vector_num,
d592d303
FB
228 uint8_t trigger_mode)
229{
230 APICState *apic_iter;
231
232 switch (delivery_mode) {
233 case APIC_DM_LOWPRI:
8dd69b8f 234 /* XXX: search for focus processor, arbitration */
d3e9db93
FB
235 {
236 int i, d;
237 d = -1;
238 for(i = 0; i < MAX_APIC_WORDS; i++) {
239 if (deliver_bitmask[i]) {
240 d = i * 32 + ffs_bit(deliver_bitmask[i]);
241 break;
242 }
243 }
244 if (d >= 0) {
245 apic_iter = local_apics[d];
246 if (apic_iter) {
247 apic_set_irq(apic_iter, vector_num, trigger_mode);
248 }
249 }
8dd69b8f 250 }
d3e9db93 251 return;
8dd69b8f 252
d592d303 253 case APIC_DM_FIXED:
d592d303
FB
254 break;
255
256 case APIC_DM_SMI:
e2eb9d3e
AJ
257 foreach_apic(apic_iter, deliver_bitmask,
258 cpu_interrupt(apic_iter->cpu_env, CPU_INTERRUPT_SMI) );
259 return;
260
d592d303 261 case APIC_DM_NMI:
e2eb9d3e
AJ
262 foreach_apic(apic_iter, deliver_bitmask,
263 cpu_interrupt(apic_iter->cpu_env, CPU_INTERRUPT_NMI) );
264 return;
d592d303
FB
265
266 case APIC_DM_INIT:
267 /* normal INIT IPI sent to processors */
5fafdf24 268 foreach_apic(apic_iter, deliver_bitmask,
b09ea7d5 269 cpu_interrupt(apic_iter->cpu_env, CPU_INTERRUPT_INIT) );
d592d303 270 return;
3b46e624 271
d592d303 272 case APIC_DM_EXTINT:
b1fc0348 273 /* handled in I/O APIC code */
d592d303
FB
274 break;
275
276 default:
277 return;
278 }
279
5fafdf24 280 foreach_apic(apic_iter, deliver_bitmask,
d3e9db93 281 apic_set_irq(apic_iter, vector_num, trigger_mode) );
d592d303 282}
574bbf7b 283
1f6f408c
JK
284void apic_deliver_irq(uint8_t dest, uint8_t dest_mode, uint8_t delivery_mode,
285 uint8_t vector_num, uint8_t trigger_mode)
610626af
AL
286{
287 uint32_t deliver_bitmask[MAX_APIC_WORDS];
288
d8023f31 289 trace_apic_deliver_irq(dest, dest_mode, delivery_mode, vector_num,
1f6f408c 290 trigger_mode);
d8023f31 291
610626af 292 apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode);
1f6f408c 293 apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, trigger_mode);
610626af
AL
294}
295
92a16d7a 296void cpu_set_apic_base(DeviceState *d, uint64_t val)
574bbf7b 297{
92a16d7a
BS
298 APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
299
d8023f31
BS
300 trace_cpu_set_apic_base(val);
301
2c7c13d4
AJ
302 if (!s)
303 return;
5fafdf24 304 s->apicbase = (val & 0xfffff000) |
574bbf7b
FB
305 (s->apicbase & (MSR_IA32_APICBASE_BSP | MSR_IA32_APICBASE_ENABLE));
306 /* if disabled, cannot be enabled again */
307 if (!(val & MSR_IA32_APICBASE_ENABLE)) {
308 s->apicbase &= ~MSR_IA32_APICBASE_ENABLE;
0e26b7b8 309 cpu_clear_apic_feature(s->cpu_env);
574bbf7b
FB
310 s->spurious_vec &= ~APIC_SV_ENABLE;
311 }
312}
313
92a16d7a 314uint64_t cpu_get_apic_base(DeviceState *d)
574bbf7b 315{
92a16d7a
BS
316 APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
317
d8023f31
BS
318 trace_cpu_get_apic_base(s ? (uint64_t)s->apicbase: 0);
319
2c7c13d4 320 return s ? s->apicbase : 0;
574bbf7b
FB
321}
322
92a16d7a 323void cpu_set_apic_tpr(DeviceState *d, uint8_t val)
9230e66e 324{
92a16d7a
BS
325 APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
326
2c7c13d4
AJ
327 if (!s)
328 return;
9230e66e 329 s->tpr = (val & 0x0f) << 4;
d592d303 330 apic_update_irq(s);
9230e66e
FB
331}
332
92a16d7a 333uint8_t cpu_get_apic_tpr(DeviceState *d)
9230e66e 334{
92a16d7a
BS
335 APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
336
2c7c13d4 337 return s ? s->tpr >> 4 : 0;
9230e66e
FB
338}
339
d592d303
FB
340/* return -1 if no bit is set */
341static int get_highest_priority_int(uint32_t *tab)
342{
343 int i;
344 for(i = 7; i >= 0; i--) {
345 if (tab[i] != 0) {
3b63c04e 346 return i * 32 + fls_bit(tab[i]);
d592d303
FB
347 }
348 }
349 return -1;
350}
351
574bbf7b
FB
352static int apic_get_ppr(APICState *s)
353{
354 int tpr, isrv, ppr;
355
356 tpr = (s->tpr >> 4);
357 isrv = get_highest_priority_int(s->isr);
358 if (isrv < 0)
359 isrv = 0;
360 isrv >>= 4;
361 if (tpr >= isrv)
362 ppr = s->tpr;
363 else
364 ppr = isrv << 4;
365 return ppr;
366}
367
d592d303
FB
368static int apic_get_arb_pri(APICState *s)
369{
370 /* XXX: arbitration */
371 return 0;
372}
373
0fbfbb59
GN
374
375/*
376 * <0 - low prio interrupt,
377 * 0 - no interrupt,
378 * >0 - interrupt number
379 */
380static int apic_irq_pending(APICState *s)
574bbf7b 381{
d592d303 382 int irrv, ppr;
574bbf7b 383 irrv = get_highest_priority_int(s->irr);
0fbfbb59
GN
384 if (irrv < 0) {
385 return 0;
386 }
d592d303 387 ppr = apic_get_ppr(s);
0fbfbb59
GN
388 if (ppr && (irrv & 0xf0) <= (ppr & 0xf0)) {
389 return -1;
390 }
391
392 return irrv;
393}
394
395/* signal the CPU if an irq is pending */
396static void apic_update_irq(APICState *s)
397{
398 if (!(s->spurious_vec & APIC_SV_ENABLE)) {
574bbf7b 399 return;
0fbfbb59
GN
400 }
401 if (apic_irq_pending(s) > 0) {
402 cpu_interrupt(s->cpu_env, CPU_INTERRUPT_HARD);
d96e1737
JK
403 } else if (apic_accept_pic_intr(&s->busdev.qdev) &&
404 pic_get_output(isa_pic)) {
405 apic_deliver_pic_intr(&s->busdev.qdev, 1);
0fbfbb59 406 }
574bbf7b
FB
407}
408
73822ec8
AL
409void apic_reset_irq_delivered(void)
410{
d8023f31
BS
411 trace_apic_reset_irq_delivered(apic_irq_delivered);
412
73822ec8
AL
413 apic_irq_delivered = 0;
414}
415
416int apic_get_irq_delivered(void)
417{
d8023f31
BS
418 trace_apic_get_irq_delivered(apic_irq_delivered);
419
73822ec8
AL
420 return apic_irq_delivered;
421}
422
574bbf7b
FB
423static void apic_set_irq(APICState *s, int vector_num, int trigger_mode)
424{
73822ec8 425 apic_irq_delivered += !get_bit(s->irr, vector_num);
d8023f31
BS
426
427 trace_apic_set_irq(apic_irq_delivered);
73822ec8 428
574bbf7b
FB
429 set_bit(s->irr, vector_num);
430 if (trigger_mode)
431 set_bit(s->tmr, vector_num);
432 else
433 reset_bit(s->tmr, vector_num);
434 apic_update_irq(s);
435}
436
437static void apic_eoi(APICState *s)
438{
439 int isrv;
440 isrv = get_highest_priority_int(s->isr);
441 if (isrv < 0)
442 return;
443 reset_bit(s->isr, isrv);
0280b571
JK
444 if (!(s->spurious_vec & APIC_SV_DIRECTED_IO) && get_bit(s->tmr, isrv)) {
445 ioapic_eoi_broadcast(isrv);
446 }
574bbf7b
FB
447 apic_update_irq(s);
448}
449
678e12cc
GN
450static int apic_find_dest(uint8_t dest)
451{
452 APICState *apic = local_apics[dest];
453 int i;
454
455 if (apic && apic->id == dest)
456 return dest; /* shortcut in case apic->id == apic->idx */
457
458 for (i = 0; i < MAX_APICS; i++) {
459 apic = local_apics[i];
460 if (apic && apic->id == dest)
461 return i;
b538e53e
AW
462 if (!apic)
463 break;
678e12cc
GN
464 }
465
466 return -1;
467}
468
d3e9db93
FB
469static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask,
470 uint8_t dest, uint8_t dest_mode)
d592d303 471{
d592d303 472 APICState *apic_iter;
d3e9db93 473 int i;
d592d303
FB
474
475 if (dest_mode == 0) {
d3e9db93
FB
476 if (dest == 0xff) {
477 memset(deliver_bitmask, 0xff, MAX_APIC_WORDS * sizeof(uint32_t));
478 } else {
678e12cc 479 int idx = apic_find_dest(dest);
d3e9db93 480 memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t));
678e12cc
GN
481 if (idx >= 0)
482 set_bit(deliver_bitmask, idx);
d3e9db93 483 }
d592d303
FB
484 } else {
485 /* XXX: cluster mode */
d3e9db93
FB
486 memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t));
487 for(i = 0; i < MAX_APICS; i++) {
488 apic_iter = local_apics[i];
489 if (apic_iter) {
490 if (apic_iter->dest_mode == 0xf) {
491 if (dest & apic_iter->log_dest)
492 set_bit(deliver_bitmask, i);
493 } else if (apic_iter->dest_mode == 0x0) {
494 if ((dest & 0xf0) == (apic_iter->log_dest & 0xf0) &&
495 (dest & apic_iter->log_dest & 0x0f)) {
496 set_bit(deliver_bitmask, i);
497 }
498 }
b538e53e
AW
499 } else {
500 break;
d3e9db93 501 }
d592d303
FB
502 }
503 }
d592d303
FB
504}
505
92a16d7a 506void apic_init_reset(DeviceState *d)
d592d303 507{
92a16d7a 508 APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
d592d303
FB
509 int i;
510
b09ea7d5
GN
511 if (!s)
512 return;
513
d592d303
FB
514 s->tpr = 0;
515 s->spurious_vec = 0xff;
516 s->log_dest = 0;
e0fd8781 517 s->dest_mode = 0xf;
d592d303
FB
518 memset(s->isr, 0, sizeof(s->isr));
519 memset(s->tmr, 0, sizeof(s->tmr));
520 memset(s->irr, 0, sizeof(s->irr));
b4511723
FB
521 for(i = 0; i < APIC_LVT_NB; i++)
522 s->lvt[i] = 1 << 16; /* mask LVT */
d592d303
FB
523 s->esr = 0;
524 memset(s->icr, 0, sizeof(s->icr));
525 s->divide_conf = 0;
526 s->count_shift = 0;
527 s->initial_count = 0;
528 s->initial_count_load_time = 0;
529 s->next_time = 0;
b09ea7d5 530 s->wait_for_sipi = 1;
ab388a98
JK
531
532 qemu_del_timer(s->timer);
d592d303
FB
533}
534
e0fd8781
FB
535static void apic_startup(APICState *s, int vector_num)
536{
b09ea7d5
GN
537 s->sipi_vector = vector_num;
538 cpu_interrupt(s->cpu_env, CPU_INTERRUPT_SIPI);
539}
540
92a16d7a 541void apic_sipi(DeviceState *d)
b09ea7d5 542{
92a16d7a
BS
543 APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
544
4a942cea 545 cpu_reset_interrupt(s->cpu_env, CPU_INTERRUPT_SIPI);
b09ea7d5
GN
546
547 if (!s->wait_for_sipi)
e0fd8781 548 return;
0e26b7b8 549 cpu_x86_load_seg_cache_sipi(s->cpu_env, s->sipi_vector);
b09ea7d5 550 s->wait_for_sipi = 0;
e0fd8781
FB
551}
552
92a16d7a 553static void apic_deliver(DeviceState *d, uint8_t dest, uint8_t dest_mode,
d592d303 554 uint8_t delivery_mode, uint8_t vector_num,
1f6f408c 555 uint8_t trigger_mode)
d592d303 556{
92a16d7a 557 APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
d3e9db93 558 uint32_t deliver_bitmask[MAX_APIC_WORDS];
d592d303
FB
559 int dest_shorthand = (s->icr[0] >> 18) & 3;
560 APICState *apic_iter;
561
e0fd8781 562 switch (dest_shorthand) {
d3e9db93
FB
563 case 0:
564 apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode);
565 break;
566 case 1:
567 memset(deliver_bitmask, 0x00, sizeof(deliver_bitmask));
678e12cc 568 set_bit(deliver_bitmask, s->idx);
d3e9db93
FB
569 break;
570 case 2:
571 memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask));
572 break;
573 case 3:
574 memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask));
678e12cc 575 reset_bit(deliver_bitmask, s->idx);
d3e9db93 576 break;
e0fd8781
FB
577 }
578
d592d303 579 switch (delivery_mode) {
d592d303
FB
580 case APIC_DM_INIT:
581 {
582 int trig_mode = (s->icr[0] >> 15) & 1;
583 int level = (s->icr[0] >> 14) & 1;
584 if (level == 0 && trig_mode == 1) {
5fafdf24 585 foreach_apic(apic_iter, deliver_bitmask,
d3e9db93 586 apic_iter->arb_id = apic_iter->id );
d592d303
FB
587 return;
588 }
589 }
590 break;
591
592 case APIC_DM_SIPI:
5fafdf24 593 foreach_apic(apic_iter, deliver_bitmask,
d3e9db93 594 apic_startup(apic_iter, vector_num) );
d592d303
FB
595 return;
596 }
597
1f6f408c 598 apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, trigger_mode);
d592d303
FB
599}
600
92a16d7a 601int apic_get_interrupt(DeviceState *d)
574bbf7b 602{
92a16d7a 603 APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
574bbf7b
FB
604 int intno;
605
606 /* if the APIC is installed or enabled, we let the 8259 handle the
607 IRQs */
608 if (!s)
609 return -1;
610 if (!(s->spurious_vec & APIC_SV_ENABLE))
611 return -1;
3b46e624 612
0fbfbb59
GN
613 intno = apic_irq_pending(s);
614
615 if (intno == 0) {
574bbf7b 616 return -1;
0fbfbb59 617 } else if (intno < 0) {
d592d303 618 return s->spurious_vec & 0xff;
0fbfbb59 619 }
b4511723 620 reset_bit(s->irr, intno);
574bbf7b
FB
621 set_bit(s->isr, intno);
622 apic_update_irq(s);
623 return intno;
624}
625
92a16d7a 626int apic_accept_pic_intr(DeviceState *d)
0e21e12b 627{
92a16d7a 628 APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
0e21e12b
TS
629 uint32_t lvt0;
630
631 if (!s)
632 return -1;
633
634 lvt0 = s->lvt[APIC_LVT_LINT0];
635
a5b38b51
AJ
636 if ((s->apicbase & MSR_IA32_APICBASE_ENABLE) == 0 ||
637 (lvt0 & APIC_LVT_MASKED) == 0)
0e21e12b
TS
638 return 1;
639
640 return 0;
641}
642
574bbf7b
FB
643static uint32_t apic_get_current_count(APICState *s)
644{
645 int64_t d;
646 uint32_t val;
74475455 647 d = (qemu_get_clock_ns(vm_clock) - s->initial_count_load_time) >>
574bbf7b
FB
648 s->count_shift;
649 if (s->lvt[APIC_LVT_TIMER] & APIC_LVT_TIMER_PERIODIC) {
650 /* periodic */
d592d303 651 val = s->initial_count - (d % ((uint64_t)s->initial_count + 1));
574bbf7b
FB
652 } else {
653 if (d >= s->initial_count)
654 val = 0;
655 else
656 val = s->initial_count - d;
657 }
658 return val;
659}
660
661static void apic_timer_update(APICState *s, int64_t current_time)
662{
663 int64_t next_time, d;
3b46e624 664
574bbf7b 665 if (!(s->lvt[APIC_LVT_TIMER] & APIC_LVT_MASKED)) {
5fafdf24 666 d = (current_time - s->initial_count_load_time) >>
574bbf7b
FB
667 s->count_shift;
668 if (s->lvt[APIC_LVT_TIMER] & APIC_LVT_TIMER_PERIODIC) {
681f8c29
AL
669 if (!s->initial_count)
670 goto no_timer;
d592d303 671 d = ((d / ((uint64_t)s->initial_count + 1)) + 1) * ((uint64_t)s->initial_count + 1);
574bbf7b
FB
672 } else {
673 if (d >= s->initial_count)
674 goto no_timer;
d592d303 675 d = (uint64_t)s->initial_count + 1;
574bbf7b
FB
676 }
677 next_time = s->initial_count_load_time + (d << s->count_shift);
678 qemu_mod_timer(s->timer, next_time);
679 s->next_time = next_time;
680 } else {
681 no_timer:
682 qemu_del_timer(s->timer);
683 }
684}
685
686static void apic_timer(void *opaque)
687{
688 APICState *s = opaque;
689
cf6d64bf 690 apic_local_deliver(s, APIC_LVT_TIMER);
574bbf7b
FB
691 apic_timer_update(s, s->next_time);
692}
693
c227f099 694static uint32_t apic_mem_readb(void *opaque, target_phys_addr_t addr)
574bbf7b
FB
695{
696 return 0;
697}
698
c227f099 699static uint32_t apic_mem_readw(void *opaque, target_phys_addr_t addr)
574bbf7b
FB
700{
701 return 0;
702}
703
c227f099 704static void apic_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
574bbf7b
FB
705{
706}
707
c227f099 708static void apic_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
574bbf7b
FB
709{
710}
711
c227f099 712static uint32_t apic_mem_readl(void *opaque, target_phys_addr_t addr)
574bbf7b 713{
92a16d7a 714 DeviceState *d;
574bbf7b
FB
715 APICState *s;
716 uint32_t val;
717 int index;
718
92a16d7a
BS
719 d = cpu_get_current_apic();
720 if (!d) {
574bbf7b 721 return 0;
0e26b7b8 722 }
92a16d7a 723 s = DO_UPCAST(APICState, busdev.qdev, d);
574bbf7b
FB
724
725 index = (addr >> 4) & 0xff;
726 switch(index) {
727 case 0x02: /* id */
728 val = s->id << 24;
729 break;
730 case 0x03: /* version */
731 val = 0x11 | ((APIC_LVT_NB - 1) << 16); /* version 0x11 */
732 break;
733 case 0x08:
734 val = s->tpr;
735 break;
d592d303
FB
736 case 0x09:
737 val = apic_get_arb_pri(s);
738 break;
574bbf7b
FB
739 case 0x0a:
740 /* ppr */
741 val = apic_get_ppr(s);
742 break;
b237db36
AJ
743 case 0x0b:
744 val = 0;
745 break;
d592d303
FB
746 case 0x0d:
747 val = s->log_dest << 24;
748 break;
749 case 0x0e:
750 val = s->dest_mode << 28;
751 break;
574bbf7b
FB
752 case 0x0f:
753 val = s->spurious_vec;
754 break;
755 case 0x10 ... 0x17:
756 val = s->isr[index & 7];
757 break;
758 case 0x18 ... 0x1f:
759 val = s->tmr[index & 7];
760 break;
761 case 0x20 ... 0x27:
762 val = s->irr[index & 7];
763 break;
764 case 0x28:
765 val = s->esr;
766 break;
574bbf7b
FB
767 case 0x30:
768 case 0x31:
769 val = s->icr[index & 1];
770 break;
e0fd8781
FB
771 case 0x32 ... 0x37:
772 val = s->lvt[index - 0x32];
773 break;
574bbf7b
FB
774 case 0x38:
775 val = s->initial_count;
776 break;
777 case 0x39:
778 val = apic_get_current_count(s);
779 break;
780 case 0x3e:
781 val = s->divide_conf;
782 break;
783 default:
784 s->esr |= ESR_ILLEGAL_ADDRESS;
785 val = 0;
786 break;
787 }
d8023f31 788 trace_apic_mem_readl(addr, val);
574bbf7b
FB
789 return val;
790}
791
f5095c63 792static void apic_send_msi(target_phys_addr_t addr, uint32_t data)
54c96da7
MT
793{
794 uint8_t dest = (addr & MSI_ADDR_DEST_ID_MASK) >> MSI_ADDR_DEST_ID_SHIFT;
795 uint8_t vector = (data & MSI_DATA_VECTOR_MASK) >> MSI_DATA_VECTOR_SHIFT;
796 uint8_t dest_mode = (addr >> MSI_ADDR_DEST_MODE_SHIFT) & 0x1;
797 uint8_t trigger_mode = (data >> MSI_DATA_TRIGGER_SHIFT) & 0x1;
798 uint8_t delivery = (data >> MSI_DATA_DELIVERY_MODE_SHIFT) & 0x7;
799 /* XXX: Ignore redirection hint. */
1f6f408c 800 apic_deliver_irq(dest, dest_mode, delivery, vector, trigger_mode);
54c96da7
MT
801}
802
c227f099 803static void apic_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
574bbf7b 804{
92a16d7a 805 DeviceState *d;
574bbf7b 806 APICState *s;
54c96da7
MT
807 int index = (addr >> 4) & 0xff;
808 if (addr > 0xfff || !index) {
809 /* MSI and MMIO APIC are at the same memory location,
810 * but actually not on the global bus: MSI is on PCI bus
811 * APIC is connected directly to the CPU.
812 * Mapping them on the global bus happens to work because
813 * MSI registers are reserved in APIC MMIO and vice versa. */
814 apic_send_msi(addr, val);
815 return;
816 }
574bbf7b 817
92a16d7a
BS
818 d = cpu_get_current_apic();
819 if (!d) {
574bbf7b 820 return;
0e26b7b8 821 }
92a16d7a 822 s = DO_UPCAST(APICState, busdev.qdev, d);
574bbf7b 823
d8023f31 824 trace_apic_mem_writel(addr, val);
574bbf7b 825
574bbf7b
FB
826 switch(index) {
827 case 0x02:
828 s->id = (val >> 24);
829 break;
e0fd8781
FB
830 case 0x03:
831 break;
574bbf7b
FB
832 case 0x08:
833 s->tpr = val;
d592d303 834 apic_update_irq(s);
574bbf7b 835 break;
e0fd8781
FB
836 case 0x09:
837 case 0x0a:
838 break;
574bbf7b
FB
839 case 0x0b: /* EOI */
840 apic_eoi(s);
841 break;
d592d303
FB
842 case 0x0d:
843 s->log_dest = val >> 24;
844 break;
845 case 0x0e:
846 s->dest_mode = val >> 28;
847 break;
574bbf7b
FB
848 case 0x0f:
849 s->spurious_vec = val & 0x1ff;
d592d303 850 apic_update_irq(s);
574bbf7b 851 break;
e0fd8781
FB
852 case 0x10 ... 0x17:
853 case 0x18 ... 0x1f:
854 case 0x20 ... 0x27:
855 case 0x28:
856 break;
574bbf7b 857 case 0x30:
d592d303 858 s->icr[0] = val;
92a16d7a 859 apic_deliver(d, (s->icr[1] >> 24) & 0xff, (s->icr[0] >> 11) & 1,
d592d303 860 (s->icr[0] >> 8) & 7, (s->icr[0] & 0xff),
1f6f408c 861 (s->icr[0] >> 15) & 1);
d592d303 862 break;
574bbf7b 863 case 0x31:
d592d303 864 s->icr[1] = val;
574bbf7b
FB
865 break;
866 case 0x32 ... 0x37:
867 {
868 int n = index - 0x32;
869 s->lvt[n] = val;
870 if (n == APIC_LVT_TIMER)
74475455 871 apic_timer_update(s, qemu_get_clock_ns(vm_clock));
574bbf7b
FB
872 }
873 break;
874 case 0x38:
875 s->initial_count = val;
74475455 876 s->initial_count_load_time = qemu_get_clock_ns(vm_clock);
574bbf7b
FB
877 apic_timer_update(s, s->initial_count_load_time);
878 break;
e0fd8781
FB
879 case 0x39:
880 break;
574bbf7b
FB
881 case 0x3e:
882 {
883 int v;
884 s->divide_conf = val & 0xb;
885 v = (s->divide_conf & 3) | ((s->divide_conf >> 1) & 4);
886 s->count_shift = (v + 1) & 7;
887 }
888 break;
889 default:
890 s->esr |= ESR_ILLEGAL_ADDRESS;
891 break;
892 }
893}
894
695dcf71
JQ
895/* This function is only used for old state version 1 and 2 */
896static int apic_load_old(QEMUFile *f, void *opaque, int version_id)
d592d303
FB
897{
898 APICState *s = opaque;
899 int i;
900
e6cf6a8c 901 if (version_id > 2)
d592d303
FB
902 return -EINVAL;
903
904 /* XXX: what if the base changes? (registered memory regions) */
905 qemu_get_be32s(f, &s->apicbase);
906 qemu_get_8s(f, &s->id);
907 qemu_get_8s(f, &s->arb_id);
908 qemu_get_8s(f, &s->tpr);
909 qemu_get_be32s(f, &s->spurious_vec);
910 qemu_get_8s(f, &s->log_dest);
911 qemu_get_8s(f, &s->dest_mode);
912 for (i = 0; i < 8; i++) {
913 qemu_get_be32s(f, &s->isr[i]);
914 qemu_get_be32s(f, &s->tmr[i]);
915 qemu_get_be32s(f, &s->irr[i]);
916 }
917 for (i = 0; i < APIC_LVT_NB; i++) {
918 qemu_get_be32s(f, &s->lvt[i]);
919 }
920 qemu_get_be32s(f, &s->esr);
921 qemu_get_be32s(f, &s->icr[0]);
922 qemu_get_be32s(f, &s->icr[1]);
923 qemu_get_be32s(f, &s->divide_conf);
bee8d684 924 s->count_shift=qemu_get_be32(f);
d592d303 925 qemu_get_be32s(f, &s->initial_count);
bee8d684
TS
926 s->initial_count_load_time=qemu_get_be64(f);
927 s->next_time=qemu_get_be64(f);
e6cf6a8c
FB
928
929 if (version_id >= 2)
930 qemu_get_timer(f, s->timer);
d592d303
FB
931 return 0;
932}
574bbf7b 933
695dcf71
JQ
934static const VMStateDescription vmstate_apic = {
935 .name = "apic",
936 .version_id = 3,
937 .minimum_version_id = 3,
938 .minimum_version_id_old = 1,
939 .load_state_old = apic_load_old,
940 .fields = (VMStateField []) {
941 VMSTATE_UINT32(apicbase, APICState),
942 VMSTATE_UINT8(id, APICState),
943 VMSTATE_UINT8(arb_id, APICState),
944 VMSTATE_UINT8(tpr, APICState),
945 VMSTATE_UINT32(spurious_vec, APICState),
946 VMSTATE_UINT8(log_dest, APICState),
947 VMSTATE_UINT8(dest_mode, APICState),
948 VMSTATE_UINT32_ARRAY(isr, APICState, 8),
949 VMSTATE_UINT32_ARRAY(tmr, APICState, 8),
950 VMSTATE_UINT32_ARRAY(irr, APICState, 8),
951 VMSTATE_UINT32_ARRAY(lvt, APICState, APIC_LVT_NB),
952 VMSTATE_UINT32(esr, APICState),
953 VMSTATE_UINT32_ARRAY(icr, APICState, 2),
954 VMSTATE_UINT32(divide_conf, APICState),
955 VMSTATE_INT32(count_shift, APICState),
956 VMSTATE_UINT32(initial_count, APICState),
957 VMSTATE_INT64(initial_count_load_time, APICState),
958 VMSTATE_INT64(next_time, APICState),
959 VMSTATE_TIMER(timer, APICState),
960 VMSTATE_END_OF_LIST()
961 }
962};
963
8546b099 964static void apic_reset(DeviceState *d)
d592d303 965{
8546b099 966 APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
4c0960c0 967 int bsp;
fec5fa02 968
4c0960c0 969 bsp = cpu_is_bsp(s->cpu_env);
fec5fa02 970 s->apicbase = 0xfee00000 |
678e12cc 971 (bsp ? MSR_IA32_APICBASE_BSP : 0) | MSR_IA32_APICBASE_ENABLE;
fec5fa02 972
92a16d7a 973 apic_init_reset(d);
0e21e12b 974
678e12cc 975 if (bsp) {
a5b38b51
AJ
976 /*
977 * LINT0 delivery mode on CPU #0 is set to ExtInt at initialization
978 * time typically by BIOS, so PIC interrupt can be delivered to the
979 * processor when local APIC is enabled.
980 */
981 s->lvt[APIC_LVT_LINT0] = 0x700;
982 }
d592d303 983}
574bbf7b 984
312b4234
AK
985static const MemoryRegionOps apic_io_ops = {
986 .old_mmio = {
987 .read = { apic_mem_readb, apic_mem_readw, apic_mem_readl, },
988 .write = { apic_mem_writeb, apic_mem_writew, apic_mem_writel, },
989 },
990 .endianness = DEVICE_NATIVE_ENDIAN,
574bbf7b
FB
991};
992
8546b099
BS
993static int apic_init1(SysBusDevice *dev)
994{
995 APICState *s = FROM_SYSBUS(APICState, dev);
8546b099
BS
996 static int last_apic_idx;
997
998 if (last_apic_idx >= MAX_APICS) {
999 return -1;
1000 }
312b4234
AK
1001 memory_region_init_io(&s->io_memory, &apic_io_ops, s, "apic",
1002 MSI_ADDR_SIZE);
750ecd44 1003 sysbus_init_mmio(dev, &s->io_memory);
8546b099 1004
74475455 1005 s->timer = qemu_new_timer_ns(vm_clock, apic_timer, s);
8546b099
BS
1006 s->idx = last_apic_idx++;
1007 local_apics[s->idx] = s;
1008 return 0;
1009}
1010
1011static SysBusDeviceInfo apic_info = {
1012 .init = apic_init1,
1013 .qdev.name = "apic",
1014 .qdev.size = sizeof(APICState),
1015 .qdev.vmsd = &vmstate_apic,
1016 .qdev.reset = apic_reset,
1017 .qdev.no_user = 1,
1018 .qdev.props = (Property[]) {
1019 DEFINE_PROP_UINT8("id", APICState, id, -1),
1020 DEFINE_PROP_PTR("cpu_env", APICState, cpu_env),
1021 DEFINE_PROP_END_OF_LIST(),
1022 }
1023};
1024
1025static void apic_register_devices(void)
1026{
1027 sysbus_register_withprop(&apic_info);
1028}
1029
1030device_init(apic_register_devices)