]> git.proxmox.com Git - mirror_qemu.git/blame - hw/arm/xlnx-zynqmp.c
target/arm: Move GTimer definitions to new 'gtimer.h' header
[mirror_qemu.git] / hw / arm / xlnx-zynqmp.c
CommitLineData
f0a902f7
PC
1/*
2 * Xilinx Zynq MPSoC emulation
3 *
4 * Copyright (C) 2015 Xilinx Inc
5 * Written by Peter Crosthwaite <peter.crosthwaite@xilinx.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License as published by the
9 * Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
15 * for more details.
16 */
17
12b16722 18#include "qemu/osdep.h"
da34e65c 19#include "qapi/error.h"
0b8fa32f 20#include "qemu/module.h"
f0a902f7 21#include "hw/arm/xlnx-zynqmp.h"
bf4cb109 22#include "hw/intc/arm_gic_common.h"
d2e6f370 23#include "hw/misc/unimp.h"
cc7d44c2 24#include "hw/boards.h"
2a0ee672 25#include "sysemu/kvm.h"
5a720b1e 26#include "sysemu/sysemu.h"
2a0ee672 27#include "kvm_arm.h"
d780d056 28#include "target/arm/cpu-qom.h"
f4f318b4 29#include "target/arm/gtimer.h"
7729e1f4
PC
30
31#define GIC_NUM_SPI_INTR 160
32
bf4cb109
PC
33#define ARM_PHYS_TIMER_PPI 30
34#define ARM_VIRT_TIMER_PPI 27
75b749af
LM
35#define ARM_HYP_TIMER_PPI 26
36#define ARM_SEC_TIMER_PPI 29
37#define GIC_MAINTENANCE_PPI 25
bf4cb109 38
20bff213
AF
39#define GEM_REVISION 0x40070106
40
7729e1f4
PC
41#define GIC_BASE_ADDR 0xf9000000
42#define GIC_DIST_ADDR 0xf9010000
43#define GIC_CPU_ADDR 0xf9020000
75b749af
LM
44#define GIC_VIFACE_ADDR 0xf9040000
45#define GIC_VCPU_ADDR 0xf9060000
7729e1f4 46
6fdf3282
AF
47#define SATA_INTR 133
48#define SATA_ADDR 0xFD0C0000
49#define SATA_NUM_PORTS 2
50
babc1f30
FI
51#define QSPI_ADDR 0xff0f0000
52#define LQSPI_ADDR 0xc0000000
53#define QSPI_IRQ 15
668351a5 54#define QSPI_DMA_ADDR 0xff0f0800
c74ccb5d 55#define NUM_QSPI_IRQ_LINES 2
babc1f30 56
63320bca
EI
57#define CRF_ADDR 0xfd1a0000
58#define CRF_IRQ 120
59
c28d4b86
EI
60/* Serializer/Deserializer. */
61#define SERDES_ADDR 0xfd400000
62#define SERDES_SIZE 0x20000
63
b93dbcdd 64#define DP_ADDR 0xfd4a0000
b3f5cc3f 65#define DP_IRQ 0x77
b93dbcdd
FK
66
67#define DPDMA_ADDR 0xfd4c0000
b3f5cc3f 68#define DPDMA_IRQ 0x7a
b93dbcdd 69
d2e6f370 70#define APU_ADDR 0xfd5c0000
eb7a38ba 71#define APU_IRQ 153
d2e6f370 72
51af6231
EI
73#define TTC0_ADDR 0xFF110000
74#define TTC0_IRQ 36
75
0ab7bbc7
AF
76#define IPI_ADDR 0xFF300000
77#define IPI_IRQ 64
78
08b2f15e
AF
79#define RTC_ADDR 0xffa60000
80#define RTC_IRQ 26
81
7e47e15c
TH
82#define BBRAM_ADDR 0xffcd0000
83#define BBRAM_IRQ 11
84
db1264df
TH
85#define EFUSE_ADDR 0xffcc0000
86#define EFUSE_IRQ 87
87
b630d3d4
PMD
88#define SDHCI_CAPABILITIES 0x280737ec6481 /* Datasheet: UG1085 (v1.7) */
89
14ca2e46
PC
90static const uint64_t gem_addr[XLNX_ZYNQMP_NUM_GEMS] = {
91 0xFF0B0000, 0xFF0C0000, 0xFF0D0000, 0xFF0E0000,
92};
93
94static const int gem_intr[XLNX_ZYNQMP_NUM_GEMS] = {
95 57, 59, 61, 63,
96};
97
3bade2a9
PC
98static const uint64_t uart_addr[XLNX_ZYNQMP_NUM_UARTS] = {
99 0xFF000000, 0xFF010000,
100};
101
102static const int uart_intr[XLNX_ZYNQMP_NUM_UARTS] = {
103 21, 22,
104};
105
840c22cd
VG
106static const uint64_t can_addr[XLNX_ZYNQMP_NUM_CAN] = {
107 0xFF060000, 0xFF070000,
108};
109
110static const int can_intr[XLNX_ZYNQMP_NUM_CAN] = {
111 23, 24,
112};
113
33108e9f
SPB
114static const uint64_t sdhci_addr[XLNX_ZYNQMP_NUM_SDHCI] = {
115 0xFF160000, 0xFF170000,
116};
117
118static const int sdhci_intr[XLNX_ZYNQMP_NUM_SDHCI] = {
119 48, 49,
120};
121
02d07eb4
AF
122static const uint64_t spi_addr[XLNX_ZYNQMP_NUM_SPIS] = {
123 0xFF040000, 0xFF050000,
124};
125
126static const int spi_intr[XLNX_ZYNQMP_NUM_SPIS] = {
127 19, 20,
128};
129
04965bca
FI
130static const uint64_t gdma_ch_addr[XLNX_ZYNQMP_NUM_GDMA_CH] = {
131 0xFD500000, 0xFD510000, 0xFD520000, 0xFD530000,
132 0xFD540000, 0xFD550000, 0xFD560000, 0xFD570000
133};
134
135static const int gdma_ch_intr[XLNX_ZYNQMP_NUM_GDMA_CH] = {
136 124, 125, 126, 127, 128, 129, 130, 131
137};
138
139static const uint64_t adma_ch_addr[XLNX_ZYNQMP_NUM_ADMA_CH] = {
140 0xFFA80000, 0xFFA90000, 0xFFAA0000, 0xFFAB0000,
141 0xFFAC0000, 0xFFAD0000, 0xFFAE0000, 0xFFAF0000
142};
143
144static const int adma_ch_intr[XLNX_ZYNQMP_NUM_ADMA_CH] = {
145 77, 78, 79, 80, 81, 82, 83, 84
146};
147
acc0b8b0
FI
148static const uint64_t usb_addr[XLNX_ZYNQMP_NUM_USB] = {
149 0xFE200000, 0xFE300000
150};
151
152static const int usb_intr[XLNX_ZYNQMP_NUM_USB] = {
153 65, 70
154};
155
7729e1f4
PC
156typedef struct XlnxZynqMPGICRegion {
157 int region_index;
158 uint32_t address;
75b749af
LM
159 uint32_t offset;
160 bool virt;
7729e1f4
PC
161} XlnxZynqMPGICRegion;
162
163static const XlnxZynqMPGICRegion xlnx_zynqmp_gic_regions[] = {
75b749af
LM
164 /* Distributor */
165 {
166 .region_index = 0,
167 .address = GIC_DIST_ADDR,
168 .offset = 0,
169 .virt = false
170 },
171
172 /* CPU interface */
173 {
174 .region_index = 1,
175 .address = GIC_CPU_ADDR,
176 .offset = 0,
177 .virt = false
178 },
179 {
180 .region_index = 1,
181 .address = GIC_CPU_ADDR + 0x10000,
182 .offset = 0x1000,
183 .virt = false
184 },
185
186 /* Virtual interface */
187 {
188 .region_index = 2,
189 .address = GIC_VIFACE_ADDR,
190 .offset = 0,
191 .virt = true
192 },
193
194 /* Virtual CPU interface */
195 {
196 .region_index = 3,
197 .address = GIC_VCPU_ADDR,
198 .offset = 0,
199 .virt = true
200 },
201 {
202 .region_index = 3,
203 .address = GIC_VCPU_ADDR + 0x10000,
204 .offset = 0x1000,
205 .virt = true
206 },
7729e1f4 207};
f0a902f7 208
bf4cb109
PC
209static inline int arm_gic_ppi_index(int cpu_nr, int ppi_index)
210{
211 return GIC_NUM_SPI_INTR + cpu_nr * GIC_INTERNAL + ppi_index;
212}
213
cc7d44c2
LX
214static void xlnx_zynqmp_create_rpu(MachineState *ms, XlnxZynqMPState *s,
215 const char *boot_cpu, Error **errp)
6ed92b14 216{
6ed92b14 217 int i;
c9ba1c9f 218 int num_rpus = MIN((int)(ms->smp.cpus - XLNX_ZYNQMP_NUM_APU_CPUS),
cc7d44c2 219 XLNX_ZYNQMP_NUM_RPU_CPUS);
6ed92b14 220
e5b51753
PM
221 if (num_rpus <= 0) {
222 /* Don't create rpu-cluster object if there's nothing to put in it */
223 return;
224 }
225
816fd397 226 object_initialize_child(OBJECT(s), "rpu-cluster", &s->rpu_cluster,
9fc7fc4d 227 TYPE_CPU_CLUSTER);
816fd397
LM
228 qdev_prop_set_uint32(DEVICE(&s->rpu_cluster), "cluster-id", 1);
229
6908ec44 230 for (i = 0; i < num_rpus; i++) {
7a309cc9 231 const char *name;
6ed92b14 232
d0313798 233 object_initialize_child(OBJECT(&s->rpu_cluster), "rpu-cpu[*]",
9fc7fc4d
MA
234 &s->rpu_cpu[i],
235 ARM_CPU_TYPE_NAME("cortex-r5f"));
6ed92b14
EI
236
237 name = object_get_canonical_path_component(OBJECT(&s->rpu_cpu[i]));
238 if (strcmp(name, boot_cpu)) {
50c785f2
PM
239 /*
240 * Secondary CPUs start in powered-down state.
241 */
5325cc34
MA
242 object_property_set_bool(OBJECT(&s->rpu_cpu[i]),
243 "start-powered-off", true, &error_abort);
6ed92b14
EI
244 } else {
245 s->boot_cpu_ptr = &s->rpu_cpu[i];
246 }
6ed92b14 247
5325cc34 248 object_property_set_bool(OBJECT(&s->rpu_cpu[i]), "reset-hivecs", true,
6ed92b14 249 &error_abort);
668f62ec 250 if (!qdev_realize(DEVICE(&s->rpu_cpu[i]), NULL, errp)) {
6ed92b14
EI
251 return;
252 }
253 }
fa434424 254
ce189ab2 255 qdev_realize(DEVICE(&s->rpu_cluster), NULL, &error_fatal);
6ed92b14
EI
256}
257
7e47e15c
TH
258static void xlnx_zynqmp_create_bbram(XlnxZynqMPState *s, qemu_irq *gic)
259{
260 SysBusDevice *sbd;
261
262 object_initialize_child_with_props(OBJECT(s), "bbram", &s->bbram,
263 sizeof(s->bbram), TYPE_XLNX_BBRAM,
264 &error_fatal,
265 "crc-zpads", "1",
266 NULL);
267 sbd = SYS_BUS_DEVICE(&s->bbram);
268
269 sysbus_realize(sbd, &error_fatal);
270 sysbus_mmio_map(sbd, 0, BBRAM_ADDR);
271 sysbus_connect_irq(sbd, 0, gic[BBRAM_IRQ]);
272}
273
db1264df
TH
274static void xlnx_zynqmp_create_efuse(XlnxZynqMPState *s, qemu_irq *gic)
275{
276 Object *bits = OBJECT(&s->efuse);
277 Object *ctrl = OBJECT(&s->efuse_ctrl);
278 SysBusDevice *sbd;
279
280 object_initialize_child(OBJECT(s), "efuse-ctrl", &s->efuse_ctrl,
281 TYPE_XLNX_ZYNQMP_EFUSE);
282
283 object_initialize_child_with_props(ctrl, "xlnx-efuse@0", bits,
284 sizeof(s->efuse),
285 TYPE_XLNX_EFUSE, &error_abort,
286 "efuse-nr", "3",
287 "efuse-size", "2048",
288 NULL);
289
290 qdev_realize(DEVICE(bits), NULL, &error_abort);
291 object_property_set_link(ctrl, "efuse", bits, &error_abort);
292
293 sbd = SYS_BUS_DEVICE(ctrl);
294 sysbus_realize(sbd, &error_abort);
295 sysbus_mmio_map(sbd, 0, EFUSE_ADDR);
296 sysbus_connect_irq(sbd, 0, gic[EFUSE_IRQ]);
297}
298
eb7a38ba
EI
299static void xlnx_zynqmp_create_apu_ctrl(XlnxZynqMPState *s, qemu_irq *gic)
300{
301 SysBusDevice *sbd;
302 int i;
303
304 object_initialize_child(OBJECT(s), "apu-ctrl", &s->apu_ctrl,
305 TYPE_XLNX_ZYNQMP_APU_CTRL);
306 sbd = SYS_BUS_DEVICE(&s->apu_ctrl);
307
308 for (i = 0; i < XLNX_ZYNQMP_NUM_APU_CPUS; i++) {
309 g_autofree gchar *name = g_strdup_printf("cpu%d", i);
310
311 object_property_set_link(OBJECT(&s->apu_ctrl), name,
312 OBJECT(&s->apu_cpu[i]), &error_abort);
313 }
314
315 sysbus_realize(sbd, &error_fatal);
316 sysbus_mmio_map(sbd, 0, APU_ADDR);
317 sysbus_connect_irq(sbd, 0, gic[APU_IRQ]);
318}
319
63320bca
EI
320static void xlnx_zynqmp_create_crf(XlnxZynqMPState *s, qemu_irq *gic)
321{
322 SysBusDevice *sbd;
323
324 object_initialize_child(OBJECT(s), "crf", &s->crf, TYPE_XLNX_ZYNQMP_CRF);
325 sbd = SYS_BUS_DEVICE(&s->crf);
326
327 sysbus_realize(sbd, &error_fatal);
328 sysbus_mmio_map(sbd, 0, CRF_ADDR);
329 sysbus_connect_irq(sbd, 0, gic[CRF_IRQ]);
330}
331
51af6231
EI
332static void xlnx_zynqmp_create_ttc(XlnxZynqMPState *s, qemu_irq *gic)
333{
334 SysBusDevice *sbd;
335 int i, irq;
336
337 for (i = 0; i < XLNX_ZYNQMP_NUM_TTC; i++) {
338 object_initialize_child(OBJECT(s), "ttc[*]", &s->ttc[i],
339 TYPE_CADENCE_TTC);
340 sbd = SYS_BUS_DEVICE(&s->ttc[i]);
341
342 sysbus_realize(sbd, &error_fatal);
343 sysbus_mmio_map(sbd, 0, TTC0_ADDR + i * 0x10000);
344 for (irq = 0; irq < 3; irq++) {
345 sysbus_connect_irq(sbd, irq, gic[TTC0_IRQ + i * 3 + irq]);
346 }
347 }
348}
349
d2e6f370
TH
350static void xlnx_zynqmp_create_unimp_mmio(XlnxZynqMPState *s)
351{
352 static const struct UnimpInfo {
353 const char *name;
354 hwaddr base;
355 hwaddr size;
356 } unimp_areas[ARRAY_SIZE(s->mr_unimp)] = {
c28d4b86 357 { .name = "serdes", SERDES_ADDR, SERDES_SIZE },
d2e6f370
TH
358 };
359 unsigned int nr;
360
361 for (nr = 0; nr < ARRAY_SIZE(unimp_areas); nr++) {
362 const struct UnimpInfo *info = &unimp_areas[nr];
363 DeviceState *dev = qdev_new(TYPE_UNIMPLEMENTED_DEVICE);
364 SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
365
366 assert(info->name && info->base && info->size > 0);
367 qdev_prop_set_string(dev, "name", info->name);
368 qdev_prop_set_uint64(dev, "size", info->size);
369 object_property_add_child(OBJECT(s), info->name, OBJECT(dev));
370
371 sysbus_realize_and_unref(sbd, &error_fatal);
372 sysbus_mmio_map(sbd, 0, info->base);
373 }
374}
375
f0a902f7
PC
376static void xlnx_zynqmp_init(Object *obj)
377{
cc7d44c2 378 MachineState *ms = MACHINE(qdev_get_machine());
f0a902f7
PC
379 XlnxZynqMPState *s = XLNX_ZYNQMP(obj);
380 int i;
cc7d44c2 381 int num_apus = MIN(ms->smp.cpus, XLNX_ZYNQMP_NUM_APU_CPUS);
f0a902f7 382
816fd397 383 object_initialize_child(obj, "apu-cluster", &s->apu_cluster,
9fc7fc4d 384 TYPE_CPU_CLUSTER);
816fd397
LM
385 qdev_prop_set_uint32(DEVICE(&s->apu_cluster), "cluster-id", 0);
386
6908ec44 387 for (i = 0; i < num_apus; i++) {
816fd397 388 object_initialize_child(OBJECT(&s->apu_cluster), "apu-cpu[*]",
9fc7fc4d
MA
389 &s->apu_cpu[i],
390 ARM_CPU_TYPE_NAME("cortex-a53"));
f0a902f7 391 }
7729e1f4 392
db873cc5 393 object_initialize_child(obj, "gic", &s->gic, gic_class_name());
14ca2e46
PC
394
395 for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) {
db873cc5 396 object_initialize_child(obj, "gem[*]", &s->gem[i], TYPE_CADENCE_GEM);
14ca2e46 397 }
3bade2a9
PC
398
399 for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) {
db873cc5
MA
400 object_initialize_child(obj, "uart[*]", &s->uart[i],
401 TYPE_CADENCE_UART);
3bade2a9 402 }
6fdf3282 403
840c22cd
VG
404 for (i = 0; i < XLNX_ZYNQMP_NUM_CAN; i++) {
405 object_initialize_child(obj, "can[*]", &s->can[i],
406 TYPE_XLNX_ZYNQMP_CAN);
407 }
408
db873cc5 409 object_initialize_child(obj, "sata", &s->sata, TYPE_SYSBUS_AHCI);
33108e9f
SPB
410
411 for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) {
5a147c8c
MA
412 object_initialize_child(obj, "sdhci[*]", &s->sdhci[i],
413 TYPE_SYSBUS_SDHCI);
33108e9f 414 }
02d07eb4
AF
415
416 for (i = 0; i < XLNX_ZYNQMP_NUM_SPIS; i++) {
db873cc5 417 object_initialize_child(obj, "spi[*]", &s->spi[i], TYPE_XILINX_SPIPS);
02d07eb4 418 }
b93dbcdd 419
db873cc5 420 object_initialize_child(obj, "qspi", &s->qspi, TYPE_XLNX_ZYNQMP_QSPIPS);
babc1f30 421
db873cc5 422 object_initialize_child(obj, "xxxdp", &s->dp, TYPE_XLNX_DP);
b93dbcdd 423
db873cc5 424 object_initialize_child(obj, "dp-dma", &s->dpdma, TYPE_XLNX_DPDMA);
0ab7bbc7 425
db873cc5 426 object_initialize_child(obj, "ipi", &s->ipi, TYPE_XLNX_ZYNQMP_IPI);
08b2f15e 427
db873cc5 428 object_initialize_child(obj, "rtc", &s->rtc, TYPE_XLNX_ZYNQMP_RTC);
04965bca
FI
429
430 for (i = 0; i < XLNX_ZYNQMP_NUM_GDMA_CH; i++) {
db873cc5 431 object_initialize_child(obj, "gdma[*]", &s->gdma[i], TYPE_XLNX_ZDMA);
04965bca
FI
432 }
433
434 for (i = 0; i < XLNX_ZYNQMP_NUM_ADMA_CH; i++) {
db873cc5 435 object_initialize_child(obj, "adma[*]", &s->adma[i], TYPE_XLNX_ZDMA);
04965bca 436 }
668351a5
XC
437
438 object_initialize_child(obj, "qspi-dma", &s->qspi_dma, TYPE_XLNX_CSU_DMA);
c74ccb5d
FI
439 object_initialize_child(obj, "qspi-irq-orgate",
440 &s->qspi_irq_orgate, TYPE_OR_IRQ);
acc0b8b0
FI
441
442 for (i = 0; i < XLNX_ZYNQMP_NUM_USB; i++) {
443 object_initialize_child(obj, "usb[*]", &s->usb[i], TYPE_USB_DWC3);
444 }
f0a902f7
PC
445}
446
447static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp)
448{
cc7d44c2 449 MachineState *ms = MACHINE(qdev_get_machine());
f0a902f7 450 XlnxZynqMPState *s = XLNX_ZYNQMP(dev);
7729e1f4 451 MemoryRegion *system_memory = get_system_memory();
f0a902f7 452 uint8_t i;
dc3b89ef 453 uint64_t ram_size;
cc7d44c2 454 int num_apus = MIN(ms->smp.cpus, XLNX_ZYNQMP_NUM_APU_CPUS);
6396a193 455 const char *boot_cpu = s->boot_cpu ? s->boot_cpu : "apu-cpu[0]";
dc3b89ef 456 ram_addr_t ddr_low_size, ddr_high_size;
14ca2e46 457 qemu_irq gic_spi[GIC_NUM_SPI_INTR];
f0a902f7
PC
458 Error *err = NULL;
459
dc3b89ef
AF
460 ram_size = memory_region_size(s->ddr_ram);
461
21bce371
XC
462 /*
463 * Create the DDR Memory Regions. User friendly checks should happen at
dc3b89ef
AF
464 * the board level
465 */
466 if (ram_size > XLNX_ZYNQMP_MAX_LOW_RAM_SIZE) {
21bce371
XC
467 /*
468 * The RAM size is above the maximum available for the low DDR.
dc3b89ef
AF
469 * Create the high DDR memory region as well.
470 */
471 assert(ram_size <= XLNX_ZYNQMP_MAX_RAM_SIZE);
472 ddr_low_size = XLNX_ZYNQMP_MAX_LOW_RAM_SIZE;
473 ddr_high_size = ram_size - XLNX_ZYNQMP_MAX_LOW_RAM_SIZE;
474
32b9523a
PMD
475 memory_region_init_alias(&s->ddr_ram_high, OBJECT(dev),
476 "ddr-ram-high", s->ddr_ram, ddr_low_size,
477 ddr_high_size);
dc3b89ef
AF
478 memory_region_add_subregion(get_system_memory(),
479 XLNX_ZYNQMP_HIGH_RAM_START,
480 &s->ddr_ram_high);
481 } else {
482 /* RAM must be non-zero */
483 assert(ram_size);
484 ddr_low_size = ram_size;
485 }
486
32b9523a
PMD
487 memory_region_init_alias(&s->ddr_ram_low, OBJECT(dev), "ddr-ram-low",
488 s->ddr_ram, 0, ddr_low_size);
dc3b89ef
AF
489 memory_region_add_subregion(get_system_memory(), 0, &s->ddr_ram_low);
490
6675d719
AF
491 /* Create the four OCM banks */
492 for (i = 0; i < XLNX_ZYNQMP_NUM_OCM_BANKS; i++) {
493 char *ocm_name = g_strdup_printf("zynqmp.ocm_ram_bank_%d", i);
494
98a99ce0 495 memory_region_init_ram(&s->ocm_ram[i], NULL, ocm_name,
f8ed85ac 496 XLNX_ZYNQMP_OCM_RAM_SIZE, &error_fatal);
6675d719
AF
497 memory_region_add_subregion(get_system_memory(),
498 XLNX_ZYNQMP_OCM_RAM_0_ADDRESS +
499 i * XLNX_ZYNQMP_OCM_RAM_SIZE,
500 &s->ocm_ram[i]);
501
502 g_free(ocm_name);
503 }
504
7729e1f4
PC
505 qdev_prop_set_uint32(DEVICE(&s->gic), "num-irq", GIC_NUM_SPI_INTR + 32);
506 qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 2);
6908ec44 507 qdev_prop_set_uint32(DEVICE(&s->gic), "num-cpu", num_apus);
75b749af
LM
508 qdev_prop_set_bit(DEVICE(&s->gic), "has-security-extensions", s->secure);
509 qdev_prop_set_bit(DEVICE(&s->gic),
510 "has-virtualization-extensions", s->virt);
7729e1f4 511
ce189ab2 512 qdev_realize(DEVICE(&s->apu_cluster), NULL, &error_fatal);
816fd397 513
0776d967 514 /* Realize APUs before realizing the GIC. KVM requires this. */
6908ec44 515 for (i = 0; i < num_apus; i++) {
7a309cc9 516 const char *name;
bf4cb109 517
6396a193
PC
518 name = object_get_canonical_path_component(OBJECT(&s->apu_cpu[i]));
519 if (strcmp(name, boot_cpu)) {
50c785f2
PM
520 /*
521 * Secondary CPUs start in powered-down state.
522 */
5325cc34
MA
523 object_property_set_bool(OBJECT(&s->apu_cpu[i]),
524 "start-powered-off", true, &error_abort);
6396a193
PC
525 } else {
526 s->boot_cpu_ptr = &s->apu_cpu[i];
f0a902f7
PC
527 }
528
5325cc34
MA
529 object_property_set_bool(OBJECT(&s->apu_cpu[i]), "has_el3", s->secure,
530 NULL);
531 object_property_set_bool(OBJECT(&s->apu_cpu[i]), "has_el2", s->virt,
532 NULL);
533 object_property_set_int(OBJECT(&s->apu_cpu[i]), "reset-cbar",
534 GIC_BASE_ADDR, &error_abort);
535 object_property_set_int(OBJECT(&s->apu_cpu[i]), "core-count",
536 num_apus, &error_abort);
668f62ec 537 if (!qdev_realize(DEVICE(&s->apu_cpu[i]), NULL, errp)) {
f0a902f7
PC
538 return;
539 }
0776d967
EI
540 }
541
668f62ec 542 if (!sysbus_realize(SYS_BUS_DEVICE(&s->gic), errp)) {
0776d967
EI
543 return;
544 }
545
546 assert(ARRAY_SIZE(xlnx_zynqmp_gic_regions) == XLNX_ZYNQMP_GIC_REGIONS);
547 for (i = 0; i < XLNX_ZYNQMP_GIC_REGIONS; i++) {
548 SysBusDevice *gic = SYS_BUS_DEVICE(&s->gic);
549 const XlnxZynqMPGICRegion *r = &xlnx_zynqmp_gic_regions[i];
75b749af 550 MemoryRegion *mr;
0776d967
EI
551 uint32_t addr = r->address;
552 int j;
553
75b749af
LM
554 if (r->virt && !s->virt) {
555 continue;
556 }
0776d967 557
75b749af 558 mr = sysbus_mmio_get_region(gic, r->region_index);
0776d967
EI
559 for (j = 0; j < XLNX_ZYNQMP_GIC_ALIASES; j++) {
560 MemoryRegion *alias = &s->gic_mr[i][j];
561
0776d967 562 memory_region_init_alias(alias, OBJECT(s), "zynqmp-gic-alias", mr,
75b749af 563 r->offset, XLNX_ZYNQMP_GIC_REGION_SIZE);
0776d967 564 memory_region_add_subregion(system_memory, addr, alias);
75b749af
LM
565
566 addr += XLNX_ZYNQMP_GIC_REGION_SIZE;
0776d967
EI
567 }
568 }
569
6908ec44 570 for (i = 0; i < num_apus; i++) {
0776d967 571 qemu_irq irq;
7729e1f4
PC
572
573 sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i,
2e5577bc
PC
574 qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]),
575 ARM_CPU_IRQ));
75b749af
LM
576 sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus,
577 qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]),
578 ARM_CPU_FIQ));
579 sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus * 2,
580 qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]),
581 ARM_CPU_VIRQ));
582 sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus * 3,
583 qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]),
584 ARM_CPU_VFIQ));
bf4cb109
PC
585 irq = qdev_get_gpio_in(DEVICE(&s->gic),
586 arm_gic_ppi_index(i, ARM_PHYS_TIMER_PPI));
75b749af 587 qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_PHYS, irq);
bf4cb109
PC
588 irq = qdev_get_gpio_in(DEVICE(&s->gic),
589 arm_gic_ppi_index(i, ARM_VIRT_TIMER_PPI));
75b749af
LM
590 qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_VIRT, irq);
591 irq = qdev_get_gpio_in(DEVICE(&s->gic),
592 arm_gic_ppi_index(i, ARM_HYP_TIMER_PPI));
593 qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_HYP, irq);
594 irq = qdev_get_gpio_in(DEVICE(&s->gic),
595 arm_gic_ppi_index(i, ARM_SEC_TIMER_PPI));
596 qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_SEC, irq);
597
598 if (s->virt) {
599 irq = qdev_get_gpio_in(DEVICE(&s->gic),
600 arm_gic_ppi_index(i, GIC_MAINTENANCE_PPI));
601 sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus * 4, irq);
602 }
f0a902f7 603 }
14ca2e46 604
cc7d44c2 605 xlnx_zynqmp_create_rpu(ms, s, boot_cpu, &err);
6908ec44
AF
606 if (err) {
607 error_propagate(errp, err);
608 return;
b58850e7
PC
609 }
610
6396a193 611 if (!s->boot_cpu_ptr) {
9af9e0fe 612 error_setg(errp, "ZynqMP Boot cpu %s not found", boot_cpu);
6396a193
PC
613 return;
614 }
615
14ca2e46
PC
616 for (i = 0; i < GIC_NUM_SPI_INTR; i++) {
617 gic_spi[i] = qdev_get_gpio_in(DEVICE(&s->gic), i);
618 }
619
620 for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) {
621 NICInfo *nd = &nd_table[i];
622
7ad36e2e 623 /* FIXME use qdev NIC properties instead of nd_table[] */
14ca2e46
PC
624 if (nd->used) {
625 qemu_check_nic_model(nd, TYPE_CADENCE_GEM);
626 qdev_set_nic_properties(DEVICE(&s->gem[i]), nd);
627 }
5325cc34 628 object_property_set_int(OBJECT(&s->gem[i]), "revision", GEM_REVISION,
20bff213 629 &error_abort);
dfc38879
BM
630 object_property_set_int(OBJECT(&s->gem[i]), "phy-addr", 23,
631 &error_abort);
5325cc34 632 object_property_set_int(OBJECT(&s->gem[i]), "num-priority-queues", 2,
20bff213 633 &error_abort);
668f62ec 634 if (!sysbus_realize(SYS_BUS_DEVICE(&s->gem[i]), errp)) {
14ca2e46
PC
635 return;
636 }
637 sysbus_mmio_map(SYS_BUS_DEVICE(&s->gem[i]), 0, gem_addr[i]);
638 sysbus_connect_irq(SYS_BUS_DEVICE(&s->gem[i]), 0,
639 gic_spi[gem_intr[i]]);
640 }
3bade2a9
PC
641
642 for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) {
9bca0edb 643 qdev_prop_set_chr(DEVICE(&s->uart[i]), "chardev", serial_hd(i));
668f62ec 644 if (!sysbus_realize(SYS_BUS_DEVICE(&s->uart[i]), errp)) {
3bade2a9
PC
645 return;
646 }
647 sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart[i]), 0, uart_addr[i]);
648 sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart[i]), 0,
649 gic_spi[uart_intr[i]]);
650 }
6fdf3282 651
840c22cd
VG
652 for (i = 0; i < XLNX_ZYNQMP_NUM_CAN; i++) {
653 object_property_set_int(OBJECT(&s->can[i]), "ext_clk_freq",
654 XLNX_ZYNQMP_CAN_REF_CLK, &error_abort);
655
656 object_property_set_link(OBJECT(&s->can[i]), "canbus",
657 OBJECT(s->canbus[i]), &error_fatal);
658
659 sysbus_realize(SYS_BUS_DEVICE(&s->can[i]), &err);
660 if (err) {
661 error_propagate(errp, err);
662 return;
663 }
664 sysbus_mmio_map(SYS_BUS_DEVICE(&s->can[i]), 0, can_addr[i]);
665 sysbus_connect_irq(SYS_BUS_DEVICE(&s->can[i]), 0,
666 gic_spi[can_intr[i]]);
667 }
668
5325cc34 669 object_property_set_int(OBJECT(&s->sata), "num-ports", SATA_NUM_PORTS,
6fdf3282 670 &error_abort);
668f62ec 671 if (!sysbus_realize(SYS_BUS_DEVICE(&s->sata), errp)) {
6fdf3282
AF
672 return;
673 }
674
675 sysbus_mmio_map(SYS_BUS_DEVICE(&s->sata), 0, SATA_ADDR);
676 sysbus_connect_irq(SYS_BUS_DEVICE(&s->sata), 0, gic_spi[SATA_INTR]);
33108e9f
SPB
677
678 for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) {
63fef628 679 char *bus_name;
b630d3d4
PMD
680 SysBusDevice *sbd = SYS_BUS_DEVICE(&s->sdhci[i]);
681 Object *sdhci = OBJECT(&s->sdhci[i]);
682
21bce371
XC
683 /*
684 * Compatible with:
b630d3d4
PMD
685 * - SD Host Controller Specification Version 3.00
686 * - SDIO Specification Version 3.0
687 * - eMMC Specification Version 4.51
688 */
668f62ec 689 if (!object_property_set_uint(sdhci, "sd-spec-version", 3, errp)) {
660b4e70
PM
690 return;
691 }
778a2dc5 692 if (!object_property_set_uint(sdhci, "capareg", SDHCI_CAPABILITIES,
668f62ec 693 errp)) {
660b4e70
PM
694 return;
695 }
668f62ec 696 if (!object_property_set_uint(sdhci, "uhs", UHS_I, errp)) {
660b4e70
PM
697 return;
698 }
668f62ec 699 if (!sysbus_realize(SYS_BUS_DEVICE(sdhci), errp)) {
33108e9f
SPB
700 return;
701 }
b630d3d4
PMD
702 sysbus_mmio_map(sbd, 0, sdhci_addr[i]);
703 sysbus_connect_irq(sbd, 0, gic_spi[sdhci_intr[i]]);
704
eb4f566b 705 /* Alias controller SD bus to the SoC itself */
63fef628 706 bus_name = g_strdup_printf("sd-bus%d", i);
d2623129 707 object_property_add_alias(OBJECT(s), bus_name, sdhci, "sd-bus");
eb4f566b 708 g_free(bus_name);
33108e9f 709 }
02d07eb4
AF
710
711 for (i = 0; i < XLNX_ZYNQMP_NUM_SPIS; i++) {
712 gchar *bus_name;
713
668f62ec 714 if (!sysbus_realize(SYS_BUS_DEVICE(&s->spi[i]), errp)) {
660b4e70
PM
715 return;
716 }
02d07eb4
AF
717
718 sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, spi_addr[i]);
719 sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi[i]), 0,
720 gic_spi[spi_intr[i]]);
721
722 /* Alias controller SPI bus to the SoC itself */
723 bus_name = g_strdup_printf("spi%d", i);
724 object_property_add_alias(OBJECT(s), bus_name,
d2623129 725 OBJECT(&s->spi[i]), "spi0");
b93dbcdd
FK
726 g_free(bus_name);
727 }
728
668f62ec 729 if (!sysbus_realize(SYS_BUS_DEVICE(&s->dp), errp)) {
b93dbcdd
FK
730 return;
731 }
732 sysbus_mmio_map(SYS_BUS_DEVICE(&s->dp), 0, DP_ADDR);
733 sysbus_connect_irq(SYS_BUS_DEVICE(&s->dp), 0, gic_spi[DP_IRQ]);
734
668f62ec 735 if (!sysbus_realize(SYS_BUS_DEVICE(&s->dpdma), errp)) {
b93dbcdd 736 return;
02d07eb4 737 }
5325cc34 738 object_property_set_link(OBJECT(&s->dp), "dpdma", OBJECT(&s->dpdma),
b93dbcdd
FK
739 &error_abort);
740 sysbus_mmio_map(SYS_BUS_DEVICE(&s->dpdma), 0, DPDMA_ADDR);
741 sysbus_connect_irq(SYS_BUS_DEVICE(&s->dpdma), 0, gic_spi[DPDMA_IRQ]);
0ab7bbc7 742
668f62ec 743 if (!sysbus_realize(SYS_BUS_DEVICE(&s->ipi), errp)) {
0ab7bbc7
AF
744 return;
745 }
746 sysbus_mmio_map(SYS_BUS_DEVICE(&s->ipi), 0, IPI_ADDR);
747 sysbus_connect_irq(SYS_BUS_DEVICE(&s->ipi), 0, gic_spi[IPI_IRQ]);
08b2f15e 748
668f62ec 749 if (!sysbus_realize(SYS_BUS_DEVICE(&s->rtc), errp)) {
08b2f15e
AF
750 return;
751 }
752 sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, RTC_ADDR);
753 sysbus_connect_irq(SYS_BUS_DEVICE(&s->rtc), 0, gic_spi[RTC_IRQ]);
04965bca 754
7e47e15c 755 xlnx_zynqmp_create_bbram(s, gic_spi);
db1264df 756 xlnx_zynqmp_create_efuse(s, gic_spi);
eb7a38ba 757 xlnx_zynqmp_create_apu_ctrl(s, gic_spi);
63320bca 758 xlnx_zynqmp_create_crf(s, gic_spi);
51af6231 759 xlnx_zynqmp_create_ttc(s, gic_spi);
d2e6f370
TH
760 xlnx_zynqmp_create_unimp_mmio(s);
761
04965bca 762 for (i = 0; i < XLNX_ZYNQMP_NUM_GDMA_CH; i++) {
778a2dc5 763 if (!object_property_set_uint(OBJECT(&s->gdma[i]), "bus-width", 128,
668f62ec 764 errp)) {
660b4e70
PM
765 return;
766 }
783dbab1
PMD
767 if (!object_property_set_link(OBJECT(&s->gdma[i]), "dma",
768 OBJECT(system_memory), errp)) {
769 return;
770 }
668f62ec 771 if (!sysbus_realize(SYS_BUS_DEVICE(&s->gdma[i]), errp)) {
04965bca
FI
772 return;
773 }
774
775 sysbus_mmio_map(SYS_BUS_DEVICE(&s->gdma[i]), 0, gdma_ch_addr[i]);
776 sysbus_connect_irq(SYS_BUS_DEVICE(&s->gdma[i]), 0,
777 gic_spi[gdma_ch_intr[i]]);
778 }
779
780 for (i = 0; i < XLNX_ZYNQMP_NUM_ADMA_CH; i++) {
783dbab1
PMD
781 if (!object_property_set_link(OBJECT(&s->adma[i]), "dma",
782 OBJECT(system_memory), errp)) {
783 return;
784 }
668f62ec 785 if (!sysbus_realize(SYS_BUS_DEVICE(&s->adma[i]), errp)) {
04965bca
FI
786 return;
787 }
788
789 sysbus_mmio_map(SYS_BUS_DEVICE(&s->adma[i]), 0, adma_ch_addr[i]);
790 sysbus_connect_irq(SYS_BUS_DEVICE(&s->adma[i]), 0,
791 gic_spi[adma_ch_intr[i]]);
792 }
668351a5 793
c74ccb5d
FI
794 object_property_set_int(OBJECT(&s->qspi_irq_orgate),
795 "num-lines", NUM_QSPI_IRQ_LINES, &error_fatal);
796 qdev_realize(DEVICE(&s->qspi_irq_orgate), NULL, &error_fatal);
797 qdev_connect_gpio_out(DEVICE(&s->qspi_irq_orgate), 0, gic_spi[QSPI_IRQ]);
798
c31b7f59
PMD
799 if (!object_property_set_link(OBJECT(&s->qspi_dma), "dma",
800 OBJECT(system_memory), errp)) {
801 return;
802 }
668351a5
XC
803 if (!sysbus_realize(SYS_BUS_DEVICE(&s->qspi_dma), errp)) {
804 return;
805 }
806
807 sysbus_mmio_map(SYS_BUS_DEVICE(&s->qspi_dma), 0, QSPI_DMA_ADDR);
c74ccb5d
FI
808 sysbus_connect_irq(SYS_BUS_DEVICE(&s->qspi_dma), 0,
809 qdev_get_gpio_in(DEVICE(&s->qspi_irq_orgate), 0));
34a3a71d
PMD
810
811 if (!object_property_set_link(OBJECT(&s->qspi), "stream-connected-dma",
812 OBJECT(&s->qspi_dma), errp)) {
813 return;
814 }
815 if (!sysbus_realize(SYS_BUS_DEVICE(&s->qspi), errp)) {
816 return;
817 }
818 sysbus_mmio_map(SYS_BUS_DEVICE(&s->qspi), 0, QSPI_ADDR);
819 sysbus_mmio_map(SYS_BUS_DEVICE(&s->qspi), 1, LQSPI_ADDR);
c74ccb5d
FI
820 sysbus_connect_irq(SYS_BUS_DEVICE(&s->qspi), 0,
821 qdev_get_gpio_in(DEVICE(&s->qspi_irq_orgate), 1));
34a3a71d
PMD
822
823 for (i = 0; i < XLNX_ZYNQMP_NUM_QSPI_BUS; i++) {
824 g_autofree gchar *bus_name = g_strdup_printf("qspi%d", i);
825 g_autofree gchar *target_bus = g_strdup_printf("spi%d", i);
826
827 /* Alias controller SPI bus to the SoC itself */
828 object_property_add_alias(OBJECT(s), bus_name,
829 OBJECT(&s->qspi), target_bus);
830 }
acc0b8b0
FI
831
832 for (i = 0; i < XLNX_ZYNQMP_NUM_USB; i++) {
833 if (!object_property_set_link(OBJECT(&s->usb[i].sysbus_xhci), "dma",
834 OBJECT(system_memory), errp)) {
835 return;
836 }
837
838 qdev_prop_set_uint32(DEVICE(&s->usb[i].sysbus_xhci), "intrs", 4);
839 qdev_prop_set_uint32(DEVICE(&s->usb[i].sysbus_xhci), "slots", 2);
840
841 if (!sysbus_realize(SYS_BUS_DEVICE(&s->usb[i]), errp)) {
842 return;
843 }
844
845 sysbus_mmio_map(SYS_BUS_DEVICE(&s->usb[i]), 0, usb_addr[i]);
846 sysbus_connect_irq(SYS_BUS_DEVICE(&s->usb[i].sysbus_xhci), 0,
847 gic_spi[usb_intr[i]]);
848 sysbus_connect_irq(SYS_BUS_DEVICE(&s->usb[i].sysbus_xhci), 1,
849 gic_spi[usb_intr[i] + 1]);
850 sysbus_connect_irq(SYS_BUS_DEVICE(&s->usb[i].sysbus_xhci), 2,
851 gic_spi[usb_intr[i] + 2]);
852 sysbus_connect_irq(SYS_BUS_DEVICE(&s->usb[i].sysbus_xhci), 3,
853 gic_spi[usb_intr[i] + 3]);
854 }
f0a902f7
PC
855}
856
6396a193
PC
857static Property xlnx_zynqmp_props[] = {
858 DEFINE_PROP_STRING("boot-cpu", XlnxZynqMPState, boot_cpu),
37d42473 859 DEFINE_PROP_BOOL("secure", XlnxZynqMPState, secure, false),
1946809e 860 DEFINE_PROP_BOOL("virtualization", XlnxZynqMPState, virt, false),
c3acfa01
FZ
861 DEFINE_PROP_LINK("ddr-ram", XlnxZynqMPState, ddr_ram, TYPE_MEMORY_REGION,
862 MemoryRegion *),
840c22cd
VG
863 DEFINE_PROP_LINK("canbus0", XlnxZynqMPState, canbus[0], TYPE_CAN_BUS,
864 CanBusState *),
865 DEFINE_PROP_LINK("canbus1", XlnxZynqMPState, canbus[1], TYPE_CAN_BUS,
866 CanBusState *),
6396a193
PC
867 DEFINE_PROP_END_OF_LIST()
868};
869
f0a902f7
PC
870static void xlnx_zynqmp_class_init(ObjectClass *oc, void *data)
871{
872 DeviceClass *dc = DEVICE_CLASS(oc);
873
4f67d30b 874 device_class_set_props(dc, xlnx_zynqmp_props);
f0a902f7 875 dc->realize = xlnx_zynqmp_realize;
d8589144
TH
876 /* Reason: Uses serial_hds in realize function, thus can't be used twice */
877 dc->user_creatable = false;
f0a902f7
PC
878}
879
880static const TypeInfo xlnx_zynqmp_type_info = {
881 .name = TYPE_XLNX_ZYNQMP,
882 .parent = TYPE_DEVICE,
883 .instance_size = sizeof(XlnxZynqMPState),
884 .instance_init = xlnx_zynqmp_init,
885 .class_init = xlnx_zynqmp_class_init,
886};
887
888static void xlnx_zynqmp_register_types(void)
889{
890 type_register_static(&xlnx_zynqmp_type_info);
891}
892
893type_init(xlnx_zynqmp_register_types)