]> git.proxmox.com Git - qemu.git/blame - hw/cpu/a15mpcore.c
arm_mptimer: Convert to QOM realize
[qemu.git] / hw / cpu / a15mpcore.c
CommitLineData
5d782e08
PM
1/*
2 * Cortex-A15MPCore internal peripheral emulation.
3 *
4 * Copyright (c) 2012 Linaro Limited.
5 * Written by Peter Maydell.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License along
18 * with this program; if not, see <http://www.gnu.org/licenses/>.
19 */
20
83c9f4ca 21#include "hw/sysbus.h"
ed466761 22#include "sysemu/kvm.h"
5d782e08 23
5d782e08
PM
24/* A15MP private memory region. */
25
97da11d8
AF
26#define TYPE_A15MPCORE_PRIV "a15mpcore_priv"
27#define A15MPCORE_PRIV(obj) \
28 OBJECT_CHECK(A15MPPrivState, (obj), TYPE_A15MPCORE_PRIV)
29
5d782e08 30typedef struct A15MPPrivState {
97da11d8
AF
31 /*< private >*/
32 SysBusDevice parent_obj;
33 /*< public >*/
34
5d782e08
PM
35 uint32_t num_cpu;
36 uint32_t num_irq;
37 MemoryRegion container;
4637a027 38 DeviceState *gic;
5d782e08
PM
39} A15MPPrivState;
40
4637a027
PM
41static void a15mp_priv_set_irq(void *opaque, int irq, int level)
42{
43 A15MPPrivState *s = (A15MPPrivState *)opaque;
44 qemu_set_irq(qdev_get_gpio_in(s->gic, irq), level);
45}
46
5d782e08
PM
47static int a15mp_priv_init(SysBusDevice *dev)
48{
97da11d8 49 A15MPPrivState *s = A15MPCORE_PRIV(dev);
4637a027 50 SysBusDevice *busdev;
ed466761 51 const char *gictype = "arm_gic";
6033e840 52 int i;
4637a027 53
ed466761
PM
54 if (kvm_irqchip_in_kernel()) {
55 gictype = "kvm-arm-gic";
56 }
57
58 s->gic = qdev_create(NULL, gictype);
4637a027
PM
59 qdev_prop_set_uint32(s->gic, "num-cpu", s->num_cpu);
60 qdev_prop_set_uint32(s->gic, "num-irq", s->num_irq);
306a571a 61 qdev_prop_set_uint32(s->gic, "revision", 2);
4637a027 62 qdev_init_nofail(s->gic);
1356b98d 63 busdev = SYS_BUS_DEVICE(s->gic);
4637a027
PM
64
65 /* Pass through outbound IRQ lines from the GIC */
66 sysbus_pass_irq(dev, busdev);
5d782e08 67
4637a027 68 /* Pass through inbound GPIO lines to the GIC */
97da11d8 69 qdev_init_gpio_in(DEVICE(dev), a15mp_priv_set_irq, s->num_irq - 32);
5d782e08 70
6033e840
PM
71 /* Wire the outputs from each CPU's generic timer to the
72 * appropriate GIC PPI inputs
73 */
27013bf2
AF
74 for (i = 0; i < s->num_cpu; i++) {
75 DeviceState *cpudev = DEVICE(qemu_get_cpu(i));
6033e840
PM
76 int ppibase = s->num_irq - 32 + i * 32;
77 /* physical timer; we wire it up to the non-secure timer's ID,
78 * since a real A15 always has TrustZone but QEMU doesn't.
79 */
80 qdev_connect_gpio_out(cpudev, 0,
81 qdev_get_gpio_in(s->gic, ppibase + 30));
82 /* virtual timer */
83 qdev_connect_gpio_out(cpudev, 1,
84 qdev_get_gpio_in(s->gic, ppibase + 27));
85 }
86
5d782e08
PM
87 /* Memory map (addresses are offsets from PERIPHBASE):
88 * 0x0000-0x0fff -- reserved
89 * 0x1000-0x1fff -- GIC Distributor
90 * 0x2000-0x2fff -- GIC CPU interface
91 * 0x4000-0x4fff -- GIC virtual interface control (not modelled)
92 * 0x5000-0x5fff -- GIC virtual interface control (not modelled)
93 * 0x6000-0x7fff -- GIC virtual CPU interface (not modelled)
94 */
300b1fc6
PB
95 memory_region_init(&s->container, OBJECT(s),
96 "a15mp-priv-container", 0x8000);
4637a027
PM
97 memory_region_add_subregion(&s->container, 0x1000,
98 sysbus_mmio_get_region(busdev, 0));
99 memory_region_add_subregion(&s->container, 0x2000,
100 sysbus_mmio_get_region(busdev, 1));
5d782e08
PM
101
102 sysbus_init_mmio(dev, &s->container);
103 return 0;
104}
105
106static Property a15mp_priv_properties[] = {
107 DEFINE_PROP_UINT32("num-cpu", A15MPPrivState, num_cpu, 1),
108 /* The Cortex-A15MP may have anything from 0 to 224 external interrupt
52862242 109 * IRQ lines (with another 32 internal). We default to 128+32, which
5d782e08
PM
110 * is the number provided by the Cortex-A15MP test chip in the
111 * Versatile Express A15 development board.
112 * Other boards may differ and should set this property appropriately.
113 */
52862242 114 DEFINE_PROP_UINT32("num-irq", A15MPPrivState, num_irq, 160),
5d782e08
PM
115 DEFINE_PROP_END_OF_LIST(),
116};
117
118static void a15mp_priv_class_init(ObjectClass *klass, void *data)
119{
120 DeviceClass *dc = DEVICE_CLASS(klass);
121 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
122 k->init = a15mp_priv_init;
123 dc->props = a15mp_priv_properties;
4637a027 124 /* We currently have no savable state */
5d782e08
PM
125}
126
8c43a6f0 127static const TypeInfo a15mp_priv_info = {
97da11d8 128 .name = TYPE_A15MPCORE_PRIV,
5d782e08
PM
129 .parent = TYPE_SYS_BUS_DEVICE,
130 .instance_size = sizeof(A15MPPrivState),
131 .class_init = a15mp_priv_class_init,
132};
133
134static void a15mp_register_types(void)
135{
136 type_register_static(&a15mp_priv_info);
137}
138
139type_init(a15mp_register_types)