]> git.proxmox.com Git - qemu.git/blame - hw/g364fb.c
acpi_piix4: Re-define PCI hotplug eject register read
[qemu.git] / hw / g364fb.c
CommitLineData
1fc3d392
AJ
1/*
2 * QEMU G364 framebuffer Emulator.
3 *
97a3f6ff 4 * Copyright (c) 2007-2011 Herve Poussineau
1fc3d392
AJ
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; either version 2 of
9 * the License, or (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
fad6cb1a 16 * You should have received a copy of the GNU General Public License along
8167ee88 17 * with this program; if not, see <http://www.gnu.org/licenses/>.
1fc3d392
AJ
18 */
19
20#include "hw.h"
21#include "console.h"
22#include "pixel_ops.h"
b213b370 23#include "trace.h"
97a3f6ff 24#include "sysbus.h"
0add30cf 25
1fc3d392 26typedef struct G364State {
0add30cf
AJ
27 /* hardware */
28 uint8_t *vram;
97a3f6ff 29 uint32_t vram_size;
0add30cf 30 qemu_irq irq;
97a3f6ff
HP
31 MemoryRegion mem_vram;
32 MemoryRegion mem_ctrl;
0add30cf
AJ
33 /* registers */
34 uint8_t color_palette[256][3];
35 uint8_t cursor_palette[3][3];
36 uint16_t cursor[512];
37 uint32_t cursor_position;
1fc3d392 38 uint32_t ctla;
0add30cf
AJ
39 uint32_t top_of_screen;
40 uint32_t width, height; /* in pixels */
1fc3d392
AJ
41 /* display refresh support */
42 DisplayState *ds;
0add30cf
AJ
43 int depth;
44 int blanked;
1fc3d392
AJ
45} G364State;
46
97a3f6ff
HP
47#define REG_BOOT 0x000000
48#define REG_DISPLAY 0x000118
49#define REG_VDISPLAY 0x000150
50#define REG_CTLA 0x000300
51#define REG_TOP 0x000400
52#define REG_CURS_PAL 0x000508
53#define REG_CURS_POS 0x000638
54#define REG_CLR_PAL 0x000800
55#define REG_CURS_PAT 0x001000
56#define REG_RESET 0x100000
0add30cf
AJ
57
58#define CTLA_FORCE_BLANK 0x00000400
59#define CTLA_NO_CURSOR 0x00800000
60
1213406b
BS
61#define G364_PAGE_SIZE 4096
62
97a3f6ff 63static inline int check_dirty(G364State *s, ram_addr_t page)
0add30cf 64{
cd7a45c9
BS
65 return memory_region_get_dirty(&s->mem_vram, page, G364_PAGE_SIZE,
66 DIRTY_MEMORY_VGA);
0add30cf
AJ
67}
68
69static inline void reset_dirty(G364State *s,
c227f099 70 ram_addr_t page_min, ram_addr_t page_max)
0add30cf 71{
97a3f6ff
HP
72 memory_region_reset_dirty(&s->mem_vram,
73 page_min,
1213406b 74 page_max + G364_PAGE_SIZE - page_min - 1,
97a3f6ff 75 DIRTY_MEMORY_VGA);
0add30cf
AJ
76}
77
78static void g364fb_draw_graphic8(G364State *s)
1fc3d392 79{
0add30cf
AJ
80 int i, w;
81 uint8_t *vram;
82 uint8_t *data_display, *dd;
c227f099 83 ram_addr_t page, page_min, page_max;
0add30cf
AJ
84 int x, y;
85 int xmin, xmax;
86 int ymin, ymax;
87 int xcursor, ycursor;
88 unsigned int (*rgb_to_pixel)(unsigned int r, unsigned int g, unsigned int b);
89
0e1f5a0c 90 switch (ds_get_bits_per_pixel(s->ds)) {
1fc3d392 91 case 8:
0add30cf
AJ
92 rgb_to_pixel = rgb_to_pixel8;
93 w = 1;
1fc3d392
AJ
94 break;
95 case 15:
0add30cf
AJ
96 rgb_to_pixel = rgb_to_pixel15;
97 w = 2;
1fc3d392
AJ
98 break;
99 case 16:
0add30cf
AJ
100 rgb_to_pixel = rgb_to_pixel16;
101 w = 2;
1fc3d392
AJ
102 break;
103 case 32:
0add30cf
AJ
104 rgb_to_pixel = rgb_to_pixel32;
105 w = 4;
1fc3d392
AJ
106 break;
107 default:
b213b370
HP
108 hw_error("g364: unknown host depth %d",
109 ds_get_bits_per_pixel(s->ds));
1fc3d392
AJ
110 return;
111 }
112
97a3f6ff 113 page = 0;
c227f099 114 page_min = (ram_addr_t)-1;
0add30cf
AJ
115 page_max = 0;
116
117 x = y = 0;
118 xmin = s->width;
119 xmax = 0;
120 ymin = s->height;
121 ymax = 0;
122
123 if (!(s->ctla & CTLA_NO_CURSOR)) {
124 xcursor = s->cursor_position >> 12;
125 ycursor = s->cursor_position & 0xfff;
126 } else {
127 xcursor = ycursor = -65;
128 }
129
130 vram = s->vram + s->top_of_screen;
131 /* XXX: out of range in vram? */
132 data_display = dd = ds_get_data(s->ds);
133 while (y < s->height) {
97a3f6ff 134 if (check_dirty(s, page)) {
0add30cf
AJ
135 if (y < ymin)
136 ymin = ymax = y;
c227f099 137 if (page_min == (ram_addr_t)-1)
0add30cf
AJ
138 page_min = page;
139 page_max = page;
140 if (x < xmin)
141 xmin = x;
1213406b 142 for (i = 0; i < G364_PAGE_SIZE; i++) {
0add30cf
AJ
143 uint8_t index;
144 unsigned int color;
145 if (unlikely((y >= ycursor && y < ycursor + 64) &&
146 (x >= xcursor && x < xcursor + 64))) {
147 /* pointer area */
148 int xdiff = x - xcursor;
149 uint16_t curs = s->cursor[(y - ycursor) * 8 + xdiff / 8];
150 int op = (curs >> ((xdiff & 7) * 2)) & 3;
151 if (likely(op == 0)) {
152 /* transparent */
153 index = *vram;
154 color = (*rgb_to_pixel)(
155 s->color_palette[index][0],
156 s->color_palette[index][1],
157 s->color_palette[index][2]);
158 } else {
159 /* get cursor color */
160 index = op - 1;
161 color = (*rgb_to_pixel)(
162 s->cursor_palette[index][0],
163 s->cursor_palette[index][1],
164 s->cursor_palette[index][2]);
165 }
166 } else {
167 /* normal area */
168 index = *vram;
169 color = (*rgb_to_pixel)(
170 s->color_palette[index][0],
171 s->color_palette[index][1],
172 s->color_palette[index][2]);
173 }
174 memcpy(dd, &color, w);
175 dd += w;
176 x++;
177 vram++;
178 if (x == s->width) {
179 xmax = s->width - 1;
180 y++;
181 if (y == s->height) {
182 ymax = s->height - 1;
183 goto done;
184 }
185 data_display = dd = data_display + ds_get_linesize(s->ds);
186 xmin = 0;
187 x = 0;
188 }
189 }
190 if (x > xmax)
191 xmax = x;
192 if (y > ymax)
193 ymax = y;
194 } else {
195 int dy;
c227f099 196 if (page_min != (ram_addr_t)-1) {
0add30cf 197 reset_dirty(s, page_min, page_max);
c227f099 198 page_min = (ram_addr_t)-1;
0add30cf
AJ
199 page_max = 0;
200 dpy_update(s->ds, xmin, ymin, xmax - xmin + 1, ymax - ymin + 1);
201 xmin = s->width;
202 xmax = 0;
203 ymin = s->height;
204 ymax = 0;
205 }
1213406b 206 x += G364_PAGE_SIZE;
0add30cf
AJ
207 dy = x / s->width;
208 x = x % s->width;
209 y += dy;
1213406b 210 vram += G364_PAGE_SIZE;
0add30cf
AJ
211 data_display += dy * ds_get_linesize(s->ds);
212 dd = data_display + x * w;
213 }
1213406b 214 page += G364_PAGE_SIZE;
0add30cf
AJ
215 }
216
217done:
c227f099 218 if (page_min != (ram_addr_t)-1) {
0add30cf
AJ
219 dpy_update(s->ds, xmin, ymin, xmax - xmin + 1, ymax - ymin + 1);
220 reset_dirty(s, page_min, page_max);
221 }
1fc3d392
AJ
222}
223
0add30cf 224static void g364fb_draw_blank(G364State *s)
1fc3d392
AJ
225{
226 int i, w;
227 uint8_t *d;
228
0add30cf
AJ
229 if (s->blanked) {
230 /* Screen is already blank. No need to redraw it */
1fc3d392 231 return;
0add30cf 232 }
1fc3d392 233
0add30cf 234 w = s->width * ((ds_get_bits_per_pixel(s->ds) + 7) >> 3);
0e1f5a0c 235 d = ds_get_data(s->ds);
0add30cf 236 for (i = 0; i < s->height; i++) {
1fc3d392 237 memset(d, 0, w);
0e1f5a0c 238 d += ds_get_linesize(s->ds);
1fc3d392 239 }
221bb2d5 240
0add30cf
AJ
241 dpy_update(s->ds, 0, 0, s->width, s->height);
242 s->blanked = 1;
1fc3d392
AJ
243}
244
1fc3d392
AJ
245static void g364fb_update_display(void *opaque)
246{
247 G364State *s = opaque;
1fc3d392 248
e9a07334
JK
249 qemu_flush_coalesced_mmio_buffer();
250
0add30cf 251 if (s->width == 0 || s->height == 0)
221bb2d5
AJ
252 return;
253
0add30cf
AJ
254 if (s->width != ds_get_width(s->ds) || s->height != ds_get_height(s->ds)) {
255 qemu_console_resize(s->ds, s->width, s->height);
221bb2d5 256 }
0add30cf
AJ
257
258 if (s->ctla & CTLA_FORCE_BLANK) {
259 g364fb_draw_blank(s);
260 } else if (s->depth == 8) {
261 g364fb_draw_graphic8(s);
262 } else {
b213b370 263 error_report("g364: unknown guest depth %d", s->depth);
1fc3d392 264 }
0add30cf
AJ
265
266 qemu_irq_raise(s->irq);
1fc3d392
AJ
267}
268
86178a57 269static inline void g364fb_invalidate_display(void *opaque)
1fc3d392
AJ
270{
271 G364State *s = opaque;
0add30cf
AJ
272
273 s->blanked = 0;
fd4aa979 274 memory_region_set_dirty(&s->mem_vram, 0, s->vram_size);
1fc3d392
AJ
275}
276
97a3f6ff 277static void g364fb_reset(G364State *s)
1fc3d392 278{
0add30cf
AJ
279 qemu_irq_lower(s->irq);
280
281 memset(s->color_palette, 0, sizeof(s->color_palette));
282 memset(s->cursor_palette, 0, sizeof(s->cursor_palette));
283 memset(s->cursor, 0, sizeof(s->cursor));
284 s->cursor_position = 0;
285 s->ctla = 0;
286 s->top_of_screen = 0;
287 s->width = s->height = 0;
288 memset(s->vram, 0, s->vram_size);
97a3f6ff 289 g364fb_invalidate_display(s);
1fc3d392
AJ
290}
291
45efb161 292static void g364fb_screen_dump(void *opaque, const char *filename, bool cswitch)
1fc3d392
AJ
293{
294 G364State *s = opaque;
295 int y, x;
296 uint8_t index;
297 uint8_t *data_buffer;
298 FILE *f;
299
e9a07334
JK
300 qemu_flush_coalesced_mmio_buffer();
301
0add30cf 302 if (s->depth != 8) {
b213b370 303 error_report("g364: unknown guest depth %d", s->depth);
0add30cf
AJ
304 return;
305 }
306
1fc3d392
AJ
307 f = fopen(filename, "wb");
308 if (!f)
309 return;
310
0add30cf
AJ
311 if (s->ctla & CTLA_FORCE_BLANK) {
312 /* blank screen */
313 fprintf(f, "P4\n%d %d\n",
314 s->width, s->height);
315 for (y = 0; y < s->height; y++)
316 for (x = 0; x < s->width; x++)
317 fputc(0, f);
318 } else {
319 data_buffer = s->vram + s->top_of_screen;
320 fprintf(f, "P6\n%d %d\n%d\n",
321 s->width, s->height, 255);
322 for (y = 0; y < s->height; y++)
323 for (x = 0; x < s->width; x++, data_buffer++) {
324 index = *data_buffer;
325 fputc(s->color_palette[index][0], f);
326 fputc(s->color_palette[index][1], f);
327 fputc(s->color_palette[index][2], f);
1fc3d392 328 }
0add30cf
AJ
329 }
330
1fc3d392
AJ
331 fclose(f);
332}
333
334/* called for accesses to io ports */
97a3f6ff
HP
335static uint64_t g364fb_ctrl_read(void *opaque,
336 target_phys_addr_t addr,
337 unsigned int size)
1fc3d392 338{
0add30cf 339 G364State *s = opaque;
1fc3d392
AJ
340 uint32_t val;
341
0add30cf
AJ
342 if (addr >= REG_CURS_PAT && addr < REG_CURS_PAT + 0x1000) {
343 /* cursor pattern */
344 int idx = (addr - REG_CURS_PAT) >> 3;
345 val = s->cursor[idx];
346 } else if (addr >= REG_CURS_PAL && addr < REG_CURS_PAL + 0x18) {
347 /* cursor palette */
348 int idx = (addr - REG_CURS_PAL) >> 3;
349 val = ((uint32_t)s->cursor_palette[idx][0] << 16);
350 val |= ((uint32_t)s->cursor_palette[idx][1] << 8);
351 val |= ((uint32_t)s->cursor_palette[idx][2] << 0);
352 } else {
353 switch (addr) {
0add30cf
AJ
354 case REG_DISPLAY:
355 val = s->width / 4;
356 break;
357 case REG_VDISPLAY:
358 val = s->height * 2;
359 break;
360 case REG_CTLA:
361 val = s->ctla;
362 break;
363 default:
364 {
b213b370
HP
365 error_report("g364: invalid read at [" TARGET_FMT_plx "]",
366 addr);
0add30cf
AJ
367 val = 0;
368 break;
369 }
370 }
1fc3d392
AJ
371 }
372
b213b370 373 trace_g364fb_read(addr, val);
1fc3d392
AJ
374
375 return val;
376}
377
0add30cf 378static void g364fb_update_depth(G364State *s)
1fc3d392 379{
38972938 380 static const int depths[8] = { 1, 2, 4, 8, 15, 16, 0 };
0add30cf
AJ
381 s->depth = depths[(s->ctla & 0x00700000) >> 20];
382}
1fc3d392 383
0add30cf
AJ
384static void g364_invalidate_cursor_position(G364State *s)
385{
fd4aa979 386 int ymin, ymax, start, end;
1fc3d392 387
0add30cf
AJ
388 /* invalidate only near the cursor */
389 ymin = s->cursor_position & 0xfff;
390 ymax = MIN(s->height, ymin + 64);
391 start = ymin * ds_get_linesize(s->ds);
392 end = (ymax + 1) * ds_get_linesize(s->ds);
1fc3d392 393
fd4aa979 394 memory_region_set_dirty(&s->mem_vram, start, end - start);
0add30cf
AJ
395}
396
97a3f6ff
HP
397static void g364fb_ctrl_write(void *opaque,
398 target_phys_addr_t addr,
399 uint64_t val,
400 unsigned int size)
0add30cf
AJ
401{
402 G364State *s = opaque;
403
b213b370 404 trace_g364fb_write(addr, val);
0add30cf
AJ
405
406 if (addr >= REG_CLR_PAL && addr < REG_CLR_PAL + 0x800) {
1fc3d392 407 /* color palette */
0add30cf
AJ
408 int idx = (addr - REG_CLR_PAL) >> 3;
409 s->color_palette[idx][0] = (val >> 16) & 0xff;
410 s->color_palette[idx][1] = (val >> 8) & 0xff;
411 s->color_palette[idx][2] = val & 0xff;
412 g364fb_invalidate_display(s);
413 } else if (addr >= REG_CURS_PAT && addr < REG_CURS_PAT + 0x1000) {
414 /* cursor pattern */
415 int idx = (addr - REG_CURS_PAT) >> 3;
416 s->cursor[idx] = val;
417 g364fb_invalidate_display(s);
418 } else if (addr >= REG_CURS_PAL && addr < REG_CURS_PAL + 0x18) {
419 /* cursor palette */
420 int idx = (addr - REG_CURS_PAL) >> 3;
421 s->cursor_palette[idx][0] = (val >> 16) & 0xff;
422 s->cursor_palette[idx][1] = (val >> 8) & 0xff;
423 s->cursor_palette[idx][2] = val & 0xff;
424 g364fb_invalidate_display(s);
1fc3d392
AJ
425 } else {
426 switch (addr) {
97a3f6ff
HP
427 case REG_BOOT: /* Boot timing */
428 case 0x00108: /* Line timing: half sync */
429 case 0x00110: /* Line timing: back porch */
430 case 0x00120: /* Line timing: short display */
431 case 0x00128: /* Frame timing: broad pulse */
432 case 0x00130: /* Frame timing: v sync */
433 case 0x00138: /* Frame timing: v preequalise */
434 case 0x00140: /* Frame timing: v postequalise */
435 case 0x00148: /* Frame timing: v blank */
436 case 0x00158: /* Line timing: line time */
437 case 0x00160: /* Frame store: line start */
438 case 0x00168: /* vram cycle: mem init */
439 case 0x00170: /* vram cycle: transfer delay */
440 case 0x00200: /* vram cycle: mask register */
441 /* ignore */
442 break;
443 case REG_TOP:
444 s->top_of_screen = val;
445 g364fb_invalidate_display(s);
446 break;
447 case REG_DISPLAY:
448 s->width = val * 4;
449 break;
450 case REG_VDISPLAY:
451 s->height = val / 2;
452 break;
453 case REG_CTLA:
454 s->ctla = val;
455 g364fb_update_depth(s);
456 g364fb_invalidate_display(s);
457 break;
458 case REG_CURS_POS:
459 g364_invalidate_cursor_position(s);
460 s->cursor_position = val;
461 g364_invalidate_cursor_position(s);
462 break;
463 case REG_RESET:
464 g364fb_reset(s);
465 break;
466 default:
467 error_report("g364: invalid write of 0x%" PRIx64
468 " at [" TARGET_FMT_plx "]", val, addr);
469 break;
1fc3d392
AJ
470 }
471 }
0add30cf 472 qemu_irq_lower(s->irq);
1fc3d392
AJ
473}
474
97a3f6ff
HP
475static const MemoryRegionOps g364fb_ctrl_ops = {
476 .read = g364fb_ctrl_read,
477 .write = g364fb_ctrl_write,
478 .endianness = DEVICE_LITTLE_ENDIAN,
479 .impl.min_access_size = 4,
480 .impl.max_access_size = 4,
1fc3d392
AJ
481};
482
97a3f6ff 483static int g364fb_post_load(void *opaque, int version_id)
1fc3d392
AJ
484{
485 G364State *s = opaque;
0add30cf
AJ
486
487 /* force refresh */
488 g364fb_update_depth(s);
489 g364fb_invalidate_display(s);
1fc3d392 490
0add30cf 491 return 0;
1fc3d392
AJ
492}
493
97a3f6ff
HP
494static const VMStateDescription vmstate_g364fb = {
495 .name = "g364fb",
496 .version_id = 1,
497 .minimum_version_id = 1,
498 .minimum_version_id_old = 1,
499 .post_load = g364fb_post_load,
500 .fields = (VMStateField[]) {
501 VMSTATE_VBUFFER_UINT32(vram, G364State, 1, NULL, 0, vram_size),
502 VMSTATE_BUFFER_UNSAFE(color_palette, G364State, 0, 256 * 3),
503 VMSTATE_BUFFER_UNSAFE(cursor_palette, G364State, 0, 9),
504 VMSTATE_UINT16_ARRAY(cursor, G364State, 512),
505 VMSTATE_UINT32(cursor_position, G364State),
506 VMSTATE_UINT32(ctla, G364State),
507 VMSTATE_UINT32(top_of_screen, G364State),
508 VMSTATE_UINT32(width, G364State),
509 VMSTATE_UINT32(height, G364State),
510 VMSTATE_END_OF_LIST()
511 }
512};
1fc3d392 513
97a3f6ff 514static void g364fb_init(DeviceState *dev, G364State *s)
1fc3d392 515{
97a3f6ff 516 s->vram = g_malloc0(s->vram_size);
1fc3d392 517
3023f332
AL
518 s->ds = graphic_console_init(g364fb_update_display,
519 g364fb_invalidate_display,
520 g364fb_screen_dump, NULL, s);
1fc3d392 521
97a3f6ff 522 memory_region_init_io(&s->mem_ctrl, &g364fb_ctrl_ops, s, "ctrl", 0x180000);
c5705a77 523 memory_region_init_ram_ptr(&s->mem_vram, "vram",
97a3f6ff 524 s->vram_size, s->vram);
c5705a77 525 vmstate_register_ram(&s->mem_vram, dev);
97a3f6ff
HP
526 memory_region_set_coalescing(&s->mem_vram);
527}
528
529typedef struct {
530 SysBusDevice busdev;
531 G364State g364;
532} G364SysBusState;
1fc3d392 533
97a3f6ff
HP
534static int g364fb_sysbus_init(SysBusDevice *dev)
535{
536 G364State *s = &FROM_SYSBUS(G364SysBusState, dev)->g364;
537
538 g364fb_init(&dev->qdev, s);
539 sysbus_init_irq(dev, &s->irq);
750ecd44
AK
540 sysbus_init_mmio(dev, &s->mem_ctrl);
541 sysbus_init_mmio(dev, &s->mem_vram);
1fc3d392
AJ
542
543 return 0;
544}
97a3f6ff
HP
545
546static void g364fb_sysbus_reset(DeviceState *d)
547{
548 G364SysBusState *s = DO_UPCAST(G364SysBusState, busdev.qdev, d);
549 g364fb_reset(&s->g364);
550}
551
999e12bb
AL
552static Property g364fb_sysbus_properties[] = {
553 DEFINE_PROP_HEX32("vram_size", G364SysBusState, g364.vram_size,
554 8 * 1024 * 1024),
555 DEFINE_PROP_END_OF_LIST(),
556};
557
558static void g364fb_sysbus_class_init(ObjectClass *klass, void *data)
559{
39bffca2 560 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
561 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
562
563 k->init = g364fb_sysbus_init;
39bffca2
AL
564 dc->desc = "G364 framebuffer";
565 dc->reset = g364fb_sysbus_reset;
566 dc->vmsd = &vmstate_g364fb;
567 dc->props = g364fb_sysbus_properties;
999e12bb
AL
568}
569
39bffca2
AL
570static TypeInfo g364fb_sysbus_info = {
571 .name = "sysbus-g364",
572 .parent = TYPE_SYS_BUS_DEVICE,
573 .instance_size = sizeof(G364SysBusState),
574 .class_init = g364fb_sysbus_class_init,
97a3f6ff
HP
575};
576
83f7d43a 577static void g364fb_register_types(void)
97a3f6ff 578{
39bffca2 579 type_register_static(&g364fb_sysbus_info);
97a3f6ff
HP
580}
581
83f7d43a 582type_init(g364fb_register_types)