]> git.proxmox.com Git - mirror_qemu.git/blame - hw/i386/pc.c
coccinelle: add g_assert_cmp* to macro file
[mirror_qemu.git] / hw / i386 / pc.c
CommitLineData
80cabfad
FB
1/*
2 * QEMU PC System Emulator
5fafdf24 3 *
80cabfad 4 * Copyright (c) 2003-2004 Fabrice Bellard
5fafdf24 5 *
80cabfad
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
b6a0aa05 24#include "qemu/osdep.h"
83c9f4ca 25#include "hw/hw.h"
0d09e41a
PB
26#include "hw/i386/pc.h"
27#include "hw/char/serial.h"
28#include "hw/i386/apic.h"
54a40293
EH
29#include "hw/i386/topology.h"
30#include "sysemu/cpus.h"
0d09e41a 31#include "hw/block/fdc.h"
83c9f4ca
PB
32#include "hw/ide.h"
33#include "hw/pci/pci.h"
2118196b 34#include "hw/pci/pci_bus.h"
0d09e41a
PB
35#include "hw/nvram/fw_cfg.h"
36#include "hw/timer/hpet.h"
60d8f328 37#include "hw/smbios/smbios.h"
83c9f4ca 38#include "hw/loader.h"
ca20cf32 39#include "elf.h"
47b43a1f 40#include "multiboot.h"
0d09e41a
PB
41#include "hw/timer/mc146818rtc.h"
42#include "hw/timer/i8254.h"
43#include "hw/audio/pcspk.h"
83c9f4ca
PB
44#include "hw/pci/msi.h"
45#include "hw/sysbus.h"
9c17d615 46#include "sysemu/sysemu.h"
e35704ba 47#include "sysemu/numa.h"
9c17d615 48#include "sysemu/kvm.h"
b1c12027 49#include "sysemu/qtest.h"
1d31f66b 50#include "kvm_i386.h"
0d09e41a 51#include "hw/xen/xen.h"
4be74634 52#include "sysemu/block-backend.h"
0d09e41a 53#include "hw/block/block.h"
a19cbfb3 54#include "ui/qemu-spice.h"
022c62cb
PB
55#include "exec/memory.h"
56#include "exec/address-spaces.h"
9c17d615 57#include "sysemu/arch_init.h"
1de7afc9 58#include "qemu/bitmap.h"
0c764a9d 59#include "qemu/config-file.h"
d49b6836 60#include "qemu/error-report.h"
0445259b 61#include "hw/acpi/acpi.h"
5ff020b7 62#include "hw/acpi/cpu_hotplug.h"
c649983b 63#include "hw/boards.h"
39848901 64#include "hw/pci/pci_host.h"
72c194f7 65#include "acpi-build.h"
95bee274 66#include "hw/mem/pc-dimm.h"
bf1e8939 67#include "qapi/visitor.h"
d1048bef 68#include "qapi-visit.h"
15eafc2e 69#include "qom/cpu.h"
80cabfad 70
471fd342
BS
71/* debug PC/ISA interrupts */
72//#define DEBUG_IRQ
73
74#ifdef DEBUG_IRQ
75#define DPRINTF(fmt, ...) \
76 do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
77#else
78#define DPRINTF(fmt, ...)
79#endif
80
8a92ea2f 81#define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0)
b6f6e3d3 82#define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1)
6b35e7bf 83#define FW_CFG_IRQ0_OVERRIDE (FW_CFG_ARCH_LOCAL + 2)
4c5b10b7 84#define FW_CFG_E820_TABLE (FW_CFG_ARCH_LOCAL + 3)
40ac17cd 85#define FW_CFG_HPET (FW_CFG_ARCH_LOCAL + 4)
80cabfad 86
4c5b10b7
JS
87#define E820_NR_ENTRIES 16
88
89struct e820_entry {
90 uint64_t address;
91 uint64_t length;
92 uint32_t type;
541dc0d4 93} QEMU_PACKED __attribute((__aligned__(4)));
4c5b10b7
JS
94
95struct e820_table {
96 uint32_t count;
97 struct e820_entry entry[E820_NR_ENTRIES];
541dc0d4 98} QEMU_PACKED __attribute((__aligned__(4)));
4c5b10b7 99
7d67110f
GH
100static struct e820_table e820_reserve;
101static struct e820_entry *e820_table;
102static unsigned e820_entries;
dd703b99 103struct hpet_fw_config hpet_cfg = {.count = UINT8_MAX};
4c5b10b7 104
b881fbe9 105void gsi_handler(void *opaque, int n, int level)
1452411b 106{
b881fbe9 107 GSIState *s = opaque;
1452411b 108
b881fbe9
JK
109 DPRINTF("pc: %s GSI %d\n", level ? "raising" : "lowering", n);
110 if (n < ISA_NUM_IRQS) {
111 qemu_set_irq(s->i8259_irq[n], level);
1632dc6a 112 }
b881fbe9 113 qemu_set_irq(s->ioapic_irq[n], level);
2e9947d2 114}
1452411b 115
258711c6
JG
116static void ioport80_write(void *opaque, hwaddr addr, uint64_t data,
117 unsigned size)
80cabfad
FB
118{
119}
120
c02e1eac
JG
121static uint64_t ioport80_read(void *opaque, hwaddr addr, unsigned size)
122{
a6fc23e5 123 return 0xffffffffffffffffULL;
c02e1eac
JG
124}
125
f929aad6 126/* MSDOS compatibility mode FPU exception support */
d537cf6c 127static qemu_irq ferr_irq;
8e78eb28
IY
128
129void pc_register_ferr_irq(qemu_irq irq)
130{
131 ferr_irq = irq;
132}
133
f929aad6
FB
134/* XXX: add IGNNE support */
135void cpu_set_ferr(CPUX86State *s)
136{
d537cf6c 137 qemu_irq_raise(ferr_irq);
f929aad6
FB
138}
139
258711c6
JG
140static void ioportF0_write(void *opaque, hwaddr addr, uint64_t data,
141 unsigned size)
f929aad6 142{
d537cf6c 143 qemu_irq_lower(ferr_irq);
f929aad6
FB
144}
145
c02e1eac
JG
146static uint64_t ioportF0_read(void *opaque, hwaddr addr, unsigned size)
147{
a6fc23e5 148 return 0xffffffffffffffffULL;
c02e1eac
JG
149}
150
28ab0e2e 151/* TSC handling */
28ab0e2e
FB
152uint64_t cpu_get_tsc(CPUX86State *env)
153{
4a1418e0 154 return cpu_get_ticks();
28ab0e2e
FB
155}
156
3de388f6 157/* IRQ handling */
4a8fa5dc 158int cpu_get_pic_interrupt(CPUX86State *env)
3de388f6 159{
02e51483 160 X86CPU *cpu = x86_env_get_cpu(env);
3de388f6
FB
161 int intno;
162
02e51483 163 intno = apic_get_interrupt(cpu->apic_state);
3de388f6 164 if (intno >= 0) {
3de388f6
FB
165 return intno;
166 }
3de388f6 167 /* read the irq from the PIC */
02e51483 168 if (!apic_accept_pic_intr(cpu->apic_state)) {
0e21e12b 169 return -1;
cf6d64bf 170 }
0e21e12b 171
3de388f6
FB
172 intno = pic_read_irq(isa_pic);
173 return intno;
174}
175
d537cf6c 176static void pic_irq_request(void *opaque, int irq, int level)
3de388f6 177{
182735ef
AF
178 CPUState *cs = first_cpu;
179 X86CPU *cpu = X86_CPU(cs);
a5b38b51 180
471fd342 181 DPRINTF("pic_irqs: %s irq %d\n", level? "raise" : "lower", irq);
02e51483 182 if (cpu->apic_state) {
bdc44640 183 CPU_FOREACH(cs) {
182735ef 184 cpu = X86_CPU(cs);
02e51483
CF
185 if (apic_accept_pic_intr(cpu->apic_state)) {
186 apic_deliver_pic_intr(cpu->apic_state, level);
cf6d64bf 187 }
d5529471
AJ
188 }
189 } else {
d8ed887b 190 if (level) {
c3affe56 191 cpu_interrupt(cs, CPU_INTERRUPT_HARD);
d8ed887b
AF
192 } else {
193 cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
194 }
a5b38b51 195 }
3de388f6
FB
196}
197
b0a21b53
FB
198/* PC cmos mappings */
199
80cabfad
FB
200#define REG_EQUIPMENT_BYTE 0x14
201
bda05509 202int cmos_get_fd_drive_type(FloppyDriveType fd0)
777428f2
FB
203{
204 int val;
205
206 switch (fd0) {
2da44dd0 207 case FLOPPY_DRIVE_TYPE_144:
777428f2
FB
208 /* 1.44 Mb 3"5 drive */
209 val = 4;
210 break;
2da44dd0 211 case FLOPPY_DRIVE_TYPE_288:
777428f2
FB
212 /* 2.88 Mb 3"5 drive */
213 val = 5;
214 break;
2da44dd0 215 case FLOPPY_DRIVE_TYPE_120:
777428f2
FB
216 /* 1.2 Mb 5"5 drive */
217 val = 2;
218 break;
2da44dd0 219 case FLOPPY_DRIVE_TYPE_NONE:
777428f2
FB
220 default:
221 val = 0;
222 break;
223 }
224 return val;
225}
226
9139046c
MA
227static void cmos_init_hd(ISADevice *s, int type_ofs, int info_ofs,
228 int16_t cylinders, int8_t heads, int8_t sectors)
ba6c2377 229{
ba6c2377
FB
230 rtc_set_memory(s, type_ofs, 47);
231 rtc_set_memory(s, info_ofs, cylinders);
232 rtc_set_memory(s, info_ofs + 1, cylinders >> 8);
233 rtc_set_memory(s, info_ofs + 2, heads);
234 rtc_set_memory(s, info_ofs + 3, 0xff);
235 rtc_set_memory(s, info_ofs + 4, 0xff);
236 rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3));
237 rtc_set_memory(s, info_ofs + 6, cylinders);
238 rtc_set_memory(s, info_ofs + 7, cylinders >> 8);
239 rtc_set_memory(s, info_ofs + 8, sectors);
240}
241
6ac0e82d
AZ
242/* convert boot_device letter to something recognizable by the bios */
243static int boot_device2nibble(char boot_device)
244{
245 switch(boot_device) {
246 case 'a':
247 case 'b':
248 return 0x01; /* floppy boot */
249 case 'c':
250 return 0x02; /* hard drive boot */
251 case 'd':
252 return 0x03; /* CD-ROM boot */
253 case 'n':
254 return 0x04; /* Network boot */
255 }
256 return 0;
257}
258
ddcd5531 259static void set_boot_dev(ISADevice *s, const char *boot_device, Error **errp)
0ecdffbb
AJ
260{
261#define PC_MAX_BOOT_DEVICES 3
0ecdffbb
AJ
262 int nbds, bds[3] = { 0, };
263 int i;
264
265 nbds = strlen(boot_device);
266 if (nbds > PC_MAX_BOOT_DEVICES) {
ddcd5531
GA
267 error_setg(errp, "Too many boot devices for PC");
268 return;
0ecdffbb
AJ
269 }
270 for (i = 0; i < nbds; i++) {
271 bds[i] = boot_device2nibble(boot_device[i]);
272 if (bds[i] == 0) {
ddcd5531
GA
273 error_setg(errp, "Invalid boot device for PC: '%c'",
274 boot_device[i]);
275 return;
0ecdffbb
AJ
276 }
277 }
278 rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
d9346e81 279 rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1));
0ecdffbb
AJ
280}
281
ddcd5531 282static void pc_boot_set(void *opaque, const char *boot_device, Error **errp)
d9346e81 283{
ddcd5531 284 set_boot_dev(opaque, boot_device, errp);
d9346e81
MA
285}
286
7444ca4e
LE
287static void pc_cmos_init_floppy(ISADevice *rtc_state, ISADevice *floppy)
288{
289 int val, nb, i;
2da44dd0
JS
290 FloppyDriveType fd_type[2] = { FLOPPY_DRIVE_TYPE_NONE,
291 FLOPPY_DRIVE_TYPE_NONE };
7444ca4e
LE
292
293 /* floppy type */
294 if (floppy) {
295 for (i = 0; i < 2; i++) {
296 fd_type[i] = isa_fdc_get_drive_type(floppy, i);
297 }
298 }
299 val = (cmos_get_fd_drive_type(fd_type[0]) << 4) |
300 cmos_get_fd_drive_type(fd_type[1]);
301 rtc_set_memory(rtc_state, 0x10, val);
302
303 val = rtc_get_memory(rtc_state, REG_EQUIPMENT_BYTE);
304 nb = 0;
2da44dd0 305 if (fd_type[0] != FLOPPY_DRIVE_TYPE_NONE) {
7444ca4e
LE
306 nb++;
307 }
2da44dd0 308 if (fd_type[1] != FLOPPY_DRIVE_TYPE_NONE) {
7444ca4e
LE
309 nb++;
310 }
311 switch (nb) {
312 case 0:
313 break;
314 case 1:
315 val |= 0x01; /* 1 drive, ready for boot */
316 break;
317 case 2:
318 val |= 0x41; /* 2 drives, ready for boot */
319 break;
320 }
321 rtc_set_memory(rtc_state, REG_EQUIPMENT_BYTE, val);
322}
323
c0897e0c
MA
324typedef struct pc_cmos_init_late_arg {
325 ISADevice *rtc_state;
9139046c 326 BusState *idebus[2];
c0897e0c
MA
327} pc_cmos_init_late_arg;
328
b86f4613
LE
329typedef struct check_fdc_state {
330 ISADevice *floppy;
331 bool multiple;
332} CheckFdcState;
333
334static int check_fdc(Object *obj, void *opaque)
335{
336 CheckFdcState *state = opaque;
337 Object *fdc;
338 uint32_t iobase;
339 Error *local_err = NULL;
340
341 fdc = object_dynamic_cast(obj, TYPE_ISA_FDC);
342 if (!fdc) {
343 return 0;
344 }
345
346 iobase = object_property_get_int(obj, "iobase", &local_err);
347 if (local_err || iobase != 0x3f0) {
348 error_free(local_err);
349 return 0;
350 }
351
352 if (state->floppy) {
353 state->multiple = true;
354 } else {
355 state->floppy = ISA_DEVICE(obj);
356 }
357 return 0;
358}
359
360static const char * const fdc_container_path[] = {
361 "/unattached", "/peripheral", "/peripheral-anon"
362};
363
424e4a87
RK
364/*
365 * Locate the FDC at IO address 0x3f0, in order to configure the CMOS registers
366 * and ACPI objects.
367 */
368ISADevice *pc_find_fdc0(void)
369{
370 int i;
371 Object *container;
372 CheckFdcState state = { 0 };
373
374 for (i = 0; i < ARRAY_SIZE(fdc_container_path); i++) {
375 container = container_get(qdev_get_machine(), fdc_container_path[i]);
376 object_child_foreach(container, check_fdc, &state);
377 }
378
379 if (state.multiple) {
380 error_report("warning: multiple floppy disk controllers with "
433672b0
MA
381 "iobase=0x3f0 have been found");
382 error_printf("the one being picked for CMOS setup might not reflect "
424e4a87
RK
383 "your intent");
384 }
385
386 return state.floppy;
387}
388
c0897e0c
MA
389static void pc_cmos_init_late(void *opaque)
390{
391 pc_cmos_init_late_arg *arg = opaque;
392 ISADevice *s = arg->rtc_state;
9139046c
MA
393 int16_t cylinders;
394 int8_t heads, sectors;
c0897e0c 395 int val;
2adc99b2 396 int i, trans;
c0897e0c 397
9139046c
MA
398 val = 0;
399 if (ide_get_geometry(arg->idebus[0], 0,
400 &cylinders, &heads, &sectors) >= 0) {
401 cmos_init_hd(s, 0x19, 0x1b, cylinders, heads, sectors);
402 val |= 0xf0;
403 }
404 if (ide_get_geometry(arg->idebus[0], 1,
405 &cylinders, &heads, &sectors) >= 0) {
406 cmos_init_hd(s, 0x1a, 0x24, cylinders, heads, sectors);
407 val |= 0x0f;
408 }
409 rtc_set_memory(s, 0x12, val);
c0897e0c
MA
410
411 val = 0;
412 for (i = 0; i < 4; i++) {
9139046c
MA
413 /* NOTE: ide_get_geometry() returns the physical
414 geometry. It is always such that: 1 <= sects <= 63, 1
415 <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
416 geometry can be different if a translation is done. */
417 if (ide_get_geometry(arg->idebus[i / 2], i % 2,
418 &cylinders, &heads, &sectors) >= 0) {
2adc99b2
MA
419 trans = ide_get_bios_chs_trans(arg->idebus[i / 2], i % 2) - 1;
420 assert((trans & ~3) == 0);
421 val |= trans << (i * 2);
c0897e0c
MA
422 }
423 }
424 rtc_set_memory(s, 0x39, val);
425
424e4a87 426 pc_cmos_init_floppy(s, pc_find_fdc0());
b86f4613 427
c0897e0c
MA
428 qemu_unregister_reset(pc_cmos_init_late, opaque);
429}
430
23d30407 431void pc_cmos_init(PCMachineState *pcms,
220a8846 432 BusState *idebus0, BusState *idebus1,
63ffb564 433 ISADevice *s)
80cabfad 434{
7444ca4e 435 int val;
c0897e0c 436 static pc_cmos_init_late_arg arg;
b0a21b53 437
b0a21b53 438 /* various important CMOS locations needed by PC/Bochs bios */
80cabfad
FB
439
440 /* memory size */
e89001f7 441 /* base memory (first MiB) */
88076854 442 val = MIN(pcms->below_4g_mem_size / 1024, 640);
333190eb
FB
443 rtc_set_memory(s, 0x15, val);
444 rtc_set_memory(s, 0x16, val >> 8);
e89001f7 445 /* extended memory (next 64MiB) */
88076854
EH
446 if (pcms->below_4g_mem_size > 1024 * 1024) {
447 val = (pcms->below_4g_mem_size - 1024 * 1024) / 1024;
e89001f7
MA
448 } else {
449 val = 0;
450 }
80cabfad
FB
451 if (val > 65535)
452 val = 65535;
b0a21b53
FB
453 rtc_set_memory(s, 0x17, val);
454 rtc_set_memory(s, 0x18, val >> 8);
455 rtc_set_memory(s, 0x30, val);
456 rtc_set_memory(s, 0x31, val >> 8);
e89001f7 457 /* memory between 16MiB and 4GiB */
88076854
EH
458 if (pcms->below_4g_mem_size > 16 * 1024 * 1024) {
459 val = (pcms->below_4g_mem_size - 16 * 1024 * 1024) / 65536;
e89001f7 460 } else {
9da98861 461 val = 0;
e89001f7 462 }
80cabfad
FB
463 if (val > 65535)
464 val = 65535;
b0a21b53
FB
465 rtc_set_memory(s, 0x34, val);
466 rtc_set_memory(s, 0x35, val >> 8);
e89001f7 467 /* memory above 4GiB */
88076854 468 val = pcms->above_4g_mem_size / 65536;
e89001f7
MA
469 rtc_set_memory(s, 0x5b, val);
470 rtc_set_memory(s, 0x5c, val >> 8);
471 rtc_set_memory(s, 0x5d, val >> 16);
3b46e624 472
298e01b6
AJ
473 /* set the number of CPU */
474 rtc_set_memory(s, 0x5f, smp_cpus - 1);
2d996150 475
23d30407 476 object_property_add_link(OBJECT(pcms), "rtc_state",
2d996150 477 TYPE_ISA_DEVICE,
ec68007a 478 (Object **)&pcms->rtc,
2d996150
GZ
479 object_property_allow_set_link,
480 OBJ_PROP_LINK_UNREF_ON_RELEASE, &error_abort);
23d30407 481 object_property_set_link(OBJECT(pcms), OBJECT(s),
2d996150 482 "rtc_state", &error_abort);
298e01b6 483
007b0657 484 set_boot_dev(s, MACHINE(pcms)->boot_order, &error_fatal);
80cabfad 485
b0a21b53 486 val = 0;
b0a21b53
FB
487 val |= 0x02; /* FPU is there */
488 val |= 0x04; /* PS/2 mouse installed */
489 rtc_set_memory(s, REG_EQUIPMENT_BYTE, val);
490
b86f4613 491 /* hard drives and FDC */
c0897e0c 492 arg.rtc_state = s;
9139046c
MA
493 arg.idebus[0] = idebus0;
494 arg.idebus[1] = idebus1;
c0897e0c 495 qemu_register_reset(pc_cmos_init_late, &arg);
80cabfad
FB
496}
497
a0881c64
AF
498#define TYPE_PORT92 "port92"
499#define PORT92(obj) OBJECT_CHECK(Port92State, (obj), TYPE_PORT92)
500
4b78a802
BS
501/* port 92 stuff: could be split off */
502typedef struct Port92State {
a0881c64
AF
503 ISADevice parent_obj;
504
23af670e 505 MemoryRegion io;
4b78a802
BS
506 uint8_t outport;
507 qemu_irq *a20_out;
508} Port92State;
509
93ef4192
AG
510static void port92_write(void *opaque, hwaddr addr, uint64_t val,
511 unsigned size)
4b78a802
BS
512{
513 Port92State *s = opaque;
4700a316 514 int oldval = s->outport;
4b78a802 515
c5539cb4 516 DPRINTF("port92: write 0x%02" PRIx64 "\n", val);
4b78a802
BS
517 s->outport = val;
518 qemu_set_irq(*s->a20_out, (val >> 1) & 1);
4700a316 519 if ((val & 1) && !(oldval & 1)) {
4b78a802
BS
520 qemu_system_reset_request();
521 }
522}
523
93ef4192
AG
524static uint64_t port92_read(void *opaque, hwaddr addr,
525 unsigned size)
4b78a802
BS
526{
527 Port92State *s = opaque;
528 uint32_t ret;
529
530 ret = s->outport;
531 DPRINTF("port92: read 0x%02x\n", ret);
532 return ret;
533}
534
535static void port92_init(ISADevice *dev, qemu_irq *a20_out)
536{
a0881c64 537 Port92State *s = PORT92(dev);
4b78a802
BS
538
539 s->a20_out = a20_out;
540}
541
542static const VMStateDescription vmstate_port92_isa = {
543 .name = "port92",
544 .version_id = 1,
545 .minimum_version_id = 1,
d49805ae 546 .fields = (VMStateField[]) {
4b78a802
BS
547 VMSTATE_UINT8(outport, Port92State),
548 VMSTATE_END_OF_LIST()
549 }
550};
551
552static void port92_reset(DeviceState *d)
553{
a0881c64 554 Port92State *s = PORT92(d);
4b78a802
BS
555
556 s->outport &= ~1;
557}
558
23af670e 559static const MemoryRegionOps port92_ops = {
93ef4192
AG
560 .read = port92_read,
561 .write = port92_write,
562 .impl = {
563 .min_access_size = 1,
564 .max_access_size = 1,
565 },
566 .endianness = DEVICE_LITTLE_ENDIAN,
23af670e
RH
567};
568
db895a1e 569static void port92_initfn(Object *obj)
4b78a802 570{
db895a1e 571 Port92State *s = PORT92(obj);
4b78a802 572
1437c94b 573 memory_region_init_io(&s->io, OBJECT(s), &port92_ops, s, "port92", 1);
23af670e 574
4b78a802 575 s->outport = 0;
db895a1e
AF
576}
577
578static void port92_realizefn(DeviceState *dev, Error **errp)
579{
580 ISADevice *isadev = ISA_DEVICE(dev);
581 Port92State *s = PORT92(dev);
582
583 isa_register_ioport(isadev, &s->io, 0x92);
4b78a802
BS
584}
585
8f04ee08
AL
586static void port92_class_initfn(ObjectClass *klass, void *data)
587{
39bffca2 588 DeviceClass *dc = DEVICE_CLASS(klass);
db895a1e 589
db895a1e 590 dc->realize = port92_realizefn;
39bffca2
AL
591 dc->reset = port92_reset;
592 dc->vmsd = &vmstate_port92_isa;
f3b17640
MA
593 /*
594 * Reason: unlike ordinary ISA devices, this one needs additional
595 * wiring: its A20 output line needs to be wired up by
596 * port92_init().
597 */
598 dc->cannot_instantiate_with_device_add_yet = true;
8f04ee08
AL
599}
600
8c43a6f0 601static const TypeInfo port92_info = {
a0881c64 602 .name = TYPE_PORT92,
39bffca2
AL
603 .parent = TYPE_ISA_DEVICE,
604 .instance_size = sizeof(Port92State),
db895a1e 605 .instance_init = port92_initfn,
39bffca2 606 .class_init = port92_class_initfn,
4b78a802
BS
607};
608
83f7d43a 609static void port92_register_types(void)
4b78a802 610{
39bffca2 611 type_register_static(&port92_info);
4b78a802 612}
83f7d43a
AF
613
614type_init(port92_register_types)
4b78a802 615
956a3e6b 616static void handle_a20_line_change(void *opaque, int irq, int level)
59b8ad81 617{
cc36a7a2 618 X86CPU *cpu = opaque;
e1a23744 619
956a3e6b 620 /* XXX: send to all CPUs ? */
4b78a802 621 /* XXX: add logic to handle multiple A20 line sources */
cc36a7a2 622 x86_cpu_set_a20(cpu, level);
e1a23744
FB
623}
624
4c5b10b7
JS
625int e820_add_entry(uint64_t address, uint64_t length, uint32_t type)
626{
7d67110f 627 int index = le32_to_cpu(e820_reserve.count);
4c5b10b7
JS
628 struct e820_entry *entry;
629
7d67110f
GH
630 if (type != E820_RAM) {
631 /* old FW_CFG_E820_TABLE entry -- reservations only */
632 if (index >= E820_NR_ENTRIES) {
633 return -EBUSY;
634 }
635 entry = &e820_reserve.entry[index++];
636
637 entry->address = cpu_to_le64(address);
638 entry->length = cpu_to_le64(length);
639 entry->type = cpu_to_le32(type);
640
641 e820_reserve.count = cpu_to_le32(index);
642 }
4c5b10b7 643
7d67110f 644 /* new "etc/e820" file -- include ram too */
ab3ad07f 645 e820_table = g_renew(struct e820_entry, e820_table, e820_entries + 1);
7d67110f
GH
646 e820_table[e820_entries].address = cpu_to_le64(address);
647 e820_table[e820_entries].length = cpu_to_le64(length);
648 e820_table[e820_entries].type = cpu_to_le32(type);
649 e820_entries++;
4c5b10b7 650
7d67110f 651 return e820_entries;
4c5b10b7
JS
652}
653
7bf8ef19
GS
654int e820_get_num_entries(void)
655{
656 return e820_entries;
657}
658
659bool e820_get_entry(int idx, uint32_t type, uint64_t *address, uint64_t *length)
660{
661 if (idx < e820_entries && e820_table[idx].type == cpu_to_le32(type)) {
662 *address = le64_to_cpu(e820_table[idx].address);
663 *length = le64_to_cpu(e820_table[idx].length);
664 return true;
665 }
666 return false;
667}
668
54a40293
EH
669/* Enables contiguous-apic-ID mode, for compatibility */
670static bool compat_apic_id_mode;
671
672void enable_compat_apic_id_mode(void)
673{
674 compat_apic_id_mode = true;
675}
676
677/* Calculates initial APIC ID for a specific CPU index
678 *
679 * Currently we need to be able to calculate the APIC ID from the CPU index
680 * alone (without requiring a CPU object), as the QEMU<->Seabios interfaces have
681 * no concept of "CPU index", and the NUMA tables on fw_cfg need the APIC ID of
682 * all CPUs up to max_cpus.
683 */
684static uint32_t x86_cpu_apic_id_from_index(unsigned int cpu_index)
685{
686 uint32_t correct_id;
687 static bool warned;
688
689 correct_id = x86_apicid_from_cpu_idx(smp_cores, smp_threads, cpu_index);
690 if (compat_apic_id_mode) {
b1c12027 691 if (cpu_index != correct_id && !warned && !qtest_enabled()) {
54a40293
EH
692 error_report("APIC IDs set in compatibility mode, "
693 "CPU topology won't match the configuration");
694 warned = true;
695 }
696 return cpu_index;
697 } else {
698 return correct_id;
699 }
700}
701
5fd0a9d4 702static void pc_build_smbios(FWCfgState *fw_cfg)
80cabfad 703{
c97294ec
GS
704 uint8_t *smbios_tables, *smbios_anchor;
705 size_t smbios_tables_len, smbios_anchor_len;
89cc4a27
WH
706 struct smbios_phys_mem_area *mem_array;
707 unsigned i, array_count;
5fd0a9d4
WH
708
709 smbios_tables = smbios_get_table_legacy(&smbios_tables_len);
710 if (smbios_tables) {
711 fw_cfg_add_bytes(fw_cfg, FW_CFG_SMBIOS_ENTRIES,
712 smbios_tables, smbios_tables_len);
713 }
714
89cc4a27
WH
715 /* build the array of physical mem area from e820 table */
716 mem_array = g_malloc0(sizeof(*mem_array) * e820_get_num_entries());
717 for (i = 0, array_count = 0; i < e820_get_num_entries(); i++) {
718 uint64_t addr, len;
719
720 if (e820_get_entry(i, E820_RAM, &addr, &len)) {
721 mem_array[array_count].address = addr;
722 mem_array[array_count].length = len;
723 array_count++;
724 }
725 }
726 smbios_get_tables(mem_array, array_count,
727 &smbios_tables, &smbios_tables_len,
5fd0a9d4 728 &smbios_anchor, &smbios_anchor_len);
89cc4a27
WH
729 g_free(mem_array);
730
5fd0a9d4
WH
731 if (smbios_anchor) {
732 fw_cfg_add_file(fw_cfg, "etc/smbios/smbios-tables",
733 smbios_tables, smbios_tables_len);
734 fw_cfg_add_file(fw_cfg, "etc/smbios/smbios-anchor",
735 smbios_anchor, smbios_anchor_len);
736 }
737}
738
ebde2465 739static FWCfgState *bochs_bios_init(AddressSpace *as, PCMachineState *pcms)
5fd0a9d4
WH
740{
741 FWCfgState *fw_cfg;
11c2fd3e
AL
742 uint64_t *numa_fw_cfg;
743 int i, j;
3cce6243 744
305ae888 745 fw_cfg = fw_cfg_init_io_dma(FW_CFG_IO_BASE, FW_CFG_IO_BASE + 4, as);
c886fc4c 746
1d934e89
EH
747 /* FW_CFG_MAX_CPUS is a bit confusing/problematic on x86:
748 *
749 * SeaBIOS needs FW_CFG_MAX_CPUS for CPU hotplug, but the CPU hotplug
750 * QEMU<->SeaBIOS interface is not based on the "CPU index", but on the APIC
751 * ID of hotplugged CPUs[1]. This means that FW_CFG_MAX_CPUS is not the
752 * "maximum number of CPUs", but the "limit to the APIC ID values SeaBIOS
753 * may see".
754 *
755 * So, this means we must not use max_cpus, here, but the maximum possible
756 * APIC ID value, plus one.
757 *
758 * [1] The only kind of "CPU identifier" used between SeaBIOS and QEMU is
759 * the APIC ID, not the "CPU index"
760 */
ebde2465 761 fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)pcms->apic_id_limit);
905fdcb5 762 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
089da572
MA
763 fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES,
764 acpi_tables, acpi_tables_len);
9b5b76d4 765 fw_cfg_add_i32(fw_cfg, FW_CFG_IRQ0_OVERRIDE, kvm_allows_irq0_override());
b6f6e3d3 766
5fd0a9d4 767 pc_build_smbios(fw_cfg);
c97294ec 768
089da572 769 fw_cfg_add_bytes(fw_cfg, FW_CFG_E820_TABLE,
7d67110f
GH
770 &e820_reserve, sizeof(e820_reserve));
771 fw_cfg_add_file(fw_cfg, "etc/e820", e820_table,
772 sizeof(struct e820_entry) * e820_entries);
11c2fd3e 773
089da572 774 fw_cfg_add_bytes(fw_cfg, FW_CFG_HPET, &hpet_cfg, sizeof(hpet_cfg));
11c2fd3e
AL
775 /* allocate memory for the NUMA channel: one (64bit) word for the number
776 * of nodes, one word for each VCPU->node and one word for each node to
777 * hold the amount of memory.
778 */
ebde2465 779 numa_fw_cfg = g_new0(uint64_t, 1 + pcms->apic_id_limit + nb_numa_nodes);
11c2fd3e 780 numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes);
991dfefd 781 for (i = 0; i < max_cpus; i++) {
1d934e89 782 unsigned int apic_id = x86_cpu_apic_id_from_index(i);
ebde2465 783 assert(apic_id < pcms->apic_id_limit);
11c2fd3e 784 for (j = 0; j < nb_numa_nodes; j++) {
8c85901e 785 if (test_bit(i, numa_info[j].node_cpu)) {
1d934e89 786 numa_fw_cfg[apic_id + 1] = cpu_to_le64(j);
11c2fd3e
AL
787 break;
788 }
789 }
790 }
791 for (i = 0; i < nb_numa_nodes; i++) {
ebde2465
IM
792 numa_fw_cfg[pcms->apic_id_limit + 1 + i] =
793 cpu_to_le64(numa_info[i].node_mem);
11c2fd3e 794 }
089da572 795 fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, numa_fw_cfg,
ebde2465 796 (1 + pcms->apic_id_limit + nb_numa_nodes) *
1d934e89 797 sizeof(*numa_fw_cfg));
bf483392
AG
798
799 return fw_cfg;
80cabfad
FB
800}
801
642a4f96
TS
802static long get_file_size(FILE *f)
803{
804 long where, size;
805
806 /* XXX: on Unix systems, using fstat() probably makes more sense */
807
808 where = ftell(f);
809 fseek(f, 0, SEEK_END);
810 size = ftell(f);
811 fseek(f, where, SEEK_SET);
812
813 return size;
814}
815
df1f79fd
EH
816static void load_linux(PCMachineState *pcms,
817 FWCfgState *fw_cfg)
642a4f96
TS
818{
819 uint16_t protocol;
5cea8590 820 int setup_size, kernel_size, initrd_size = 0, cmdline_size;
642a4f96 821 uint32_t initrd_max;
57a46d05 822 uint8_t header[8192], *setup, *kernel, *initrd_data;
a8170e5e 823 hwaddr real_addr, prot_addr, cmdline_addr, initrd_addr = 0;
45a50b16 824 FILE *f;
bf4e5d92 825 char *vmode;
df1f79fd 826 MachineState *machine = MACHINE(pcms);
cd4040ec 827 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
df1f79fd
EH
828 const char *kernel_filename = machine->kernel_filename;
829 const char *initrd_filename = machine->initrd_filename;
830 const char *kernel_cmdline = machine->kernel_cmdline;
642a4f96
TS
831
832 /* Align to 16 bytes as a paranoia measure */
833 cmdline_size = (strlen(kernel_cmdline)+16) & ~15;
834
835 /* load the kernel header */
836 f = fopen(kernel_filename, "rb");
837 if (!f || !(kernel_size = get_file_size(f)) ||
0f9d76e5
LG
838 fread(header, 1, MIN(ARRAY_SIZE(header), kernel_size), f) !=
839 MIN(ARRAY_SIZE(header), kernel_size)) {
840 fprintf(stderr, "qemu: could not load kernel '%s': %s\n",
841 kernel_filename, strerror(errno));
842 exit(1);
642a4f96
TS
843 }
844
845 /* kernel protocol version */
bc4edd79 846#if 0
642a4f96 847 fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202));
bc4edd79 848#endif
0f9d76e5
LG
849 if (ldl_p(header+0x202) == 0x53726448) {
850 protocol = lduw_p(header+0x206);
851 } else {
852 /* This looks like a multiboot kernel. If it is, let's stop
853 treating it like a Linux kernel. */
52001445 854 if (load_multiboot(fw_cfg, f, kernel_filename, initrd_filename,
0f9d76e5 855 kernel_cmdline, kernel_size, header)) {
82663ee2 856 return;
0f9d76e5
LG
857 }
858 protocol = 0;
f16408df 859 }
642a4f96
TS
860
861 if (protocol < 0x200 || !(header[0x211] & 0x01)) {
0f9d76e5
LG
862 /* Low kernel */
863 real_addr = 0x90000;
864 cmdline_addr = 0x9a000 - cmdline_size;
865 prot_addr = 0x10000;
642a4f96 866 } else if (protocol < 0x202) {
0f9d76e5
LG
867 /* High but ancient kernel */
868 real_addr = 0x90000;
869 cmdline_addr = 0x9a000 - cmdline_size;
870 prot_addr = 0x100000;
642a4f96 871 } else {
0f9d76e5
LG
872 /* High and recent kernel */
873 real_addr = 0x10000;
874 cmdline_addr = 0x20000;
875 prot_addr = 0x100000;
642a4f96
TS
876 }
877
bc4edd79 878#if 0
642a4f96 879 fprintf(stderr,
0f9d76e5
LG
880 "qemu: real_addr = 0x" TARGET_FMT_plx "\n"
881 "qemu: cmdline_addr = 0x" TARGET_FMT_plx "\n"
882 "qemu: prot_addr = 0x" TARGET_FMT_plx "\n",
883 real_addr,
884 cmdline_addr,
885 prot_addr);
bc4edd79 886#endif
642a4f96
TS
887
888 /* highest address for loading the initrd */
0f9d76e5
LG
889 if (protocol >= 0x203) {
890 initrd_max = ldl_p(header+0x22c);
891 } else {
892 initrd_max = 0x37ffffff;
893 }
642a4f96 894
cd4040ec
EH
895 if (initrd_max >= pcms->below_4g_mem_size - pcmc->acpi_data_size) {
896 initrd_max = pcms->below_4g_mem_size - pcmc->acpi_data_size - 1;
927766c7 897 }
642a4f96 898
57a46d05
AG
899 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_ADDR, cmdline_addr);
900 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, strlen(kernel_cmdline)+1);
96f80586 901 fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, kernel_cmdline);
642a4f96
TS
902
903 if (protocol >= 0x202) {
0f9d76e5 904 stl_p(header+0x228, cmdline_addr);
642a4f96 905 } else {
0f9d76e5
LG
906 stw_p(header+0x20, 0xA33F);
907 stw_p(header+0x22, cmdline_addr-real_addr);
642a4f96
TS
908 }
909
bf4e5d92
PT
910 /* handle vga= parameter */
911 vmode = strstr(kernel_cmdline, "vga=");
912 if (vmode) {
913 unsigned int video_mode;
914 /* skip "vga=" */
915 vmode += 4;
916 if (!strncmp(vmode, "normal", 6)) {
917 video_mode = 0xffff;
918 } else if (!strncmp(vmode, "ext", 3)) {
919 video_mode = 0xfffe;
920 } else if (!strncmp(vmode, "ask", 3)) {
921 video_mode = 0xfffd;
922 } else {
923 video_mode = strtol(vmode, NULL, 0);
924 }
925 stw_p(header+0x1fa, video_mode);
926 }
927
642a4f96 928 /* loader type */
5cbdb3a3 929 /* High nybble = B reserved for QEMU; low nybble is revision number.
642a4f96
TS
930 If this code is substantially changed, you may want to consider
931 incrementing the revision. */
0f9d76e5
LG
932 if (protocol >= 0x200) {
933 header[0x210] = 0xB0;
934 }
642a4f96
TS
935 /* heap */
936 if (protocol >= 0x201) {
0f9d76e5
LG
937 header[0x211] |= 0x80; /* CAN_USE_HEAP */
938 stw_p(header+0x224, cmdline_addr-real_addr-0x200);
642a4f96
TS
939 }
940
941 /* load initrd */
942 if (initrd_filename) {
0f9d76e5
LG
943 if (protocol < 0x200) {
944 fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n");
945 exit(1);
946 }
642a4f96 947
0f9d76e5 948 initrd_size = get_image_size(initrd_filename);
d6fa4b77 949 if (initrd_size < 0) {
7454e51d
MT
950 fprintf(stderr, "qemu: error reading initrd %s: %s\n",
951 initrd_filename, strerror(errno));
d6fa4b77
MK
952 exit(1);
953 }
954
45a50b16 955 initrd_addr = (initrd_max-initrd_size) & ~4095;
57a46d05 956
7267c094 957 initrd_data = g_malloc(initrd_size);
57a46d05
AG
958 load_image(initrd_filename, initrd_data);
959
960 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
961 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
962 fw_cfg_add_bytes(fw_cfg, FW_CFG_INITRD_DATA, initrd_data, initrd_size);
642a4f96 963
0f9d76e5
LG
964 stl_p(header+0x218, initrd_addr);
965 stl_p(header+0x21c, initrd_size);
642a4f96
TS
966 }
967
45a50b16 968 /* load kernel and setup */
642a4f96 969 setup_size = header[0x1f1];
0f9d76e5
LG
970 if (setup_size == 0) {
971 setup_size = 4;
972 }
642a4f96 973 setup_size = (setup_size+1)*512;
ec5fd402
PB
974 if (setup_size > kernel_size) {
975 fprintf(stderr, "qemu: invalid kernel header\n");
976 exit(1);
977 }
45a50b16 978 kernel_size -= setup_size;
642a4f96 979
7267c094
AL
980 setup = g_malloc(setup_size);
981 kernel = g_malloc(kernel_size);
45a50b16 982 fseek(f, 0, SEEK_SET);
5a41ecc5
KS
983 if (fread(setup, 1, setup_size, f) != setup_size) {
984 fprintf(stderr, "fread() failed\n");
985 exit(1);
986 }
987 if (fread(kernel, 1, kernel_size, f) != kernel_size) {
988 fprintf(stderr, "fread() failed\n");
989 exit(1);
990 }
642a4f96 991 fclose(f);
45a50b16 992 memcpy(setup, header, MIN(sizeof(header), setup_size));
57a46d05
AG
993
994 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, prot_addr);
995 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
996 fw_cfg_add_bytes(fw_cfg, FW_CFG_KERNEL_DATA, kernel, kernel_size);
997
998 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_ADDR, real_addr);
999 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_SIZE, setup_size);
1000 fw_cfg_add_bytes(fw_cfg, FW_CFG_SETUP_DATA, setup, setup_size);
1001
2e55e842
GN
1002 option_rom[nb_option_roms].name = "linuxboot.bin";
1003 option_rom[nb_option_roms].bootindex = 0;
57a46d05 1004 nb_option_roms++;
642a4f96
TS
1005}
1006
b41a2cd1
FB
1007#define NE2000_NB_MAX 6
1008
675d6f82
BS
1009static const int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360,
1010 0x280, 0x380 };
1011static const int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
b41a2cd1 1012
48a18b3c 1013void pc_init_ne2k_isa(ISABus *bus, NICInfo *nd)
a41b2ff2
PB
1014{
1015 static int nb_ne2k = 0;
1016
1017 if (nb_ne2k == NE2000_NB_MAX)
1018 return;
48a18b3c 1019 isa_ne2000_init(bus, ne2000_io[nb_ne2k],
9453c5bc 1020 ne2000_irq[nb_ne2k], nd);
a41b2ff2
PB
1021 nb_ne2k++;
1022}
1023
92a16d7a 1024DeviceState *cpu_get_current_apic(void)
0e26b7b8 1025{
4917cf44
AF
1026 if (current_cpu) {
1027 X86CPU *cpu = X86_CPU(current_cpu);
02e51483 1028 return cpu->apic_state;
0e26b7b8
BS
1029 } else {
1030 return NULL;
1031 }
1032}
1033
845773ab 1034void pc_acpi_smi_interrupt(void *opaque, int irq, int level)
53b67b30 1035{
c3affe56 1036 X86CPU *cpu = opaque;
53b67b30
BS
1037
1038 if (level) {
c3affe56 1039 cpu_interrupt(CPU(cpu), CPU_INTERRUPT_SMI);
53b67b30
BS
1040 }
1041}
1042
62fc403f 1043static X86CPU *pc_new_cpu(const char *cpu_model, int64_t apic_id,
46232aaa 1044 Error **errp)
31050930 1045{
e1570d00 1046 X86CPU *cpu = NULL;
31050930
IM
1047 Error *local_err = NULL;
1048
e1570d00 1049 cpu = cpu_x86_create(cpu_model, &local_err);
cd7b87ff 1050 if (local_err != NULL) {
e1570d00 1051 goto out;
31050930
IM
1052 }
1053
1054 object_property_set_int(OBJECT(cpu), apic_id, "apic-id", &local_err);
1055 object_property_set_bool(OBJECT(cpu), true, "realized", &local_err);
1056
e1570d00 1057out:
31050930 1058 if (local_err) {
31050930 1059 error_propagate(errp, local_err);
cd7b87ff
AF
1060 object_unref(OBJECT(cpu));
1061 cpu = NULL;
31050930
IM
1062 }
1063 return cpu;
1064}
1065
c649983b
IM
1066void pc_hot_add_cpu(const int64_t id, Error **errp)
1067{
0e3bd562 1068 X86CPU *cpu;
4884b7bf 1069 MachineState *machine = MACHINE(qdev_get_machine());
c649983b 1070 int64_t apic_id = x86_cpu_apic_id_from_index(id);
0e3bd562 1071 Error *local_err = NULL;
c649983b 1072
8de433cb
IM
1073 if (id < 0) {
1074 error_setg(errp, "Invalid CPU id: %" PRIi64, id);
1075 return;
1076 }
1077
c649983b
IM
1078 if (cpu_exists(apic_id)) {
1079 error_setg(errp, "Unable to add CPU: %" PRIi64
1080 ", it already exists", id);
1081 return;
1082 }
1083
1084 if (id >= max_cpus) {
1085 error_setg(errp, "Unable to add CPU: %" PRIi64
1086 ", max allowed: %d", id, max_cpus - 1);
1087 return;
1088 }
1089
5ff020b7
EH
1090 if (apic_id >= ACPI_CPU_HOTPLUG_ID_LIMIT) {
1091 error_setg(errp, "Unable to add CPU: %" PRIi64
1092 ", resulting APIC ID (%" PRIi64 ") is too large",
1093 id, apic_id);
1094 return;
1095 }
1096
4884b7bf 1097 cpu = pc_new_cpu(machine->cpu_model, apic_id, &local_err);
0e3bd562
AF
1098 if (local_err) {
1099 error_propagate(errp, local_err);
1100 return;
1101 }
1102 object_unref(OBJECT(cpu));
c649983b
IM
1103}
1104
4884b7bf 1105void pc_cpus_init(PCMachineState *pcms)
70166477
IY
1106{
1107 int i;
53a89e26 1108 X86CPU *cpu = NULL;
4884b7bf 1109 MachineState *machine = MACHINE(pcms);
70166477
IY
1110
1111 /* init CPUs */
4884b7bf 1112 if (machine->cpu_model == NULL) {
70166477 1113#ifdef TARGET_X86_64
4884b7bf 1114 machine->cpu_model = "qemu64";
70166477 1115#else
4884b7bf 1116 machine->cpu_model = "qemu32";
70166477
IY
1117#endif
1118 }
1119
ebde2465
IM
1120 /* Calculates the limit to CPU APIC ID values
1121 *
1122 * Limit for the APIC ID value, so that all
1123 * CPU APIC IDs are < pcms->apic_id_limit.
1124 *
1125 * This is used for FW_CFG_MAX_CPUS. See comments on bochs_bios_init().
1126 */
1127 pcms->apic_id_limit = x86_cpu_apic_id_from_index(max_cpus - 1) + 1;
1128 if (pcms->apic_id_limit > ACPI_CPU_HOTPLUG_ID_LIMIT) {
1129 error_report("max_cpus is too large. APIC ID of last CPU is %u",
1130 pcms->apic_id_limit - 1);
f03bd716
EH
1131 exit(1);
1132 }
1133
3811ef14
IM
1134 pcms->possible_cpus = g_malloc0(sizeof(CPUArchIdList) +
1135 sizeof(CPUArchId) * max_cpus);
1136 for (i = 0; i < max_cpus; i++) {
1137 pcms->possible_cpus->cpus[i].arch_id = x86_cpu_apic_id_from_index(i);
1138 pcms->possible_cpus->len++;
1139 if (i < smp_cpus) {
1140 cpu = pc_new_cpu(machine->cpu_model, x86_cpu_apic_id_from_index(i),
1141 &error_fatal);
1142 pcms->possible_cpus->cpus[i].cpu = CPU(cpu);
1143 object_unref(OBJECT(cpu));
1144 }
70166477 1145 }
53a89e26 1146
c97294ec
GS
1147 /* tell smbios about cpuid version and features */
1148 smbios_set_cpuid(cpu->env.cpuid_version, cpu->env.features[FEAT_1_EDX]);
70166477
IY
1149}
1150
f8c457b8
MT
1151/* pci-info ROM file. Little endian format */
1152typedef struct PcRomPciInfo {
1153 uint64_t w32_min;
1154 uint64_t w32_max;
1155 uint64_t w64_min;
1156 uint64_t w64_max;
1157} PcRomPciInfo;
1158
3459a625 1159static
9ebeed0c 1160void pc_machine_done(Notifier *notifier, void *data)
3459a625 1161{
9ebeed0c
EH
1162 PCMachineState *pcms = container_of(notifier,
1163 PCMachineState, machine_done);
1164 PCIBus *bus = pcms->bus;
2118196b
MA
1165
1166 if (bus) {
1167 int extra_hosts = 0;
1168
1169 QLIST_FOREACH(bus, &bus->child, sibling) {
1170 /* look for expander root buses */
1171 if (pci_bus_is_root(bus)) {
1172 extra_hosts++;
1173 }
1174 }
f264d360 1175 if (extra_hosts && pcms->fw_cfg) {
2118196b
MA
1176 uint64_t *val = g_malloc(sizeof(*val));
1177 *val = cpu_to_le64(extra_hosts);
f264d360 1178 fw_cfg_add_file(pcms->fw_cfg,
2118196b
MA
1179 "etc/extra-pci-roots", val, sizeof(*val));
1180 }
1181 }
1182
bb292f5a 1183 acpi_setup();
3459a625
MT
1184}
1185
e4e8ba04 1186void pc_guest_info_init(PCMachineState *pcms)
3459a625 1187{
b20c9bd5
MT
1188 int i, j;
1189
dd4c2f01
EH
1190 pcms->apic_xrupt_override = kvm_allows_irq0_override();
1191 pcms->numa_nodes = nb_numa_nodes;
1192 pcms->node_mem = g_malloc0(pcms->numa_nodes *
1193 sizeof *pcms->node_mem);
8c85901e 1194 for (i = 0; i < nb_numa_nodes; i++) {
dd4c2f01 1195 pcms->node_mem[i] = numa_info[i].node_mem;
8c85901e
WG
1196 }
1197
dd4c2f01
EH
1198 pcms->node_cpu = g_malloc0(pcms->apic_id_limit *
1199 sizeof *pcms->node_cpu);
b20c9bd5
MT
1200
1201 for (i = 0; i < max_cpus; i++) {
1202 unsigned int apic_id = x86_cpu_apic_id_from_index(i);
dd4c2f01 1203 assert(apic_id < pcms->apic_id_limit);
b20c9bd5 1204 for (j = 0; j < nb_numa_nodes; j++) {
8c85901e 1205 if (test_bit(i, numa_info[j].node_cpu)) {
dd4c2f01 1206 pcms->node_cpu[apic_id] = j;
b20c9bd5
MT
1207 break;
1208 }
1209 }
1210 }
3459a625 1211
9ebeed0c
EH
1212 pcms->machine_done.notify = pc_machine_done;
1213 qemu_add_machine_init_done_notifier(&pcms->machine_done);
3459a625
MT
1214}
1215
83d08f26
MT
1216/* setup pci memory address space mapping into system address space */
1217void pc_pci_as_mapping_init(Object *owner, MemoryRegion *system_memory,
1218 MemoryRegion *pci_address_space)
39848901 1219{
83d08f26
MT
1220 /* Set to lower priority than RAM */
1221 memory_region_add_subregion_overlap(system_memory, 0x0,
1222 pci_address_space, -1);
39848901
IM
1223}
1224
f7e4dd6c
GH
1225void pc_acpi_init(const char *default_dsdt)
1226{
c5a98cf3 1227 char *filename;
f7e4dd6c
GH
1228
1229 if (acpi_tables != NULL) {
1230 /* manually set via -acpitable, leave it alone */
1231 return;
1232 }
1233
1234 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, default_dsdt);
1235 if (filename == NULL) {
1236 fprintf(stderr, "WARNING: failed to find %s\n", default_dsdt);
c5a98cf3 1237 } else {
5bdb59a2
MA
1238 QemuOpts *opts = qemu_opts_create(qemu_find_opts("acpi"), NULL, 0,
1239 &error_abort);
c5a98cf3 1240 Error *err = NULL;
f7e4dd6c 1241
5bdb59a2 1242 qemu_opt_set(opts, "file", filename, &error_abort);
0c764a9d 1243
1a4b2666 1244 acpi_table_add_builtin(opts, &err);
c5a98cf3 1245 if (err) {
c29b77f9
MA
1246 error_reportf_err(err, "WARNING: failed to load %s: ",
1247 filename);
c5a98cf3 1248 }
c5a98cf3 1249 g_free(filename);
f7e4dd6c 1250 }
f7e4dd6c
GH
1251}
1252
7bc35e0f 1253void xen_load_linux(PCMachineState *pcms)
b33a5bbf
CL
1254{
1255 int i;
1256 FWCfgState *fw_cfg;
1257
df1f79fd 1258 assert(MACHINE(pcms)->kernel_filename != NULL);
b33a5bbf 1259
305ae888 1260 fw_cfg = fw_cfg_init_io(FW_CFG_IO_BASE);
b33a5bbf
CL
1261 rom_set_fw(fw_cfg);
1262
df1f79fd 1263 load_linux(pcms, fw_cfg);
b33a5bbf
CL
1264 for (i = 0; i < nb_option_roms; i++) {
1265 assert(!strcmp(option_rom[i].name, "linuxboot.bin") ||
1266 !strcmp(option_rom[i].name, "multiboot.bin"));
1267 rom_add_option(option_rom[i].name, option_rom[i].bootindex);
1268 }
f264d360 1269 pcms->fw_cfg = fw_cfg;
b33a5bbf
CL
1270}
1271
5934e216
EH
1272void pc_memory_init(PCMachineState *pcms,
1273 MemoryRegion *system_memory,
1274 MemoryRegion *rom_memory,
1275 MemoryRegion **ram_memory)
80cabfad 1276{
cbc5b5f3
JJ
1277 int linux_boot, i;
1278 MemoryRegion *ram, *option_rom_mr;
00cb2a99 1279 MemoryRegion *ram_below_4g, *ram_above_4g;
a88b362c 1280 FWCfgState *fw_cfg;
62b160c0 1281 MachineState *machine = MACHINE(pcms);
16a9e8a5 1282 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
d592d303 1283
c8d163bc
EH
1284 assert(machine->ram_size == pcms->below_4g_mem_size +
1285 pcms->above_4g_mem_size);
9521d42b
PB
1286
1287 linux_boot = (machine->kernel_filename != NULL);
80cabfad 1288
00cb2a99 1289 /* Allocate RAM. We allocate it as a single memory region and use
66a0a2cb 1290 * aliases to address portions of it, mostly for backwards compatibility
00cb2a99
AK
1291 * with older qemus that used qemu_ram_alloc().
1292 */
7267c094 1293 ram = g_malloc(sizeof(*ram));
9521d42b
PB
1294 memory_region_allocate_system_memory(ram, NULL, "pc.ram",
1295 machine->ram_size);
ae0a5466 1296 *ram_memory = ram;
7267c094 1297 ram_below_4g = g_malloc(sizeof(*ram_below_4g));
2c9b15ca 1298 memory_region_init_alias(ram_below_4g, NULL, "ram-below-4g", ram,
c8d163bc 1299 0, pcms->below_4g_mem_size);
00cb2a99 1300 memory_region_add_subregion(system_memory, 0, ram_below_4g);
c8d163bc
EH
1301 e820_add_entry(0, pcms->below_4g_mem_size, E820_RAM);
1302 if (pcms->above_4g_mem_size > 0) {
7267c094 1303 ram_above_4g = g_malloc(sizeof(*ram_above_4g));
2c9b15ca 1304 memory_region_init_alias(ram_above_4g, NULL, "ram-above-4g", ram,
c8d163bc
EH
1305 pcms->below_4g_mem_size,
1306 pcms->above_4g_mem_size);
00cb2a99
AK
1307 memory_region_add_subregion(system_memory, 0x100000000ULL,
1308 ram_above_4g);
c8d163bc 1309 e820_add_entry(0x100000000ULL, pcms->above_4g_mem_size, E820_RAM);
bbe80adf 1310 }
82b36dc3 1311
bb292f5a 1312 if (!pcmc->has_reserved_memory &&
ca8336f3 1313 (machine->ram_slots ||
9521d42b 1314 (machine->maxram_size > machine->ram_size))) {
ca8336f3
IM
1315 MachineClass *mc = MACHINE_GET_CLASS(machine);
1316
1317 error_report("\"-memory 'slots|maxmem'\" is not supported by: %s",
1318 mc->name);
1319 exit(EXIT_FAILURE);
1320 }
1321
619d11e4 1322 /* initialize hotplug memory address space */
bb292f5a 1323 if (pcmc->has_reserved_memory &&
9521d42b 1324 (machine->ram_size < machine->maxram_size)) {
619d11e4 1325 ram_addr_t hotplug_mem_size =
9521d42b 1326 machine->maxram_size - machine->ram_size;
619d11e4 1327
a0cc8856
IM
1328 if (machine->ram_slots > ACPI_MAX_RAM_SLOTS) {
1329 error_report("unsupported amount of memory slots: %"PRIu64,
1330 machine->ram_slots);
1331 exit(EXIT_FAILURE);
1332 }
1333
f2c38522
PK
1334 if (QEMU_ALIGN_UP(machine->maxram_size,
1335 TARGET_PAGE_SIZE) != machine->maxram_size) {
1336 error_report("maximum memory size must by aligned to multiple of "
1337 "%d bytes", TARGET_PAGE_SIZE);
1338 exit(EXIT_FAILURE);
1339 }
1340
a7d69ff1 1341 pcms->hotplug_memory.base =
c8d163bc 1342 ROUND_UP(0x100000000ULL + pcms->above_4g_mem_size, 1ULL << 30);
619d11e4 1343
16a9e8a5 1344 if (pcmc->enforce_aligned_dimm) {
085f8e88
IM
1345 /* size hotplug region assuming 1G page max alignment per slot */
1346 hotplug_mem_size += (1ULL << 30) * machine->ram_slots;
1347 }
1348
a7d69ff1 1349 if ((pcms->hotplug_memory.base + hotplug_mem_size) <
619d11e4
IM
1350 hotplug_mem_size) {
1351 error_report("unsupported amount of maximum memory: " RAM_ADDR_FMT,
1352 machine->maxram_size);
1353 exit(EXIT_FAILURE);
1354 }
1355
a7d69ff1 1356 memory_region_init(&pcms->hotplug_memory.mr, OBJECT(pcms),
619d11e4 1357 "hotplug-memory", hotplug_mem_size);
a7d69ff1
BR
1358 memory_region_add_subregion(system_memory, pcms->hotplug_memory.base,
1359 &pcms->hotplug_memory.mr);
619d11e4 1360 }
cbc5b5f3
JJ
1361
1362 /* Initialize PC system firmware */
5db3f0de 1363 pc_system_firmware_init(rom_memory, !pcmc->pci_enabled);
00cb2a99 1364
7267c094 1365 option_rom_mr = g_malloc(sizeof(*option_rom_mr));
49946538 1366 memory_region_init_ram(option_rom_mr, NULL, "pc.rom", PC_ROM_SIZE,
f8ed85ac 1367 &error_fatal);
c5705a77 1368 vmstate_register_ram_global(option_rom_mr);
4463aee6 1369 memory_region_add_subregion_overlap(rom_memory,
00cb2a99
AK
1370 PC_ROM_MIN_VGA,
1371 option_rom_mr,
1372 1);
f753ff16 1373
ebde2465 1374 fw_cfg = bochs_bios_init(&address_space_memory, pcms);
c886fc4c 1375
8832cb80 1376 rom_set_fw(fw_cfg);
1d108d97 1377
bb292f5a 1378 if (pcmc->has_reserved_memory && pcms->hotplug_memory.base) {
de268e13 1379 uint64_t *val = g_malloc(sizeof(*val));
2f8b5008
IM
1380 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
1381 uint64_t res_mem_end = pcms->hotplug_memory.base;
1382
1383 if (!pcmc->broken_reserved_end) {
1384 res_mem_end += memory_region_size(&pcms->hotplug_memory.mr);
1385 }
3385e8e2 1386 *val = cpu_to_le64(ROUND_UP(res_mem_end, 0x1ULL << 30));
de268e13
IM
1387 fw_cfg_add_file(fw_cfg, "etc/reserved-memory-end", val, sizeof(*val));
1388 }
1389
f753ff16 1390 if (linux_boot) {
df1f79fd 1391 load_linux(pcms, fw_cfg);
f753ff16
PB
1392 }
1393
1394 for (i = 0; i < nb_option_roms; i++) {
2e55e842 1395 rom_add_option(option_rom[i].name, option_rom[i].bootindex);
406c8df3 1396 }
f264d360 1397 pcms->fw_cfg = fw_cfg;
3d53f5c3
IY
1398}
1399
0b0cc076 1400qemu_irq pc_allocate_cpu_irq(void)
845773ab 1401{
0b0cc076 1402 return qemu_allocate_irq(pic_irq_request, NULL, 0);
845773ab
IY
1403}
1404
48a18b3c 1405DeviceState *pc_vga_init(ISABus *isa_bus, PCIBus *pci_bus)
765d7908 1406{
ad6d45fa
AL
1407 DeviceState *dev = NULL;
1408
bab47d9a 1409 rom_set_order_override(FW_CFG_ORDER_OVERRIDE_VGA);
16094b75
AJ
1410 if (pci_bus) {
1411 PCIDevice *pcidev = pci_vga_init(pci_bus);
1412 dev = pcidev ? &pcidev->qdev : NULL;
1413 } else if (isa_bus) {
1414 ISADevice *isadev = isa_vga_init(isa_bus);
4a17cc4f 1415 dev = isadev ? DEVICE(isadev) : NULL;
765d7908 1416 }
bab47d9a 1417 rom_reset_order_override();
ad6d45fa 1418 return dev;
765d7908
IY
1419}
1420
258711c6
JG
1421static const MemoryRegionOps ioport80_io_ops = {
1422 .write = ioport80_write,
c02e1eac 1423 .read = ioport80_read,
258711c6
JG
1424 .endianness = DEVICE_NATIVE_ENDIAN,
1425 .impl = {
1426 .min_access_size = 1,
1427 .max_access_size = 1,
1428 },
1429};
1430
1431static const MemoryRegionOps ioportF0_io_ops = {
1432 .write = ioportF0_write,
c02e1eac 1433 .read = ioportF0_read,
258711c6
JG
1434 .endianness = DEVICE_NATIVE_ENDIAN,
1435 .impl = {
1436 .min_access_size = 1,
1437 .max_access_size = 1,
1438 },
1439};
1440
48a18b3c 1441void pc_basic_device_init(ISABus *isa_bus, qemu_irq *gsi,
1611977c 1442 ISADevice **rtc_state,
fd53c87c 1443 bool create_fdctrl,
7a10ef51 1444 bool no_vmport,
3a87d009 1445 uint32_t hpet_irqs)
ffe513da
IY
1446{
1447 int i;
1448 DriveInfo *fd[MAX_FD];
ce967e2f
JK
1449 DeviceState *hpet = NULL;
1450 int pit_isa_irq = 0;
1451 qemu_irq pit_alt_irq = NULL;
7d932dfd 1452 qemu_irq rtc_irq = NULL;
956a3e6b 1453 qemu_irq *a20_line;
c2d8d311 1454 ISADevice *i8042, *port92, *vmmouse, *pit = NULL;
258711c6
JG
1455 MemoryRegion *ioport80_io = g_new(MemoryRegion, 1);
1456 MemoryRegion *ioportF0_io = g_new(MemoryRegion, 1);
ffe513da 1457
2c9b15ca 1458 memory_region_init_io(ioport80_io, NULL, &ioport80_io_ops, NULL, "ioport80", 1);
258711c6 1459 memory_region_add_subregion(isa_bus->address_space_io, 0x80, ioport80_io);
ffe513da 1460
2c9b15ca 1461 memory_region_init_io(ioportF0_io, NULL, &ioportF0_io_ops, NULL, "ioportF0", 1);
258711c6 1462 memory_region_add_subregion(isa_bus->address_space_io, 0xf0, ioportF0_io);
ffe513da 1463
5d17c0d2
JK
1464 /*
1465 * Check if an HPET shall be created.
1466 *
1467 * Without KVM_CAP_PIT_STATE2, we cannot switch off the in-kernel PIT
1468 * when the HPET wants to take over. Thus we have to disable the latter.
1469 */
1470 if (!no_hpet && (!kvm_irqchip_in_kernel() || kvm_has_pit_state2())) {
7a10ef51 1471 /* In order to set property, here not using sysbus_try_create_simple */
51116102 1472 hpet = qdev_try_create(NULL, TYPE_HPET);
dd703b99 1473 if (hpet) {
7a10ef51
LPF
1474 /* For pc-piix-*, hpet's intcap is always IRQ2. For pc-q35-1.7
1475 * and earlier, use IRQ2 for compat. Otherwise, use IRQ16~23,
1476 * IRQ8 and IRQ2.
1477 */
1478 uint8_t compat = object_property_get_int(OBJECT(hpet),
1479 HPET_INTCAP, NULL);
1480 if (!compat) {
1481 qdev_prop_set_uint32(hpet, HPET_INTCAP, hpet_irqs);
1482 }
1483 qdev_init_nofail(hpet);
1484 sysbus_mmio_map(SYS_BUS_DEVICE(hpet), 0, HPET_BASE);
1485
b881fbe9 1486 for (i = 0; i < GSI_NUM_PINS; i++) {
1356b98d 1487 sysbus_connect_irq(SYS_BUS_DEVICE(hpet), i, gsi[i]);
dd703b99 1488 }
ce967e2f
JK
1489 pit_isa_irq = -1;
1490 pit_alt_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_PIT_INT);
1491 rtc_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_RTC_INT);
822557eb 1492 }
ffe513da 1493 }
48a18b3c 1494 *rtc_state = rtc_init(isa_bus, 2000, rtc_irq);
7d932dfd
JK
1495
1496 qemu_register_boot_set(pc_boot_set, *rtc_state);
1497
c2d8d311 1498 if (!xen_enabled()) {
15eafc2e 1499 if (kvm_pit_in_kernel()) {
c2d8d311
SS
1500 pit = kvm_pit_init(isa_bus, 0x40);
1501 } else {
1502 pit = pit_init(isa_bus, 0x40, pit_isa_irq, pit_alt_irq);
1503 }
1504 if (hpet) {
1505 /* connect PIT to output control line of the HPET */
4a17cc4f 1506 qdev_connect_gpio_out(hpet, 0, qdev_get_gpio_in(DEVICE(pit), 0));
c2d8d311
SS
1507 }
1508 pcspk_init(isa_bus, pit);
ce967e2f 1509 }
ffe513da 1510
b6607a1a 1511 serial_hds_isa_init(isa_bus, MAX_SERIAL_PORTS);
07dc7880 1512 parallel_hds_isa_init(isa_bus, MAX_PARALLEL_PORTS);
ffe513da 1513
182735ef 1514 a20_line = qemu_allocate_irqs(handle_a20_line_change, first_cpu, 2);
48a18b3c 1515 i8042 = isa_create_simple(isa_bus, "i8042");
4b78a802 1516 i8042_setup_a20_line(i8042, &a20_line[0]);
1611977c 1517 if (!no_vmport) {
48a18b3c
HP
1518 vmport_init(isa_bus);
1519 vmmouse = isa_try_create(isa_bus, "vmmouse");
1611977c
AP
1520 } else {
1521 vmmouse = NULL;
1522 }
86d86414 1523 if (vmmouse) {
4a17cc4f
AF
1524 DeviceState *dev = DEVICE(vmmouse);
1525 qdev_prop_set_ptr(dev, "ps2_mouse", i8042);
1526 qdev_init_nofail(dev);
86d86414 1527 }
48a18b3c 1528 port92 = isa_create_simple(isa_bus, "port92");
4b78a802 1529 port92_init(port92, &a20_line[1]);
956a3e6b 1530
57146941 1531 DMA_init(isa_bus, 0);
ffe513da
IY
1532
1533 for(i = 0; i < MAX_FD; i++) {
1534 fd[i] = drive_get(IF_FLOPPY, 0, i);
936a7c1c 1535 create_fdctrl |= !!fd[i];
ffe513da 1536 }
220a8846
LE
1537 if (create_fdctrl) {
1538 fdctrl_init_isa(isa_bus, fd);
1539 }
ffe513da
IY
1540}
1541
9011a1a7
IY
1542void pc_nic_init(ISABus *isa_bus, PCIBus *pci_bus)
1543{
1544 int i;
1545
bab47d9a 1546 rom_set_order_override(FW_CFG_ORDER_OVERRIDE_NIC);
9011a1a7
IY
1547 for (i = 0; i < nb_nics; i++) {
1548 NICInfo *nd = &nd_table[i];
1549
1550 if (!pci_bus || (nd->model && strcmp(nd->model, "ne2k_isa") == 0)) {
1551 pc_init_ne2k_isa(isa_bus, nd);
1552 } else {
29b358f9 1553 pci_nic_init_nofail(nd, pci_bus, "e1000", NULL);
9011a1a7
IY
1554 }
1555 }
bab47d9a 1556 rom_reset_order_override();
9011a1a7
IY
1557}
1558
845773ab 1559void pc_pci_device_init(PCIBus *pci_bus)
e3a5cf42
IY
1560{
1561 int max_bus;
1562 int bus;
1563
1564 max_bus = drive_get_max_bus(IF_SCSI);
1565 for (bus = 0; bus <= max_bus; bus++) {
1566 pci_create_simple(pci_bus, -1, "lsi53c895a");
1567 }
1568}
a39e3564
JB
1569
1570void ioapic_init_gsi(GSIState *gsi_state, const char *parent_name)
1571{
1572 DeviceState *dev;
1573 SysBusDevice *d;
1574 unsigned int i;
1575
15eafc2e 1576 if (kvm_ioapic_in_kernel()) {
a39e3564
JB
1577 dev = qdev_create(NULL, "kvm-ioapic");
1578 } else {
1579 dev = qdev_create(NULL, "ioapic");
1580 }
1581 if (parent_name) {
1582 object_property_add_child(object_resolve_path(parent_name, NULL),
1583 "ioapic", OBJECT(dev), NULL);
1584 }
1585 qdev_init_nofail(dev);
1356b98d 1586 d = SYS_BUS_DEVICE(dev);
3a4a4697 1587 sysbus_mmio_map(d, 0, IO_APIC_DEFAULT_ADDRESS);
a39e3564
JB
1588
1589 for (i = 0; i < IOAPIC_NUM_PINS; i++) {
1590 gsi_state->ioapic_irq[i] = qdev_get_gpio_in(dev, i);
1591 }
1592}
d5747cac 1593
95bee274
IM
1594static void pc_dimm_plug(HotplugHandler *hotplug_dev,
1595 DeviceState *dev, Error **errp)
1596{
3fbcdc27 1597 HotplugHandlerClass *hhc;
95bee274
IM
1598 Error *local_err = NULL;
1599 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
16a9e8a5 1600 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
95bee274
IM
1601 PCDIMMDevice *dimm = PC_DIMM(dev);
1602 PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
1603 MemoryRegion *mr = ddc->get_memory_region(dimm);
92a37a04 1604 uint64_t align = TARGET_PAGE_SIZE;
95bee274 1605
16a9e8a5 1606 if (memory_region_get_alignment(mr) && pcmc->enforce_aligned_dimm) {
91aa70ab
IM
1607 align = memory_region_get_alignment(mr);
1608 }
1609
3fbcdc27
IM
1610 if (!pcms->acpi_dev) {
1611 error_setg(&local_err,
1612 "memory hotplug is not enabled: missing acpi device");
1613 goto out;
1614 }
1615
d6a9b0b8 1616 pc_dimm_memory_plug(dev, &pcms->hotplug_memory, mr, align, &local_err);
43bbb49e 1617 if (local_err) {
b8865591
IM
1618 goto out;
1619 }
1620
3fbcdc27 1621 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
8e23184b 1622 hhc->plug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &error_abort);
95bee274
IM
1623out:
1624 error_propagate(errp, local_err);
1625}
1626
64fec58e
TC
1627static void pc_dimm_unplug_request(HotplugHandler *hotplug_dev,
1628 DeviceState *dev, Error **errp)
1629{
1630 HotplugHandlerClass *hhc;
1631 Error *local_err = NULL;
1632 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
1633
1634 if (!pcms->acpi_dev) {
1635 error_setg(&local_err,
1636 "memory hotplug is not enabled: missing acpi device");
1637 goto out;
1638 }
1639
1640 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
1641 hhc->unplug_request(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
1642
1643out:
1644 error_propagate(errp, local_err);
1645}
1646
f7d3e29d
TC
1647static void pc_dimm_unplug(HotplugHandler *hotplug_dev,
1648 DeviceState *dev, Error **errp)
1649{
1650 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
1651 PCDIMMDevice *dimm = PC_DIMM(dev);
1652 PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
1653 MemoryRegion *mr = ddc->get_memory_region(dimm);
1654 HotplugHandlerClass *hhc;
1655 Error *local_err = NULL;
1656
1657 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
1658 hhc->unplug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
1659
1660 if (local_err) {
1661 goto out;
1662 }
1663
43bbb49e 1664 pc_dimm_memory_unplug(dev, &pcms->hotplug_memory, mr);
f7d3e29d
TC
1665 object_unparent(OBJECT(dev));
1666
1667 out:
1668 error_propagate(errp, local_err);
1669}
1670
3811ef14
IM
1671static int pc_apic_cmp(const void *a, const void *b)
1672{
1673 CPUArchId *apic_a = (CPUArchId *)a;
1674 CPUArchId *apic_b = (CPUArchId *)b;
1675
1676 return apic_a->arch_id - apic_b->arch_id;
1677}
1678
5279569e
GZ
1679static void pc_cpu_plug(HotplugHandler *hotplug_dev,
1680 DeviceState *dev, Error **errp)
1681{
3811ef14
IM
1682 CPUClass *cc = CPU_GET_CLASS(dev);
1683 CPUArchId apic_id, *found_cpu;
5279569e
GZ
1684 HotplugHandlerClass *hhc;
1685 Error *local_err = NULL;
1686 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
1687
1688 if (!dev->hotplugged) {
1689 goto out;
1690 }
1691
1692 if (!pcms->acpi_dev) {
1693 error_setg(&local_err,
1694 "cpu hotplug is not enabled: missing acpi device");
1695 goto out;
1696 }
1697
1698 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
1699 hhc->plug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
2d996150
GZ
1700 if (local_err) {
1701 goto out;
1702 }
1703
1704 /* increment the number of CPUs */
1705 rtc_set_memory(pcms->rtc, 0x5f, rtc_get_memory(pcms->rtc, 0x5f) + 1);
3811ef14
IM
1706
1707 apic_id.arch_id = cc->get_arch_id(CPU(dev));
1708 found_cpu = bsearch(&apic_id, pcms->possible_cpus->cpus,
1709 pcms->possible_cpus->len, sizeof(*pcms->possible_cpus->cpus),
1710 pc_apic_cmp);
1711 assert(found_cpu);
1712 found_cpu->cpu = CPU(dev);
5279569e
GZ
1713out:
1714 error_propagate(errp, local_err);
1715}
1716
95bee274
IM
1717static void pc_machine_device_plug_cb(HotplugHandler *hotplug_dev,
1718 DeviceState *dev, Error **errp)
1719{
1720 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
1721 pc_dimm_plug(hotplug_dev, dev, errp);
5279569e
GZ
1722 } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
1723 pc_cpu_plug(hotplug_dev, dev, errp);
95bee274
IM
1724 }
1725}
1726
d9c5c5b8
TC
1727static void pc_machine_device_unplug_request_cb(HotplugHandler *hotplug_dev,
1728 DeviceState *dev, Error **errp)
1729{
64fec58e
TC
1730 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
1731 pc_dimm_unplug_request(hotplug_dev, dev, errp);
1732 } else {
1733 error_setg(errp, "acpi: device unplug request for not supported device"
1734 " type: %s", object_get_typename(OBJECT(dev)));
1735 }
d9c5c5b8
TC
1736}
1737
232391c1
TC
1738static void pc_machine_device_unplug_cb(HotplugHandler *hotplug_dev,
1739 DeviceState *dev, Error **errp)
1740{
f7d3e29d
TC
1741 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
1742 pc_dimm_unplug(hotplug_dev, dev, errp);
1743 } else {
1744 error_setg(errp, "acpi: device unplug for not supported device"
1745 " type: %s", object_get_typename(OBJECT(dev)));
1746 }
232391c1
TC
1747}
1748
95bee274
IM
1749static HotplugHandler *pc_get_hotpug_handler(MachineState *machine,
1750 DeviceState *dev)
1751{
1752 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(machine);
1753
5279569e
GZ
1754 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM) ||
1755 object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
95bee274
IM
1756 return HOTPLUG_HANDLER(machine);
1757 }
1758
1759 return pcmc->get_hotplug_handler ?
1760 pcmc->get_hotplug_handler(machine, dev) : NULL;
1761}
1762
bf1e8939 1763static void
d7bce999
EB
1764pc_machine_get_hotplug_memory_region_size(Object *obj, Visitor *v,
1765 const char *name, void *opaque,
1766 Error **errp)
bf1e8939
IM
1767{
1768 PCMachineState *pcms = PC_MACHINE(obj);
a7d69ff1 1769 int64_t value = memory_region_size(&pcms->hotplug_memory.mr);
bf1e8939 1770
51e72bc1 1771 visit_type_int(v, name, &value, errp);
bf1e8939
IM
1772}
1773
c87b1520 1774static void pc_machine_get_max_ram_below_4g(Object *obj, Visitor *v,
d7bce999
EB
1775 const char *name, void *opaque,
1776 Error **errp)
c87b1520
DS
1777{
1778 PCMachineState *pcms = PC_MACHINE(obj);
1779 uint64_t value = pcms->max_ram_below_4g;
1780
51e72bc1 1781 visit_type_size(v, name, &value, errp);
c87b1520
DS
1782}
1783
1784static void pc_machine_set_max_ram_below_4g(Object *obj, Visitor *v,
d7bce999
EB
1785 const char *name, void *opaque,
1786 Error **errp)
c87b1520
DS
1787{
1788 PCMachineState *pcms = PC_MACHINE(obj);
1789 Error *error = NULL;
1790 uint64_t value;
1791
51e72bc1 1792 visit_type_size(v, name, &value, &error);
c87b1520
DS
1793 if (error) {
1794 error_propagate(errp, error);
1795 return;
1796 }
1797 if (value > (1ULL << 32)) {
455b0fde
EB
1798 error_setg(&error,
1799 "Machine option 'max-ram-below-4g=%"PRIu64
1800 "' expects size less than or equal to 4G", value);
c87b1520
DS
1801 error_propagate(errp, error);
1802 return;
1803 }
1804
1805 if (value < (1ULL << 20)) {
1806 error_report("Warning: small max_ram_below_4g(%"PRIu64
1807 ") less than 1M. BIOS may not work..",
1808 value);
1809 }
1810
1811 pcms->max_ram_below_4g = value;
1812}
1813
d7bce999
EB
1814static void pc_machine_get_vmport(Object *obj, Visitor *v, const char *name,
1815 void *opaque, Error **errp)
9b23cfb7
DDAG
1816{
1817 PCMachineState *pcms = PC_MACHINE(obj);
d1048bef 1818 OnOffAuto vmport = pcms->vmport;
9b23cfb7 1819
51e72bc1 1820 visit_type_OnOffAuto(v, name, &vmport, errp);
9b23cfb7
DDAG
1821}
1822
d7bce999
EB
1823static void pc_machine_set_vmport(Object *obj, Visitor *v, const char *name,
1824 void *opaque, Error **errp)
9b23cfb7
DDAG
1825{
1826 PCMachineState *pcms = PC_MACHINE(obj);
1827
51e72bc1 1828 visit_type_OnOffAuto(v, name, &pcms->vmport, errp);
9b23cfb7
DDAG
1829}
1830
355023f2
PB
1831bool pc_machine_is_smm_enabled(PCMachineState *pcms)
1832{
1833 bool smm_available = false;
1834
1835 if (pcms->smm == ON_OFF_AUTO_OFF) {
1836 return false;
1837 }
1838
1839 if (tcg_enabled() || qtest_enabled()) {
1840 smm_available = true;
1841 } else if (kvm_enabled()) {
1842 smm_available = kvm_has_smm();
1843 }
1844
1845 if (smm_available) {
1846 return true;
1847 }
1848
1849 if (pcms->smm == ON_OFF_AUTO_ON) {
1850 error_report("System Management Mode not supported by this hypervisor.");
1851 exit(1);
1852 }
1853 return false;
1854}
1855
d7bce999
EB
1856static void pc_machine_get_smm(Object *obj, Visitor *v, const char *name,
1857 void *opaque, Error **errp)
355023f2
PB
1858{
1859 PCMachineState *pcms = PC_MACHINE(obj);
1860 OnOffAuto smm = pcms->smm;
1861
51e72bc1 1862 visit_type_OnOffAuto(v, name, &smm, errp);
355023f2
PB
1863}
1864
d7bce999
EB
1865static void pc_machine_set_smm(Object *obj, Visitor *v, const char *name,
1866 void *opaque, Error **errp)
355023f2
PB
1867{
1868 PCMachineState *pcms = PC_MACHINE(obj);
1869
51e72bc1 1870 visit_type_OnOffAuto(v, name, &pcms->smm, errp);
355023f2
PB
1871}
1872
87252e1b
XG
1873static bool pc_machine_get_nvdimm(Object *obj, Error **errp)
1874{
1875 PCMachineState *pcms = PC_MACHINE(obj);
1876
5fe79386 1877 return pcms->acpi_nvdimm_state.is_enabled;
87252e1b
XG
1878}
1879
1880static void pc_machine_set_nvdimm(Object *obj, bool value, Error **errp)
1881{
1882 PCMachineState *pcms = PC_MACHINE(obj);
1883
5fe79386 1884 pcms->acpi_nvdimm_state.is_enabled = value;
87252e1b
XG
1885}
1886
bf1e8939
IM
1887static void pc_machine_initfn(Object *obj)
1888{
c87b1520
DS
1889 PCMachineState *pcms = PC_MACHINE(obj);
1890
bf1e8939
IM
1891 object_property_add(obj, PC_MACHINE_MEMHP_REGION_SIZE, "int",
1892 pc_machine_get_hotplug_memory_region_size,
dda65c7c 1893 NULL, NULL, NULL, &error_abort);
49d2e648 1894
c87b1520
DS
1895 pcms->max_ram_below_4g = 1ULL << 32; /* 4G */
1896 object_property_add(obj, PC_MACHINE_MAX_RAM_BELOW_4G, "size",
1897 pc_machine_get_max_ram_below_4g,
1898 pc_machine_set_max_ram_below_4g,
dda65c7c 1899 NULL, NULL, &error_abort);
49d2e648
MA
1900 object_property_set_description(obj, PC_MACHINE_MAX_RAM_BELOW_4G,
1901 "Maximum ram below the 4G boundary (32bit boundary)",
dda65c7c 1902 &error_abort);
91aa70ab 1903
355023f2
PB
1904 pcms->smm = ON_OFF_AUTO_AUTO;
1905 object_property_add(obj, PC_MACHINE_SMM, "OnOffAuto",
1906 pc_machine_get_smm,
1907 pc_machine_set_smm,
dda65c7c 1908 NULL, NULL, &error_abort);
355023f2
PB
1909 object_property_set_description(obj, PC_MACHINE_SMM,
1910 "Enable SMM (pc & q35)",
dda65c7c 1911 &error_abort);
355023f2 1912
d1048bef
DS
1913 pcms->vmport = ON_OFF_AUTO_AUTO;
1914 object_property_add(obj, PC_MACHINE_VMPORT, "OnOffAuto",
1915 pc_machine_get_vmport,
1916 pc_machine_set_vmport,
dda65c7c 1917 NULL, NULL, &error_abort);
49d2e648
MA
1918 object_property_set_description(obj, PC_MACHINE_VMPORT,
1919 "Enable vmport (pc & q35)",
dda65c7c 1920 &error_abort);
87252e1b
XG
1921
1922 /* nvdimm is disabled on default. */
5fe79386 1923 pcms->acpi_nvdimm_state.is_enabled = false;
87252e1b
XG
1924 object_property_add_bool(obj, PC_MACHINE_NVDIMM, pc_machine_get_nvdimm,
1925 pc_machine_set_nvdimm, &error_abort);
bf1e8939
IM
1926}
1927
ae50c55a
ZG
1928static void pc_machine_reset(void)
1929{
1930 CPUState *cs;
1931 X86CPU *cpu;
1932
1933 qemu_devices_reset();
1934
1935 /* Reset APIC after devices have been reset to cancel
1936 * any changes that qemu_devices_reset() might have done.
1937 */
1938 CPU_FOREACH(cs) {
1939 cpu = X86_CPU(cs);
1940
1941 if (cpu->apic_state) {
1942 device_reset(cpu->apic_state);
1943 }
1944 }
1945}
1946
fb43b73b
IM
1947static unsigned pc_cpu_index_to_socket_id(unsigned cpu_index)
1948{
ed256144 1949 X86CPUTopoInfo topo;
fb43b73b 1950 x86_topo_ids_from_idx(smp_cores, smp_threads, cpu_index,
ed256144
CF
1951 &topo);
1952 return topo.pkg_id;
fb43b73b
IM
1953}
1954
3811ef14
IM
1955static CPUArchIdList *pc_possible_cpu_arch_ids(MachineState *machine)
1956{
1957 PCMachineState *pcms = PC_MACHINE(machine);
1958 int len = sizeof(CPUArchIdList) +
1959 sizeof(CPUArchId) * (pcms->possible_cpus->len);
1960 CPUArchIdList *list = g_malloc(len);
1961
1962 memcpy(list, pcms->possible_cpus, len);
1963 return list;
1964}
1965
95bee274
IM
1966static void pc_machine_class_init(ObjectClass *oc, void *data)
1967{
1968 MachineClass *mc = MACHINE_CLASS(oc);
1969 PCMachineClass *pcmc = PC_MACHINE_CLASS(oc);
1970 HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
1971
1972 pcmc->get_hotplug_handler = mc->get_hotplug_handler;
7102fa70
EH
1973 pcmc->pci_enabled = true;
1974 pcmc->has_acpi_build = true;
1975 pcmc->rsdp_in_ram = true;
1976 pcmc->smbios_defaults = true;
1977 pcmc->smbios_uuid_encoded = true;
1978 pcmc->gigabyte_align = true;
1979 pcmc->has_reserved_memory = true;
1980 pcmc->kvmclock_enabled = true;
16a9e8a5 1981 pcmc->enforce_aligned_dimm = true;
cd4040ec
EH
1982 /* BIOS ACPI tables: 128K. Other BIOS datastructures: less than 4K reported
1983 * to be used at the moment, 32K should be enough for a while. */
1984 pcmc->acpi_data_size = 0x20000 + 0x8000;
36f96c4b 1985 pcmc->save_tsc_khz = true;
95bee274 1986 mc->get_hotplug_handler = pc_get_hotpug_handler;
fb43b73b 1987 mc->cpu_index_to_socket_id = pc_cpu_index_to_socket_id;
3811ef14 1988 mc->possible_cpu_arch_ids = pc_possible_cpu_arch_ids;
41742767 1989 mc->default_boot_order = "cad";
4458fb3a
EH
1990 mc->hot_add_cpu = pc_hot_add_cpu;
1991 mc->max_cpus = 255;
ae50c55a 1992 mc->reset = pc_machine_reset;
95bee274 1993 hc->plug = pc_machine_device_plug_cb;
d9c5c5b8 1994 hc->unplug_request = pc_machine_device_unplug_request_cb;
232391c1 1995 hc->unplug = pc_machine_device_unplug_cb;
95bee274
IM
1996}
1997
d5747cac
IM
1998static const TypeInfo pc_machine_info = {
1999 .name = TYPE_PC_MACHINE,
2000 .parent = TYPE_MACHINE,
2001 .abstract = true,
2002 .instance_size = sizeof(PCMachineState),
bf1e8939 2003 .instance_init = pc_machine_initfn,
d5747cac 2004 .class_size = sizeof(PCMachineClass),
95bee274
IM
2005 .class_init = pc_machine_class_init,
2006 .interfaces = (InterfaceInfo[]) {
2007 { TYPE_HOTPLUG_HANDLER },
2008 { }
2009 },
d5747cac
IM
2010};
2011
2012static void pc_machine_register_types(void)
2013{
2014 type_register_static(&pc_machine_info);
2015}
2016
2017type_init(pc_machine_register_types)