]> git.proxmox.com Git - mirror_qemu.git/blame - hw/i386/pc.c
error: Document how to accumulate multiple errors
[mirror_qemu.git] / hw / i386 / pc.c
CommitLineData
80cabfad
FB
1/*
2 * QEMU PC System Emulator
5fafdf24 3 *
80cabfad 4 * Copyright (c) 2003-2004 Fabrice Bellard
5fafdf24 5 *
80cabfad
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
83c9f4ca 24#include "hw/hw.h"
0d09e41a
PB
25#include "hw/i386/pc.h"
26#include "hw/char/serial.h"
27#include "hw/i386/apic.h"
54a40293
EH
28#include "hw/i386/topology.h"
29#include "sysemu/cpus.h"
0d09e41a 30#include "hw/block/fdc.h"
83c9f4ca
PB
31#include "hw/ide.h"
32#include "hw/pci/pci.h"
2118196b 33#include "hw/pci/pci_bus.h"
0d09e41a
PB
34#include "hw/nvram/fw_cfg.h"
35#include "hw/timer/hpet.h"
60d8f328 36#include "hw/smbios/smbios.h"
83c9f4ca 37#include "hw/loader.h"
ca20cf32 38#include "elf.h"
47b43a1f 39#include "multiboot.h"
0d09e41a
PB
40#include "hw/timer/mc146818rtc.h"
41#include "hw/timer/i8254.h"
42#include "hw/audio/pcspk.h"
83c9f4ca
PB
43#include "hw/pci/msi.h"
44#include "hw/sysbus.h"
9c17d615 45#include "sysemu/sysemu.h"
e35704ba 46#include "sysemu/numa.h"
9c17d615 47#include "sysemu/kvm.h"
b1c12027 48#include "sysemu/qtest.h"
1d31f66b 49#include "kvm_i386.h"
0d09e41a 50#include "hw/xen/xen.h"
4be74634 51#include "sysemu/block-backend.h"
0d09e41a 52#include "hw/block/block.h"
a19cbfb3 53#include "ui/qemu-spice.h"
022c62cb
PB
54#include "exec/memory.h"
55#include "exec/address-spaces.h"
9c17d615 56#include "sysemu/arch_init.h"
1de7afc9 57#include "qemu/bitmap.h"
0c764a9d 58#include "qemu/config-file.h"
d49b6836 59#include "qemu/error-report.h"
0445259b 60#include "hw/acpi/acpi.h"
5ff020b7 61#include "hw/acpi/cpu_hotplug.h"
c649983b 62#include "hw/boards.h"
39848901 63#include "hw/pci/pci_host.h"
72c194f7 64#include "acpi-build.h"
95bee274 65#include "hw/mem/pc-dimm.h"
bf1e8939 66#include "qapi/visitor.h"
d1048bef 67#include "qapi-visit.h"
15eafc2e 68#include "qom/cpu.h"
80cabfad 69
471fd342
BS
70/* debug PC/ISA interrupts */
71//#define DEBUG_IRQ
72
73#ifdef DEBUG_IRQ
74#define DPRINTF(fmt, ...) \
75 do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
76#else
77#define DPRINTF(fmt, ...)
78#endif
79
3cce6243 80#define BIOS_CFG_IOPORT 0x510
8a92ea2f 81#define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0)
b6f6e3d3 82#define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1)
6b35e7bf 83#define FW_CFG_IRQ0_OVERRIDE (FW_CFG_ARCH_LOCAL + 2)
4c5b10b7 84#define FW_CFG_E820_TABLE (FW_CFG_ARCH_LOCAL + 3)
40ac17cd 85#define FW_CFG_HPET (FW_CFG_ARCH_LOCAL + 4)
80cabfad 86
4c5b10b7
JS
87#define E820_NR_ENTRIES 16
88
89struct e820_entry {
90 uint64_t address;
91 uint64_t length;
92 uint32_t type;
541dc0d4 93} QEMU_PACKED __attribute((__aligned__(4)));
4c5b10b7
JS
94
95struct e820_table {
96 uint32_t count;
97 struct e820_entry entry[E820_NR_ENTRIES];
541dc0d4 98} QEMU_PACKED __attribute((__aligned__(4)));
4c5b10b7 99
7d67110f
GH
100static struct e820_table e820_reserve;
101static struct e820_entry *e820_table;
102static unsigned e820_entries;
dd703b99 103struct hpet_fw_config hpet_cfg = {.count = UINT8_MAX};
4c5b10b7 104
b881fbe9 105void gsi_handler(void *opaque, int n, int level)
1452411b 106{
b881fbe9 107 GSIState *s = opaque;
1452411b 108
b881fbe9
JK
109 DPRINTF("pc: %s GSI %d\n", level ? "raising" : "lowering", n);
110 if (n < ISA_NUM_IRQS) {
111 qemu_set_irq(s->i8259_irq[n], level);
1632dc6a 112 }
b881fbe9 113 qemu_set_irq(s->ioapic_irq[n], level);
2e9947d2 114}
1452411b 115
258711c6
JG
116static void ioport80_write(void *opaque, hwaddr addr, uint64_t data,
117 unsigned size)
80cabfad
FB
118{
119}
120
c02e1eac
JG
121static uint64_t ioport80_read(void *opaque, hwaddr addr, unsigned size)
122{
a6fc23e5 123 return 0xffffffffffffffffULL;
c02e1eac
JG
124}
125
f929aad6 126/* MSDOS compatibility mode FPU exception support */
d537cf6c 127static qemu_irq ferr_irq;
8e78eb28
IY
128
129void pc_register_ferr_irq(qemu_irq irq)
130{
131 ferr_irq = irq;
132}
133
f929aad6
FB
134/* XXX: add IGNNE support */
135void cpu_set_ferr(CPUX86State *s)
136{
d537cf6c 137 qemu_irq_raise(ferr_irq);
f929aad6
FB
138}
139
258711c6
JG
140static void ioportF0_write(void *opaque, hwaddr addr, uint64_t data,
141 unsigned size)
f929aad6 142{
d537cf6c 143 qemu_irq_lower(ferr_irq);
f929aad6
FB
144}
145
c02e1eac
JG
146static uint64_t ioportF0_read(void *opaque, hwaddr addr, unsigned size)
147{
a6fc23e5 148 return 0xffffffffffffffffULL;
c02e1eac
JG
149}
150
28ab0e2e 151/* TSC handling */
28ab0e2e
FB
152uint64_t cpu_get_tsc(CPUX86State *env)
153{
4a1418e0 154 return cpu_get_ticks();
28ab0e2e
FB
155}
156
3de388f6 157/* IRQ handling */
4a8fa5dc 158int cpu_get_pic_interrupt(CPUX86State *env)
3de388f6 159{
02e51483 160 X86CPU *cpu = x86_env_get_cpu(env);
3de388f6
FB
161 int intno;
162
02e51483 163 intno = apic_get_interrupt(cpu->apic_state);
3de388f6 164 if (intno >= 0) {
3de388f6
FB
165 return intno;
166 }
3de388f6 167 /* read the irq from the PIC */
02e51483 168 if (!apic_accept_pic_intr(cpu->apic_state)) {
0e21e12b 169 return -1;
cf6d64bf 170 }
0e21e12b 171
3de388f6
FB
172 intno = pic_read_irq(isa_pic);
173 return intno;
174}
175
d537cf6c 176static void pic_irq_request(void *opaque, int irq, int level)
3de388f6 177{
182735ef
AF
178 CPUState *cs = first_cpu;
179 X86CPU *cpu = X86_CPU(cs);
a5b38b51 180
471fd342 181 DPRINTF("pic_irqs: %s irq %d\n", level? "raise" : "lower", irq);
02e51483 182 if (cpu->apic_state) {
bdc44640 183 CPU_FOREACH(cs) {
182735ef 184 cpu = X86_CPU(cs);
02e51483
CF
185 if (apic_accept_pic_intr(cpu->apic_state)) {
186 apic_deliver_pic_intr(cpu->apic_state, level);
cf6d64bf 187 }
d5529471
AJ
188 }
189 } else {
d8ed887b 190 if (level) {
c3affe56 191 cpu_interrupt(cs, CPU_INTERRUPT_HARD);
d8ed887b
AF
192 } else {
193 cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
194 }
a5b38b51 195 }
3de388f6
FB
196}
197
b0a21b53
FB
198/* PC cmos mappings */
199
80cabfad
FB
200#define REG_EQUIPMENT_BYTE 0x14
201
d288c7ba 202static int cmos_get_fd_drive_type(FDriveType fd0)
777428f2
FB
203{
204 int val;
205
206 switch (fd0) {
d288c7ba 207 case FDRIVE_DRV_144:
777428f2
FB
208 /* 1.44 Mb 3"5 drive */
209 val = 4;
210 break;
d288c7ba 211 case FDRIVE_DRV_288:
777428f2
FB
212 /* 2.88 Mb 3"5 drive */
213 val = 5;
214 break;
d288c7ba 215 case FDRIVE_DRV_120:
777428f2
FB
216 /* 1.2 Mb 5"5 drive */
217 val = 2;
218 break;
d288c7ba 219 case FDRIVE_DRV_NONE:
777428f2
FB
220 default:
221 val = 0;
222 break;
223 }
224 return val;
225}
226
9139046c
MA
227static void cmos_init_hd(ISADevice *s, int type_ofs, int info_ofs,
228 int16_t cylinders, int8_t heads, int8_t sectors)
ba6c2377 229{
ba6c2377
FB
230 rtc_set_memory(s, type_ofs, 47);
231 rtc_set_memory(s, info_ofs, cylinders);
232 rtc_set_memory(s, info_ofs + 1, cylinders >> 8);
233 rtc_set_memory(s, info_ofs + 2, heads);
234 rtc_set_memory(s, info_ofs + 3, 0xff);
235 rtc_set_memory(s, info_ofs + 4, 0xff);
236 rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3));
237 rtc_set_memory(s, info_ofs + 6, cylinders);
238 rtc_set_memory(s, info_ofs + 7, cylinders >> 8);
239 rtc_set_memory(s, info_ofs + 8, sectors);
240}
241
6ac0e82d
AZ
242/* convert boot_device letter to something recognizable by the bios */
243static int boot_device2nibble(char boot_device)
244{
245 switch(boot_device) {
246 case 'a':
247 case 'b':
248 return 0x01; /* floppy boot */
249 case 'c':
250 return 0x02; /* hard drive boot */
251 case 'd':
252 return 0x03; /* CD-ROM boot */
253 case 'n':
254 return 0x04; /* Network boot */
255 }
256 return 0;
257}
258
ddcd5531 259static void set_boot_dev(ISADevice *s, const char *boot_device, Error **errp)
0ecdffbb
AJ
260{
261#define PC_MAX_BOOT_DEVICES 3
0ecdffbb
AJ
262 int nbds, bds[3] = { 0, };
263 int i;
264
265 nbds = strlen(boot_device);
266 if (nbds > PC_MAX_BOOT_DEVICES) {
ddcd5531
GA
267 error_setg(errp, "Too many boot devices for PC");
268 return;
0ecdffbb
AJ
269 }
270 for (i = 0; i < nbds; i++) {
271 bds[i] = boot_device2nibble(boot_device[i]);
272 if (bds[i] == 0) {
ddcd5531
GA
273 error_setg(errp, "Invalid boot device for PC: '%c'",
274 boot_device[i]);
275 return;
0ecdffbb
AJ
276 }
277 }
278 rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
d9346e81 279 rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1));
0ecdffbb
AJ
280}
281
ddcd5531 282static void pc_boot_set(void *opaque, const char *boot_device, Error **errp)
d9346e81 283{
ddcd5531 284 set_boot_dev(opaque, boot_device, errp);
d9346e81
MA
285}
286
7444ca4e
LE
287static void pc_cmos_init_floppy(ISADevice *rtc_state, ISADevice *floppy)
288{
289 int val, nb, i;
290 FDriveType fd_type[2] = { FDRIVE_DRV_NONE, FDRIVE_DRV_NONE };
291
292 /* floppy type */
293 if (floppy) {
294 for (i = 0; i < 2; i++) {
295 fd_type[i] = isa_fdc_get_drive_type(floppy, i);
296 }
297 }
298 val = (cmos_get_fd_drive_type(fd_type[0]) << 4) |
299 cmos_get_fd_drive_type(fd_type[1]);
300 rtc_set_memory(rtc_state, 0x10, val);
301
302 val = rtc_get_memory(rtc_state, REG_EQUIPMENT_BYTE);
303 nb = 0;
304 if (fd_type[0] < FDRIVE_DRV_NONE) {
305 nb++;
306 }
307 if (fd_type[1] < FDRIVE_DRV_NONE) {
308 nb++;
309 }
310 switch (nb) {
311 case 0:
312 break;
313 case 1:
314 val |= 0x01; /* 1 drive, ready for boot */
315 break;
316 case 2:
317 val |= 0x41; /* 2 drives, ready for boot */
318 break;
319 }
320 rtc_set_memory(rtc_state, REG_EQUIPMENT_BYTE, val);
321}
322
c0897e0c
MA
323typedef struct pc_cmos_init_late_arg {
324 ISADevice *rtc_state;
9139046c 325 BusState *idebus[2];
c0897e0c
MA
326} pc_cmos_init_late_arg;
327
b86f4613
LE
328typedef struct check_fdc_state {
329 ISADevice *floppy;
330 bool multiple;
331} CheckFdcState;
332
333static int check_fdc(Object *obj, void *opaque)
334{
335 CheckFdcState *state = opaque;
336 Object *fdc;
337 uint32_t iobase;
338 Error *local_err = NULL;
339
340 fdc = object_dynamic_cast(obj, TYPE_ISA_FDC);
341 if (!fdc) {
342 return 0;
343 }
344
345 iobase = object_property_get_int(obj, "iobase", &local_err);
346 if (local_err || iobase != 0x3f0) {
347 error_free(local_err);
348 return 0;
349 }
350
351 if (state->floppy) {
352 state->multiple = true;
353 } else {
354 state->floppy = ISA_DEVICE(obj);
355 }
356 return 0;
357}
358
359static const char * const fdc_container_path[] = {
360 "/unattached", "/peripheral", "/peripheral-anon"
361};
362
424e4a87
RK
363/*
364 * Locate the FDC at IO address 0x3f0, in order to configure the CMOS registers
365 * and ACPI objects.
366 */
367ISADevice *pc_find_fdc0(void)
368{
369 int i;
370 Object *container;
371 CheckFdcState state = { 0 };
372
373 for (i = 0; i < ARRAY_SIZE(fdc_container_path); i++) {
374 container = container_get(qdev_get_machine(), fdc_container_path[i]);
375 object_child_foreach(container, check_fdc, &state);
376 }
377
378 if (state.multiple) {
379 error_report("warning: multiple floppy disk controllers with "
380 "iobase=0x3f0 have been found;\n"
381 "the one being picked for CMOS setup might not reflect "
382 "your intent");
383 }
384
385 return state.floppy;
386}
387
c0897e0c
MA
388static void pc_cmos_init_late(void *opaque)
389{
390 pc_cmos_init_late_arg *arg = opaque;
391 ISADevice *s = arg->rtc_state;
9139046c
MA
392 int16_t cylinders;
393 int8_t heads, sectors;
c0897e0c 394 int val;
2adc99b2 395 int i, trans;
c0897e0c 396
9139046c
MA
397 val = 0;
398 if (ide_get_geometry(arg->idebus[0], 0,
399 &cylinders, &heads, &sectors) >= 0) {
400 cmos_init_hd(s, 0x19, 0x1b, cylinders, heads, sectors);
401 val |= 0xf0;
402 }
403 if (ide_get_geometry(arg->idebus[0], 1,
404 &cylinders, &heads, &sectors) >= 0) {
405 cmos_init_hd(s, 0x1a, 0x24, cylinders, heads, sectors);
406 val |= 0x0f;
407 }
408 rtc_set_memory(s, 0x12, val);
c0897e0c
MA
409
410 val = 0;
411 for (i = 0; i < 4; i++) {
9139046c
MA
412 /* NOTE: ide_get_geometry() returns the physical
413 geometry. It is always such that: 1 <= sects <= 63, 1
414 <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
415 geometry can be different if a translation is done. */
416 if (ide_get_geometry(arg->idebus[i / 2], i % 2,
417 &cylinders, &heads, &sectors) >= 0) {
2adc99b2
MA
418 trans = ide_get_bios_chs_trans(arg->idebus[i / 2], i % 2) - 1;
419 assert((trans & ~3) == 0);
420 val |= trans << (i * 2);
c0897e0c
MA
421 }
422 }
423 rtc_set_memory(s, 0x39, val);
424
424e4a87 425 pc_cmos_init_floppy(s, pc_find_fdc0());
b86f4613 426
c0897e0c
MA
427 qemu_unregister_reset(pc_cmos_init_late, opaque);
428}
429
23d30407 430void pc_cmos_init(PCMachineState *pcms,
220a8846 431 BusState *idebus0, BusState *idebus1,
63ffb564 432 ISADevice *s)
80cabfad 433{
7444ca4e 434 int val;
c0897e0c 435 static pc_cmos_init_late_arg arg;
ddcd5531 436 Error *local_err = NULL;
b0a21b53 437
b0a21b53 438 /* various important CMOS locations needed by PC/Bochs bios */
80cabfad
FB
439
440 /* memory size */
e89001f7 441 /* base memory (first MiB) */
88076854 442 val = MIN(pcms->below_4g_mem_size / 1024, 640);
333190eb
FB
443 rtc_set_memory(s, 0x15, val);
444 rtc_set_memory(s, 0x16, val >> 8);
e89001f7 445 /* extended memory (next 64MiB) */
88076854
EH
446 if (pcms->below_4g_mem_size > 1024 * 1024) {
447 val = (pcms->below_4g_mem_size - 1024 * 1024) / 1024;
e89001f7
MA
448 } else {
449 val = 0;
450 }
80cabfad
FB
451 if (val > 65535)
452 val = 65535;
b0a21b53
FB
453 rtc_set_memory(s, 0x17, val);
454 rtc_set_memory(s, 0x18, val >> 8);
455 rtc_set_memory(s, 0x30, val);
456 rtc_set_memory(s, 0x31, val >> 8);
e89001f7 457 /* memory between 16MiB and 4GiB */
88076854
EH
458 if (pcms->below_4g_mem_size > 16 * 1024 * 1024) {
459 val = (pcms->below_4g_mem_size - 16 * 1024 * 1024) / 65536;
e89001f7 460 } else {
9da98861 461 val = 0;
e89001f7 462 }
80cabfad
FB
463 if (val > 65535)
464 val = 65535;
b0a21b53
FB
465 rtc_set_memory(s, 0x34, val);
466 rtc_set_memory(s, 0x35, val >> 8);
e89001f7 467 /* memory above 4GiB */
88076854 468 val = pcms->above_4g_mem_size / 65536;
e89001f7
MA
469 rtc_set_memory(s, 0x5b, val);
470 rtc_set_memory(s, 0x5c, val >> 8);
471 rtc_set_memory(s, 0x5d, val >> 16);
3b46e624 472
298e01b6
AJ
473 /* set the number of CPU */
474 rtc_set_memory(s, 0x5f, smp_cpus - 1);
2d996150 475
23d30407 476 object_property_add_link(OBJECT(pcms), "rtc_state",
2d996150 477 TYPE_ISA_DEVICE,
ec68007a 478 (Object **)&pcms->rtc,
2d996150
GZ
479 object_property_allow_set_link,
480 OBJ_PROP_LINK_UNREF_ON_RELEASE, &error_abort);
23d30407 481 object_property_set_link(OBJECT(pcms), OBJECT(s),
2d996150 482 "rtc_state", &error_abort);
298e01b6 483
88076854 484 set_boot_dev(s, MACHINE(pcms)->boot_order, &local_err);
ddcd5531 485 if (local_err) {
565f65d2 486 error_report_err(local_err);
28c5af54
JM
487 exit(1);
488 }
80cabfad 489
b0a21b53 490 val = 0;
b0a21b53
FB
491 val |= 0x02; /* FPU is there */
492 val |= 0x04; /* PS/2 mouse installed */
493 rtc_set_memory(s, REG_EQUIPMENT_BYTE, val);
494
b86f4613 495 /* hard drives and FDC */
c0897e0c 496 arg.rtc_state = s;
9139046c
MA
497 arg.idebus[0] = idebus0;
498 arg.idebus[1] = idebus1;
c0897e0c 499 qemu_register_reset(pc_cmos_init_late, &arg);
80cabfad
FB
500}
501
a0881c64
AF
502#define TYPE_PORT92 "port92"
503#define PORT92(obj) OBJECT_CHECK(Port92State, (obj), TYPE_PORT92)
504
4b78a802
BS
505/* port 92 stuff: could be split off */
506typedef struct Port92State {
a0881c64
AF
507 ISADevice parent_obj;
508
23af670e 509 MemoryRegion io;
4b78a802
BS
510 uint8_t outport;
511 qemu_irq *a20_out;
512} Port92State;
513
93ef4192
AG
514static void port92_write(void *opaque, hwaddr addr, uint64_t val,
515 unsigned size)
4b78a802
BS
516{
517 Port92State *s = opaque;
4700a316 518 int oldval = s->outport;
4b78a802 519
c5539cb4 520 DPRINTF("port92: write 0x%02" PRIx64 "\n", val);
4b78a802
BS
521 s->outport = val;
522 qemu_set_irq(*s->a20_out, (val >> 1) & 1);
4700a316 523 if ((val & 1) && !(oldval & 1)) {
4b78a802
BS
524 qemu_system_reset_request();
525 }
526}
527
93ef4192
AG
528static uint64_t port92_read(void *opaque, hwaddr addr,
529 unsigned size)
4b78a802
BS
530{
531 Port92State *s = opaque;
532 uint32_t ret;
533
534 ret = s->outport;
535 DPRINTF("port92: read 0x%02x\n", ret);
536 return ret;
537}
538
539static void port92_init(ISADevice *dev, qemu_irq *a20_out)
540{
a0881c64 541 Port92State *s = PORT92(dev);
4b78a802
BS
542
543 s->a20_out = a20_out;
544}
545
546static const VMStateDescription vmstate_port92_isa = {
547 .name = "port92",
548 .version_id = 1,
549 .minimum_version_id = 1,
d49805ae 550 .fields = (VMStateField[]) {
4b78a802
BS
551 VMSTATE_UINT8(outport, Port92State),
552 VMSTATE_END_OF_LIST()
553 }
554};
555
556static void port92_reset(DeviceState *d)
557{
a0881c64 558 Port92State *s = PORT92(d);
4b78a802
BS
559
560 s->outport &= ~1;
561}
562
23af670e 563static const MemoryRegionOps port92_ops = {
93ef4192
AG
564 .read = port92_read,
565 .write = port92_write,
566 .impl = {
567 .min_access_size = 1,
568 .max_access_size = 1,
569 },
570 .endianness = DEVICE_LITTLE_ENDIAN,
23af670e
RH
571};
572
db895a1e 573static void port92_initfn(Object *obj)
4b78a802 574{
db895a1e 575 Port92State *s = PORT92(obj);
4b78a802 576
1437c94b 577 memory_region_init_io(&s->io, OBJECT(s), &port92_ops, s, "port92", 1);
23af670e 578
4b78a802 579 s->outport = 0;
db895a1e
AF
580}
581
582static void port92_realizefn(DeviceState *dev, Error **errp)
583{
584 ISADevice *isadev = ISA_DEVICE(dev);
585 Port92State *s = PORT92(dev);
586
587 isa_register_ioport(isadev, &s->io, 0x92);
4b78a802
BS
588}
589
8f04ee08
AL
590static void port92_class_initfn(ObjectClass *klass, void *data)
591{
39bffca2 592 DeviceClass *dc = DEVICE_CLASS(klass);
db895a1e 593
db895a1e 594 dc->realize = port92_realizefn;
39bffca2
AL
595 dc->reset = port92_reset;
596 dc->vmsd = &vmstate_port92_isa;
f3b17640
MA
597 /*
598 * Reason: unlike ordinary ISA devices, this one needs additional
599 * wiring: its A20 output line needs to be wired up by
600 * port92_init().
601 */
602 dc->cannot_instantiate_with_device_add_yet = true;
8f04ee08
AL
603}
604
8c43a6f0 605static const TypeInfo port92_info = {
a0881c64 606 .name = TYPE_PORT92,
39bffca2
AL
607 .parent = TYPE_ISA_DEVICE,
608 .instance_size = sizeof(Port92State),
db895a1e 609 .instance_init = port92_initfn,
39bffca2 610 .class_init = port92_class_initfn,
4b78a802
BS
611};
612
83f7d43a 613static void port92_register_types(void)
4b78a802 614{
39bffca2 615 type_register_static(&port92_info);
4b78a802 616}
83f7d43a
AF
617
618type_init(port92_register_types)
4b78a802 619
956a3e6b 620static void handle_a20_line_change(void *opaque, int irq, int level)
59b8ad81 621{
cc36a7a2 622 X86CPU *cpu = opaque;
e1a23744 623
956a3e6b 624 /* XXX: send to all CPUs ? */
4b78a802 625 /* XXX: add logic to handle multiple A20 line sources */
cc36a7a2 626 x86_cpu_set_a20(cpu, level);
e1a23744
FB
627}
628
4c5b10b7
JS
629int e820_add_entry(uint64_t address, uint64_t length, uint32_t type)
630{
7d67110f 631 int index = le32_to_cpu(e820_reserve.count);
4c5b10b7
JS
632 struct e820_entry *entry;
633
7d67110f
GH
634 if (type != E820_RAM) {
635 /* old FW_CFG_E820_TABLE entry -- reservations only */
636 if (index >= E820_NR_ENTRIES) {
637 return -EBUSY;
638 }
639 entry = &e820_reserve.entry[index++];
640
641 entry->address = cpu_to_le64(address);
642 entry->length = cpu_to_le64(length);
643 entry->type = cpu_to_le32(type);
644
645 e820_reserve.count = cpu_to_le32(index);
646 }
4c5b10b7 647
7d67110f 648 /* new "etc/e820" file -- include ram too */
ab3ad07f 649 e820_table = g_renew(struct e820_entry, e820_table, e820_entries + 1);
7d67110f
GH
650 e820_table[e820_entries].address = cpu_to_le64(address);
651 e820_table[e820_entries].length = cpu_to_le64(length);
652 e820_table[e820_entries].type = cpu_to_le32(type);
653 e820_entries++;
4c5b10b7 654
7d67110f 655 return e820_entries;
4c5b10b7
JS
656}
657
7bf8ef19
GS
658int e820_get_num_entries(void)
659{
660 return e820_entries;
661}
662
663bool e820_get_entry(int idx, uint32_t type, uint64_t *address, uint64_t *length)
664{
665 if (idx < e820_entries && e820_table[idx].type == cpu_to_le32(type)) {
666 *address = le64_to_cpu(e820_table[idx].address);
667 *length = le64_to_cpu(e820_table[idx].length);
668 return true;
669 }
670 return false;
671}
672
54a40293
EH
673/* Enables contiguous-apic-ID mode, for compatibility */
674static bool compat_apic_id_mode;
675
676void enable_compat_apic_id_mode(void)
677{
678 compat_apic_id_mode = true;
679}
680
681/* Calculates initial APIC ID for a specific CPU index
682 *
683 * Currently we need to be able to calculate the APIC ID from the CPU index
684 * alone (without requiring a CPU object), as the QEMU<->Seabios interfaces have
685 * no concept of "CPU index", and the NUMA tables on fw_cfg need the APIC ID of
686 * all CPUs up to max_cpus.
687 */
688static uint32_t x86_cpu_apic_id_from_index(unsigned int cpu_index)
689{
690 uint32_t correct_id;
691 static bool warned;
692
693 correct_id = x86_apicid_from_cpu_idx(smp_cores, smp_threads, cpu_index);
694 if (compat_apic_id_mode) {
b1c12027 695 if (cpu_index != correct_id && !warned && !qtest_enabled()) {
54a40293
EH
696 error_report("APIC IDs set in compatibility mode, "
697 "CPU topology won't match the configuration");
698 warned = true;
699 }
700 return cpu_index;
701 } else {
702 return correct_id;
703 }
704}
705
1d934e89
EH
706/* Calculates the limit to CPU APIC ID values
707 *
708 * This function returns the limit for the APIC ID value, so that all
709 * CPU APIC IDs are < pc_apic_id_limit().
710 *
711 * This is used for FW_CFG_MAX_CPUS. See comments on bochs_bios_init().
712 */
713static unsigned int pc_apic_id_limit(unsigned int max_cpus)
714{
715 return x86_cpu_apic_id_from_index(max_cpus - 1) + 1;
716}
717
5fd0a9d4 718static void pc_build_smbios(FWCfgState *fw_cfg)
80cabfad 719{
c97294ec
GS
720 uint8_t *smbios_tables, *smbios_anchor;
721 size_t smbios_tables_len, smbios_anchor_len;
89cc4a27
WH
722 struct smbios_phys_mem_area *mem_array;
723 unsigned i, array_count;
5fd0a9d4
WH
724
725 smbios_tables = smbios_get_table_legacy(&smbios_tables_len);
726 if (smbios_tables) {
727 fw_cfg_add_bytes(fw_cfg, FW_CFG_SMBIOS_ENTRIES,
728 smbios_tables, smbios_tables_len);
729 }
730
89cc4a27
WH
731 /* build the array of physical mem area from e820 table */
732 mem_array = g_malloc0(sizeof(*mem_array) * e820_get_num_entries());
733 for (i = 0, array_count = 0; i < e820_get_num_entries(); i++) {
734 uint64_t addr, len;
735
736 if (e820_get_entry(i, E820_RAM, &addr, &len)) {
737 mem_array[array_count].address = addr;
738 mem_array[array_count].length = len;
739 array_count++;
740 }
741 }
742 smbios_get_tables(mem_array, array_count,
743 &smbios_tables, &smbios_tables_len,
5fd0a9d4 744 &smbios_anchor, &smbios_anchor_len);
89cc4a27
WH
745 g_free(mem_array);
746
5fd0a9d4
WH
747 if (smbios_anchor) {
748 fw_cfg_add_file(fw_cfg, "etc/smbios/smbios-tables",
749 smbios_tables, smbios_tables_len);
750 fw_cfg_add_file(fw_cfg, "etc/smbios/smbios-anchor",
751 smbios_anchor, smbios_anchor_len);
752 }
753}
754
c886fc4c 755static FWCfgState *bochs_bios_init(AddressSpace *as)
5fd0a9d4
WH
756{
757 FWCfgState *fw_cfg;
11c2fd3e
AL
758 uint64_t *numa_fw_cfg;
759 int i, j;
1d934e89 760 unsigned int apic_id_limit = pc_apic_id_limit(max_cpus);
3cce6243 761
c886fc4c
MM
762 fw_cfg = fw_cfg_init_io_dma(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 4, as);
763
1d934e89
EH
764 /* FW_CFG_MAX_CPUS is a bit confusing/problematic on x86:
765 *
766 * SeaBIOS needs FW_CFG_MAX_CPUS for CPU hotplug, but the CPU hotplug
767 * QEMU<->SeaBIOS interface is not based on the "CPU index", but on the APIC
768 * ID of hotplugged CPUs[1]. This means that FW_CFG_MAX_CPUS is not the
769 * "maximum number of CPUs", but the "limit to the APIC ID values SeaBIOS
770 * may see".
771 *
772 * So, this means we must not use max_cpus, here, but the maximum possible
773 * APIC ID value, plus one.
774 *
775 * [1] The only kind of "CPU identifier" used between SeaBIOS and QEMU is
776 * the APIC ID, not the "CPU index"
777 */
778 fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)apic_id_limit);
905fdcb5 779 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
089da572
MA
780 fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES,
781 acpi_tables, acpi_tables_len);
9b5b76d4 782 fw_cfg_add_i32(fw_cfg, FW_CFG_IRQ0_OVERRIDE, kvm_allows_irq0_override());
b6f6e3d3 783
5fd0a9d4 784 pc_build_smbios(fw_cfg);
c97294ec 785
089da572 786 fw_cfg_add_bytes(fw_cfg, FW_CFG_E820_TABLE,
7d67110f
GH
787 &e820_reserve, sizeof(e820_reserve));
788 fw_cfg_add_file(fw_cfg, "etc/e820", e820_table,
789 sizeof(struct e820_entry) * e820_entries);
11c2fd3e 790
089da572 791 fw_cfg_add_bytes(fw_cfg, FW_CFG_HPET, &hpet_cfg, sizeof(hpet_cfg));
11c2fd3e
AL
792 /* allocate memory for the NUMA channel: one (64bit) word for the number
793 * of nodes, one word for each VCPU->node and one word for each node to
794 * hold the amount of memory.
795 */
1d934e89 796 numa_fw_cfg = g_new0(uint64_t, 1 + apic_id_limit + nb_numa_nodes);
11c2fd3e 797 numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes);
991dfefd 798 for (i = 0; i < max_cpus; i++) {
1d934e89
EH
799 unsigned int apic_id = x86_cpu_apic_id_from_index(i);
800 assert(apic_id < apic_id_limit);
11c2fd3e 801 for (j = 0; j < nb_numa_nodes; j++) {
8c85901e 802 if (test_bit(i, numa_info[j].node_cpu)) {
1d934e89 803 numa_fw_cfg[apic_id + 1] = cpu_to_le64(j);
11c2fd3e
AL
804 break;
805 }
806 }
807 }
808 for (i = 0; i < nb_numa_nodes; i++) {
8c85901e 809 numa_fw_cfg[apic_id_limit + 1 + i] = cpu_to_le64(numa_info[i].node_mem);
11c2fd3e 810 }
089da572 811 fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, numa_fw_cfg,
1d934e89
EH
812 (1 + apic_id_limit + nb_numa_nodes) *
813 sizeof(*numa_fw_cfg));
bf483392
AG
814
815 return fw_cfg;
80cabfad
FB
816}
817
642a4f96
TS
818static long get_file_size(FILE *f)
819{
820 long where, size;
821
822 /* XXX: on Unix systems, using fstat() probably makes more sense */
823
824 where = ftell(f);
825 fseek(f, 0, SEEK_END);
826 size = ftell(f);
827 fseek(f, where, SEEK_SET);
828
829 return size;
830}
831
df1f79fd
EH
832static void load_linux(PCMachineState *pcms,
833 FWCfgState *fw_cfg)
642a4f96
TS
834{
835 uint16_t protocol;
5cea8590 836 int setup_size, kernel_size, initrd_size = 0, cmdline_size;
642a4f96 837 uint32_t initrd_max;
57a46d05 838 uint8_t header[8192], *setup, *kernel, *initrd_data;
a8170e5e 839 hwaddr real_addr, prot_addr, cmdline_addr, initrd_addr = 0;
45a50b16 840 FILE *f;
bf4e5d92 841 char *vmode;
df1f79fd 842 MachineState *machine = MACHINE(pcms);
cd4040ec 843 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
df1f79fd
EH
844 const char *kernel_filename = machine->kernel_filename;
845 const char *initrd_filename = machine->initrd_filename;
846 const char *kernel_cmdline = machine->kernel_cmdline;
642a4f96
TS
847
848 /* Align to 16 bytes as a paranoia measure */
849 cmdline_size = (strlen(kernel_cmdline)+16) & ~15;
850
851 /* load the kernel header */
852 f = fopen(kernel_filename, "rb");
853 if (!f || !(kernel_size = get_file_size(f)) ||
0f9d76e5
LG
854 fread(header, 1, MIN(ARRAY_SIZE(header), kernel_size), f) !=
855 MIN(ARRAY_SIZE(header), kernel_size)) {
856 fprintf(stderr, "qemu: could not load kernel '%s': %s\n",
857 kernel_filename, strerror(errno));
858 exit(1);
642a4f96
TS
859 }
860
861 /* kernel protocol version */
bc4edd79 862#if 0
642a4f96 863 fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202));
bc4edd79 864#endif
0f9d76e5
LG
865 if (ldl_p(header+0x202) == 0x53726448) {
866 protocol = lduw_p(header+0x206);
867 } else {
868 /* This looks like a multiboot kernel. If it is, let's stop
869 treating it like a Linux kernel. */
52001445 870 if (load_multiboot(fw_cfg, f, kernel_filename, initrd_filename,
0f9d76e5 871 kernel_cmdline, kernel_size, header)) {
82663ee2 872 return;
0f9d76e5
LG
873 }
874 protocol = 0;
f16408df 875 }
642a4f96
TS
876
877 if (protocol < 0x200 || !(header[0x211] & 0x01)) {
0f9d76e5
LG
878 /* Low kernel */
879 real_addr = 0x90000;
880 cmdline_addr = 0x9a000 - cmdline_size;
881 prot_addr = 0x10000;
642a4f96 882 } else if (protocol < 0x202) {
0f9d76e5
LG
883 /* High but ancient kernel */
884 real_addr = 0x90000;
885 cmdline_addr = 0x9a000 - cmdline_size;
886 prot_addr = 0x100000;
642a4f96 887 } else {
0f9d76e5
LG
888 /* High and recent kernel */
889 real_addr = 0x10000;
890 cmdline_addr = 0x20000;
891 prot_addr = 0x100000;
642a4f96
TS
892 }
893
bc4edd79 894#if 0
642a4f96 895 fprintf(stderr,
0f9d76e5
LG
896 "qemu: real_addr = 0x" TARGET_FMT_plx "\n"
897 "qemu: cmdline_addr = 0x" TARGET_FMT_plx "\n"
898 "qemu: prot_addr = 0x" TARGET_FMT_plx "\n",
899 real_addr,
900 cmdline_addr,
901 prot_addr);
bc4edd79 902#endif
642a4f96
TS
903
904 /* highest address for loading the initrd */
0f9d76e5
LG
905 if (protocol >= 0x203) {
906 initrd_max = ldl_p(header+0x22c);
907 } else {
908 initrd_max = 0x37ffffff;
909 }
642a4f96 910
cd4040ec
EH
911 if (initrd_max >= pcms->below_4g_mem_size - pcmc->acpi_data_size) {
912 initrd_max = pcms->below_4g_mem_size - pcmc->acpi_data_size - 1;
927766c7 913 }
642a4f96 914
57a46d05
AG
915 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_ADDR, cmdline_addr);
916 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, strlen(kernel_cmdline)+1);
96f80586 917 fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, kernel_cmdline);
642a4f96
TS
918
919 if (protocol >= 0x202) {
0f9d76e5 920 stl_p(header+0x228, cmdline_addr);
642a4f96 921 } else {
0f9d76e5
LG
922 stw_p(header+0x20, 0xA33F);
923 stw_p(header+0x22, cmdline_addr-real_addr);
642a4f96
TS
924 }
925
bf4e5d92
PT
926 /* handle vga= parameter */
927 vmode = strstr(kernel_cmdline, "vga=");
928 if (vmode) {
929 unsigned int video_mode;
930 /* skip "vga=" */
931 vmode += 4;
932 if (!strncmp(vmode, "normal", 6)) {
933 video_mode = 0xffff;
934 } else if (!strncmp(vmode, "ext", 3)) {
935 video_mode = 0xfffe;
936 } else if (!strncmp(vmode, "ask", 3)) {
937 video_mode = 0xfffd;
938 } else {
939 video_mode = strtol(vmode, NULL, 0);
940 }
941 stw_p(header+0x1fa, video_mode);
942 }
943
642a4f96 944 /* loader type */
5cbdb3a3 945 /* High nybble = B reserved for QEMU; low nybble is revision number.
642a4f96
TS
946 If this code is substantially changed, you may want to consider
947 incrementing the revision. */
0f9d76e5
LG
948 if (protocol >= 0x200) {
949 header[0x210] = 0xB0;
950 }
642a4f96
TS
951 /* heap */
952 if (protocol >= 0x201) {
0f9d76e5
LG
953 header[0x211] |= 0x80; /* CAN_USE_HEAP */
954 stw_p(header+0x224, cmdline_addr-real_addr-0x200);
642a4f96
TS
955 }
956
957 /* load initrd */
958 if (initrd_filename) {
0f9d76e5
LG
959 if (protocol < 0x200) {
960 fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n");
961 exit(1);
962 }
642a4f96 963
0f9d76e5 964 initrd_size = get_image_size(initrd_filename);
d6fa4b77 965 if (initrd_size < 0) {
7454e51d
MT
966 fprintf(stderr, "qemu: error reading initrd %s: %s\n",
967 initrd_filename, strerror(errno));
d6fa4b77
MK
968 exit(1);
969 }
970
45a50b16 971 initrd_addr = (initrd_max-initrd_size) & ~4095;
57a46d05 972
7267c094 973 initrd_data = g_malloc(initrd_size);
57a46d05
AG
974 load_image(initrd_filename, initrd_data);
975
976 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
977 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
978 fw_cfg_add_bytes(fw_cfg, FW_CFG_INITRD_DATA, initrd_data, initrd_size);
642a4f96 979
0f9d76e5
LG
980 stl_p(header+0x218, initrd_addr);
981 stl_p(header+0x21c, initrd_size);
642a4f96
TS
982 }
983
45a50b16 984 /* load kernel and setup */
642a4f96 985 setup_size = header[0x1f1];
0f9d76e5
LG
986 if (setup_size == 0) {
987 setup_size = 4;
988 }
642a4f96 989 setup_size = (setup_size+1)*512;
ec5fd402
PB
990 if (setup_size > kernel_size) {
991 fprintf(stderr, "qemu: invalid kernel header\n");
992 exit(1);
993 }
45a50b16 994 kernel_size -= setup_size;
642a4f96 995
7267c094
AL
996 setup = g_malloc(setup_size);
997 kernel = g_malloc(kernel_size);
45a50b16 998 fseek(f, 0, SEEK_SET);
5a41ecc5
KS
999 if (fread(setup, 1, setup_size, f) != setup_size) {
1000 fprintf(stderr, "fread() failed\n");
1001 exit(1);
1002 }
1003 if (fread(kernel, 1, kernel_size, f) != kernel_size) {
1004 fprintf(stderr, "fread() failed\n");
1005 exit(1);
1006 }
642a4f96 1007 fclose(f);
45a50b16 1008 memcpy(setup, header, MIN(sizeof(header), setup_size));
57a46d05
AG
1009
1010 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, prot_addr);
1011 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
1012 fw_cfg_add_bytes(fw_cfg, FW_CFG_KERNEL_DATA, kernel, kernel_size);
1013
1014 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_ADDR, real_addr);
1015 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_SIZE, setup_size);
1016 fw_cfg_add_bytes(fw_cfg, FW_CFG_SETUP_DATA, setup, setup_size);
1017
2e55e842
GN
1018 option_rom[nb_option_roms].name = "linuxboot.bin";
1019 option_rom[nb_option_roms].bootindex = 0;
57a46d05 1020 nb_option_roms++;
642a4f96
TS
1021}
1022
b41a2cd1
FB
1023#define NE2000_NB_MAX 6
1024
675d6f82
BS
1025static const int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360,
1026 0x280, 0x380 };
1027static const int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
b41a2cd1 1028
48a18b3c 1029void pc_init_ne2k_isa(ISABus *bus, NICInfo *nd)
a41b2ff2
PB
1030{
1031 static int nb_ne2k = 0;
1032
1033 if (nb_ne2k == NE2000_NB_MAX)
1034 return;
48a18b3c 1035 isa_ne2000_init(bus, ne2000_io[nb_ne2k],
9453c5bc 1036 ne2000_irq[nb_ne2k], nd);
a41b2ff2
PB
1037 nb_ne2k++;
1038}
1039
92a16d7a 1040DeviceState *cpu_get_current_apic(void)
0e26b7b8 1041{
4917cf44
AF
1042 if (current_cpu) {
1043 X86CPU *cpu = X86_CPU(current_cpu);
02e51483 1044 return cpu->apic_state;
0e26b7b8
BS
1045 } else {
1046 return NULL;
1047 }
1048}
1049
845773ab 1050void pc_acpi_smi_interrupt(void *opaque, int irq, int level)
53b67b30 1051{
c3affe56 1052 X86CPU *cpu = opaque;
53b67b30
BS
1053
1054 if (level) {
c3affe56 1055 cpu_interrupt(CPU(cpu), CPU_INTERRUPT_SMI);
53b67b30
BS
1056 }
1057}
1058
62fc403f 1059static X86CPU *pc_new_cpu(const char *cpu_model, int64_t apic_id,
46232aaa 1060 Error **errp)
31050930 1061{
e1570d00 1062 X86CPU *cpu = NULL;
31050930
IM
1063 Error *local_err = NULL;
1064
e1570d00 1065 cpu = cpu_x86_create(cpu_model, &local_err);
cd7b87ff 1066 if (local_err != NULL) {
e1570d00 1067 goto out;
31050930
IM
1068 }
1069
1070 object_property_set_int(OBJECT(cpu), apic_id, "apic-id", &local_err);
1071 object_property_set_bool(OBJECT(cpu), true, "realized", &local_err);
1072
e1570d00 1073out:
31050930 1074 if (local_err) {
31050930 1075 error_propagate(errp, local_err);
cd7b87ff
AF
1076 object_unref(OBJECT(cpu));
1077 cpu = NULL;
31050930
IM
1078 }
1079 return cpu;
1080}
1081
c649983b
IM
1082void pc_hot_add_cpu(const int64_t id, Error **errp)
1083{
0e3bd562 1084 X86CPU *cpu;
4884b7bf 1085 MachineState *machine = MACHINE(qdev_get_machine());
c649983b 1086 int64_t apic_id = x86_cpu_apic_id_from_index(id);
0e3bd562 1087 Error *local_err = NULL;
c649983b 1088
8de433cb
IM
1089 if (id < 0) {
1090 error_setg(errp, "Invalid CPU id: %" PRIi64, id);
1091 return;
1092 }
1093
c649983b
IM
1094 if (cpu_exists(apic_id)) {
1095 error_setg(errp, "Unable to add CPU: %" PRIi64
1096 ", it already exists", id);
1097 return;
1098 }
1099
1100 if (id >= max_cpus) {
1101 error_setg(errp, "Unable to add CPU: %" PRIi64
1102 ", max allowed: %d", id, max_cpus - 1);
1103 return;
1104 }
1105
5ff020b7
EH
1106 if (apic_id >= ACPI_CPU_HOTPLUG_ID_LIMIT) {
1107 error_setg(errp, "Unable to add CPU: %" PRIi64
1108 ", resulting APIC ID (%" PRIi64 ") is too large",
1109 id, apic_id);
1110 return;
1111 }
1112
4884b7bf 1113 cpu = pc_new_cpu(machine->cpu_model, apic_id, &local_err);
0e3bd562
AF
1114 if (local_err) {
1115 error_propagate(errp, local_err);
1116 return;
1117 }
1118 object_unref(OBJECT(cpu));
c649983b
IM
1119}
1120
4884b7bf 1121void pc_cpus_init(PCMachineState *pcms)
70166477
IY
1122{
1123 int i;
53a89e26 1124 X86CPU *cpu = NULL;
4884b7bf 1125 MachineState *machine = MACHINE(pcms);
31050930 1126 Error *error = NULL;
f03bd716 1127 unsigned long apic_id_limit;
70166477
IY
1128
1129 /* init CPUs */
4884b7bf 1130 if (machine->cpu_model == NULL) {
70166477 1131#ifdef TARGET_X86_64
4884b7bf 1132 machine->cpu_model = "qemu64";
70166477 1133#else
4884b7bf 1134 machine->cpu_model = "qemu32";
70166477
IY
1135#endif
1136 }
1137
f03bd716
EH
1138 apic_id_limit = pc_apic_id_limit(max_cpus);
1139 if (apic_id_limit > ACPI_CPU_HOTPLUG_ID_LIMIT) {
1140 error_report("max_cpus is too large. APIC ID of last CPU is %lu",
1141 apic_id_limit - 1);
1142 exit(1);
1143 }
1144
bdeec802 1145 for (i = 0; i < smp_cpus; i++) {
4884b7bf 1146 cpu = pc_new_cpu(machine->cpu_model, x86_cpu_apic_id_from_index(i),
46232aaa 1147 &error);
31050930 1148 if (error) {
565f65d2 1149 error_report_err(error);
bdeec802
IM
1150 exit(1);
1151 }
0e3bd562 1152 object_unref(OBJECT(cpu));
70166477 1153 }
53a89e26 1154
c97294ec
GS
1155 /* tell smbios about cpuid version and features */
1156 smbios_set_cpuid(cpu->env.cpuid_version, cpu->env.features[FEAT_1_EDX]);
70166477
IY
1157}
1158
f8c457b8
MT
1159/* pci-info ROM file. Little endian format */
1160typedef struct PcRomPciInfo {
1161 uint64_t w32_min;
1162 uint64_t w32_max;
1163 uint64_t w64_min;
1164 uint64_t w64_max;
1165} PcRomPciInfo;
1166
3459a625
MT
1167typedef struct PcGuestInfoState {
1168 PcGuestInfo info;
1169 Notifier machine_done;
1170} PcGuestInfoState;
1171
1172static
1173void pc_guest_info_machine_done(Notifier *notifier, void *data)
1174{
1175 PcGuestInfoState *guest_info_state = container_of(notifier,
1176 PcGuestInfoState,
1177 machine_done);
81ed6482 1178 PCIBus *bus = PC_MACHINE(qdev_get_machine())->bus;
2118196b
MA
1179
1180 if (bus) {
1181 int extra_hosts = 0;
1182
1183 QLIST_FOREACH(bus, &bus->child, sibling) {
1184 /* look for expander root buses */
1185 if (pci_bus_is_root(bus)) {
1186 extra_hosts++;
1187 }
1188 }
1189 if (extra_hosts && guest_info_state->info.fw_cfg) {
1190 uint64_t *val = g_malloc(sizeof(*val));
1191 *val = cpu_to_le64(extra_hosts);
1192 fw_cfg_add_file(guest_info_state->info.fw_cfg,
1193 "etc/extra-pci-roots", val, sizeof(*val));
1194 }
1195 }
1196
72c194f7 1197 acpi_setup(&guest_info_state->info);
3459a625
MT
1198}
1199
b9cfc918 1200PcGuestInfo *pc_guest_info_init(PCMachineState *pcms)
3459a625
MT
1201{
1202 PcGuestInfoState *guest_info_state = g_malloc0(sizeof *guest_info_state);
1203 PcGuestInfo *guest_info = &guest_info_state->info;
b20c9bd5
MT
1204 int i, j;
1205
b9cfc918
EH
1206 guest_info->ram_size_below_4g = pcms->below_4g_mem_size;
1207 guest_info->ram_size = pcms->below_4g_mem_size + pcms->above_4g_mem_size;
b20c9bd5
MT
1208 guest_info->apic_id_limit = pc_apic_id_limit(max_cpus);
1209 guest_info->apic_xrupt_override = kvm_allows_irq0_override();
1210 guest_info->numa_nodes = nb_numa_nodes;
8c85901e 1211 guest_info->node_mem = g_malloc0(guest_info->numa_nodes *
b20c9bd5 1212 sizeof *guest_info->node_mem);
8c85901e
WG
1213 for (i = 0; i < nb_numa_nodes; i++) {
1214 guest_info->node_mem[i] = numa_info[i].node_mem;
1215 }
1216
b20c9bd5
MT
1217 guest_info->node_cpu = g_malloc0(guest_info->apic_id_limit *
1218 sizeof *guest_info->node_cpu);
1219
1220 for (i = 0; i < max_cpus; i++) {
1221 unsigned int apic_id = x86_cpu_apic_id_from_index(i);
1222 assert(apic_id < guest_info->apic_id_limit);
1223 for (j = 0; j < nb_numa_nodes; j++) {
8c85901e 1224 if (test_bit(i, numa_info[j].node_cpu)) {
b20c9bd5
MT
1225 guest_info->node_cpu[apic_id] = j;
1226 break;
1227 }
1228 }
1229 }
3459a625 1230
3459a625
MT
1231 guest_info_state->machine_done.notify = pc_guest_info_machine_done;
1232 qemu_add_machine_init_done_notifier(&guest_info_state->machine_done);
1233 return guest_info;
1234}
1235
83d08f26
MT
1236/* setup pci memory address space mapping into system address space */
1237void pc_pci_as_mapping_init(Object *owner, MemoryRegion *system_memory,
1238 MemoryRegion *pci_address_space)
39848901 1239{
83d08f26
MT
1240 /* Set to lower priority than RAM */
1241 memory_region_add_subregion_overlap(system_memory, 0x0,
1242 pci_address_space, -1);
39848901
IM
1243}
1244
f7e4dd6c
GH
1245void pc_acpi_init(const char *default_dsdt)
1246{
c5a98cf3 1247 char *filename;
f7e4dd6c
GH
1248
1249 if (acpi_tables != NULL) {
1250 /* manually set via -acpitable, leave it alone */
1251 return;
1252 }
1253
1254 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, default_dsdt);
1255 if (filename == NULL) {
1256 fprintf(stderr, "WARNING: failed to find %s\n", default_dsdt);
c5a98cf3 1257 } else {
5bdb59a2
MA
1258 QemuOpts *opts = qemu_opts_create(qemu_find_opts("acpi"), NULL, 0,
1259 &error_abort);
c5a98cf3 1260 Error *err = NULL;
f7e4dd6c 1261
5bdb59a2 1262 qemu_opt_set(opts, "file", filename, &error_abort);
0c764a9d 1263
1a4b2666 1264 acpi_table_add_builtin(opts, &err);
c5a98cf3 1265 if (err) {
4a44d85e
SA
1266 error_report("WARNING: failed to load %s: %s", filename,
1267 error_get_pretty(err));
c5a98cf3
LE
1268 error_free(err);
1269 }
c5a98cf3 1270 g_free(filename);
f7e4dd6c 1271 }
f7e4dd6c
GH
1272}
1273
df1f79fd 1274FWCfgState *xen_load_linux(PCMachineState *pcms,
b33a5bbf
CL
1275 PcGuestInfo *guest_info)
1276{
1277 int i;
1278 FWCfgState *fw_cfg;
1279
df1f79fd 1280 assert(MACHINE(pcms)->kernel_filename != NULL);
b33a5bbf 1281
66708822 1282 fw_cfg = fw_cfg_init_io(BIOS_CFG_IOPORT);
b33a5bbf
CL
1283 rom_set_fw(fw_cfg);
1284
df1f79fd 1285 load_linux(pcms, fw_cfg);
b33a5bbf
CL
1286 for (i = 0; i < nb_option_roms; i++) {
1287 assert(!strcmp(option_rom[i].name, "linuxboot.bin") ||
1288 !strcmp(option_rom[i].name, "multiboot.bin"));
1289 rom_add_option(option_rom[i].name, option_rom[i].bootindex);
1290 }
1291 guest_info->fw_cfg = fw_cfg;
1292 return fw_cfg;
1293}
1294
62b160c0 1295FWCfgState *pc_memory_init(PCMachineState *pcms,
9521d42b 1296 MemoryRegion *system_memory,
a88b362c 1297 MemoryRegion *rom_memory,
3459a625
MT
1298 MemoryRegion **ram_memory,
1299 PcGuestInfo *guest_info)
80cabfad 1300{
cbc5b5f3
JJ
1301 int linux_boot, i;
1302 MemoryRegion *ram, *option_rom_mr;
00cb2a99 1303 MemoryRegion *ram_below_4g, *ram_above_4g;
a88b362c 1304 FWCfgState *fw_cfg;
62b160c0 1305 MachineState *machine = MACHINE(pcms);
16a9e8a5 1306 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
d592d303 1307
c8d163bc
EH
1308 assert(machine->ram_size == pcms->below_4g_mem_size +
1309 pcms->above_4g_mem_size);
9521d42b
PB
1310
1311 linux_boot = (machine->kernel_filename != NULL);
80cabfad 1312
00cb2a99 1313 /* Allocate RAM. We allocate it as a single memory region and use
66a0a2cb 1314 * aliases to address portions of it, mostly for backwards compatibility
00cb2a99
AK
1315 * with older qemus that used qemu_ram_alloc().
1316 */
7267c094 1317 ram = g_malloc(sizeof(*ram));
9521d42b
PB
1318 memory_region_allocate_system_memory(ram, NULL, "pc.ram",
1319 machine->ram_size);
ae0a5466 1320 *ram_memory = ram;
7267c094 1321 ram_below_4g = g_malloc(sizeof(*ram_below_4g));
2c9b15ca 1322 memory_region_init_alias(ram_below_4g, NULL, "ram-below-4g", ram,
c8d163bc 1323 0, pcms->below_4g_mem_size);
00cb2a99 1324 memory_region_add_subregion(system_memory, 0, ram_below_4g);
c8d163bc
EH
1325 e820_add_entry(0, pcms->below_4g_mem_size, E820_RAM);
1326 if (pcms->above_4g_mem_size > 0) {
7267c094 1327 ram_above_4g = g_malloc(sizeof(*ram_above_4g));
2c9b15ca 1328 memory_region_init_alias(ram_above_4g, NULL, "ram-above-4g", ram,
c8d163bc
EH
1329 pcms->below_4g_mem_size,
1330 pcms->above_4g_mem_size);
00cb2a99
AK
1331 memory_region_add_subregion(system_memory, 0x100000000ULL,
1332 ram_above_4g);
c8d163bc 1333 e820_add_entry(0x100000000ULL, pcms->above_4g_mem_size, E820_RAM);
bbe80adf 1334 }
82b36dc3 1335
ca8336f3
IM
1336 if (!guest_info->has_reserved_memory &&
1337 (machine->ram_slots ||
9521d42b 1338 (machine->maxram_size > machine->ram_size))) {
ca8336f3
IM
1339 MachineClass *mc = MACHINE_GET_CLASS(machine);
1340
1341 error_report("\"-memory 'slots|maxmem'\" is not supported by: %s",
1342 mc->name);
1343 exit(EXIT_FAILURE);
1344 }
1345
619d11e4 1346 /* initialize hotplug memory address space */
de268e13 1347 if (guest_info->has_reserved_memory &&
9521d42b 1348 (machine->ram_size < machine->maxram_size)) {
619d11e4 1349 ram_addr_t hotplug_mem_size =
9521d42b 1350 machine->maxram_size - machine->ram_size;
619d11e4 1351
a0cc8856
IM
1352 if (machine->ram_slots > ACPI_MAX_RAM_SLOTS) {
1353 error_report("unsupported amount of memory slots: %"PRIu64,
1354 machine->ram_slots);
1355 exit(EXIT_FAILURE);
1356 }
1357
f2c38522
PK
1358 if (QEMU_ALIGN_UP(machine->maxram_size,
1359 TARGET_PAGE_SIZE) != machine->maxram_size) {
1360 error_report("maximum memory size must by aligned to multiple of "
1361 "%d bytes", TARGET_PAGE_SIZE);
1362 exit(EXIT_FAILURE);
1363 }
1364
a7d69ff1 1365 pcms->hotplug_memory.base =
c8d163bc 1366 ROUND_UP(0x100000000ULL + pcms->above_4g_mem_size, 1ULL << 30);
619d11e4 1367
16a9e8a5 1368 if (pcmc->enforce_aligned_dimm) {
085f8e88
IM
1369 /* size hotplug region assuming 1G page max alignment per slot */
1370 hotplug_mem_size += (1ULL << 30) * machine->ram_slots;
1371 }
1372
a7d69ff1 1373 if ((pcms->hotplug_memory.base + hotplug_mem_size) <
619d11e4
IM
1374 hotplug_mem_size) {
1375 error_report("unsupported amount of maximum memory: " RAM_ADDR_FMT,
1376 machine->maxram_size);
1377 exit(EXIT_FAILURE);
1378 }
1379
a7d69ff1 1380 memory_region_init(&pcms->hotplug_memory.mr, OBJECT(pcms),
619d11e4 1381 "hotplug-memory", hotplug_mem_size);
a7d69ff1
BR
1382 memory_region_add_subregion(system_memory, pcms->hotplug_memory.base,
1383 &pcms->hotplug_memory.mr);
619d11e4 1384 }
cbc5b5f3
JJ
1385
1386 /* Initialize PC system firmware */
6dd2a5c9 1387 pc_system_firmware_init(rom_memory, guest_info->isapc_ram_fw);
00cb2a99 1388
7267c094 1389 option_rom_mr = g_malloc(sizeof(*option_rom_mr));
49946538 1390 memory_region_init_ram(option_rom_mr, NULL, "pc.rom", PC_ROM_SIZE,
f8ed85ac 1391 &error_fatal);
c5705a77 1392 vmstate_register_ram_global(option_rom_mr);
4463aee6 1393 memory_region_add_subregion_overlap(rom_memory,
00cb2a99
AK
1394 PC_ROM_MIN_VGA,
1395 option_rom_mr,
1396 1);
f753ff16 1397
c886fc4c
MM
1398 fw_cfg = bochs_bios_init(&address_space_memory);
1399
8832cb80 1400 rom_set_fw(fw_cfg);
1d108d97 1401
a7d69ff1 1402 if (guest_info->has_reserved_memory && pcms->hotplug_memory.base) {
de268e13 1403 uint64_t *val = g_malloc(sizeof(*val));
2f8b5008
IM
1404 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
1405 uint64_t res_mem_end = pcms->hotplug_memory.base;
1406
1407 if (!pcmc->broken_reserved_end) {
1408 res_mem_end += memory_region_size(&pcms->hotplug_memory.mr);
1409 }
3385e8e2 1410 *val = cpu_to_le64(ROUND_UP(res_mem_end, 0x1ULL << 30));
de268e13
IM
1411 fw_cfg_add_file(fw_cfg, "etc/reserved-memory-end", val, sizeof(*val));
1412 }
1413
f753ff16 1414 if (linux_boot) {
df1f79fd 1415 load_linux(pcms, fw_cfg);
f753ff16
PB
1416 }
1417
1418 for (i = 0; i < nb_option_roms; i++) {
2e55e842 1419 rom_add_option(option_rom[i].name, option_rom[i].bootindex);
406c8df3 1420 }
3459a625 1421 guest_info->fw_cfg = fw_cfg;
459ae5ea 1422 return fw_cfg;
3d53f5c3
IY
1423}
1424
0b0cc076 1425qemu_irq pc_allocate_cpu_irq(void)
845773ab 1426{
0b0cc076 1427 return qemu_allocate_irq(pic_irq_request, NULL, 0);
845773ab
IY
1428}
1429
48a18b3c 1430DeviceState *pc_vga_init(ISABus *isa_bus, PCIBus *pci_bus)
765d7908 1431{
ad6d45fa
AL
1432 DeviceState *dev = NULL;
1433
16094b75
AJ
1434 if (pci_bus) {
1435 PCIDevice *pcidev = pci_vga_init(pci_bus);
1436 dev = pcidev ? &pcidev->qdev : NULL;
1437 } else if (isa_bus) {
1438 ISADevice *isadev = isa_vga_init(isa_bus);
4a17cc4f 1439 dev = isadev ? DEVICE(isadev) : NULL;
765d7908 1440 }
ad6d45fa 1441 return dev;
765d7908
IY
1442}
1443
258711c6
JG
1444static const MemoryRegionOps ioport80_io_ops = {
1445 .write = ioport80_write,
c02e1eac 1446 .read = ioport80_read,
258711c6
JG
1447 .endianness = DEVICE_NATIVE_ENDIAN,
1448 .impl = {
1449 .min_access_size = 1,
1450 .max_access_size = 1,
1451 },
1452};
1453
1454static const MemoryRegionOps ioportF0_io_ops = {
1455 .write = ioportF0_write,
c02e1eac 1456 .read = ioportF0_read,
258711c6
JG
1457 .endianness = DEVICE_NATIVE_ENDIAN,
1458 .impl = {
1459 .min_access_size = 1,
1460 .max_access_size = 1,
1461 },
1462};
1463
48a18b3c 1464void pc_basic_device_init(ISABus *isa_bus, qemu_irq *gsi,
1611977c 1465 ISADevice **rtc_state,
fd53c87c 1466 bool create_fdctrl,
7a10ef51
LPF
1467 bool no_vmport,
1468 uint32 hpet_irqs)
ffe513da
IY
1469{
1470 int i;
1471 DriveInfo *fd[MAX_FD];
ce967e2f
JK
1472 DeviceState *hpet = NULL;
1473 int pit_isa_irq = 0;
1474 qemu_irq pit_alt_irq = NULL;
7d932dfd 1475 qemu_irq rtc_irq = NULL;
956a3e6b 1476 qemu_irq *a20_line;
c2d8d311 1477 ISADevice *i8042, *port92, *vmmouse, *pit = NULL;
258711c6
JG
1478 MemoryRegion *ioport80_io = g_new(MemoryRegion, 1);
1479 MemoryRegion *ioportF0_io = g_new(MemoryRegion, 1);
ffe513da 1480
2c9b15ca 1481 memory_region_init_io(ioport80_io, NULL, &ioport80_io_ops, NULL, "ioport80", 1);
258711c6 1482 memory_region_add_subregion(isa_bus->address_space_io, 0x80, ioport80_io);
ffe513da 1483
2c9b15ca 1484 memory_region_init_io(ioportF0_io, NULL, &ioportF0_io_ops, NULL, "ioportF0", 1);
258711c6 1485 memory_region_add_subregion(isa_bus->address_space_io, 0xf0, ioportF0_io);
ffe513da 1486
5d17c0d2
JK
1487 /*
1488 * Check if an HPET shall be created.
1489 *
1490 * Without KVM_CAP_PIT_STATE2, we cannot switch off the in-kernel PIT
1491 * when the HPET wants to take over. Thus we have to disable the latter.
1492 */
1493 if (!no_hpet && (!kvm_irqchip_in_kernel() || kvm_has_pit_state2())) {
7a10ef51 1494 /* In order to set property, here not using sysbus_try_create_simple */
51116102 1495 hpet = qdev_try_create(NULL, TYPE_HPET);
dd703b99 1496 if (hpet) {
7a10ef51
LPF
1497 /* For pc-piix-*, hpet's intcap is always IRQ2. For pc-q35-1.7
1498 * and earlier, use IRQ2 for compat. Otherwise, use IRQ16~23,
1499 * IRQ8 and IRQ2.
1500 */
1501 uint8_t compat = object_property_get_int(OBJECT(hpet),
1502 HPET_INTCAP, NULL);
1503 if (!compat) {
1504 qdev_prop_set_uint32(hpet, HPET_INTCAP, hpet_irqs);
1505 }
1506 qdev_init_nofail(hpet);
1507 sysbus_mmio_map(SYS_BUS_DEVICE(hpet), 0, HPET_BASE);
1508
b881fbe9 1509 for (i = 0; i < GSI_NUM_PINS; i++) {
1356b98d 1510 sysbus_connect_irq(SYS_BUS_DEVICE(hpet), i, gsi[i]);
dd703b99 1511 }
ce967e2f
JK
1512 pit_isa_irq = -1;
1513 pit_alt_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_PIT_INT);
1514 rtc_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_RTC_INT);
822557eb 1515 }
ffe513da 1516 }
48a18b3c 1517 *rtc_state = rtc_init(isa_bus, 2000, rtc_irq);
7d932dfd
JK
1518
1519 qemu_register_boot_set(pc_boot_set, *rtc_state);
1520
c2d8d311 1521 if (!xen_enabled()) {
15eafc2e 1522 if (kvm_pit_in_kernel()) {
c2d8d311
SS
1523 pit = kvm_pit_init(isa_bus, 0x40);
1524 } else {
1525 pit = pit_init(isa_bus, 0x40, pit_isa_irq, pit_alt_irq);
1526 }
1527 if (hpet) {
1528 /* connect PIT to output control line of the HPET */
4a17cc4f 1529 qdev_connect_gpio_out(hpet, 0, qdev_get_gpio_in(DEVICE(pit), 0));
c2d8d311
SS
1530 }
1531 pcspk_init(isa_bus, pit);
ce967e2f 1532 }
ffe513da 1533
b6607a1a 1534 serial_hds_isa_init(isa_bus, MAX_SERIAL_PORTS);
07dc7880 1535 parallel_hds_isa_init(isa_bus, MAX_PARALLEL_PORTS);
ffe513da 1536
182735ef 1537 a20_line = qemu_allocate_irqs(handle_a20_line_change, first_cpu, 2);
48a18b3c 1538 i8042 = isa_create_simple(isa_bus, "i8042");
4b78a802 1539 i8042_setup_a20_line(i8042, &a20_line[0]);
1611977c 1540 if (!no_vmport) {
48a18b3c
HP
1541 vmport_init(isa_bus);
1542 vmmouse = isa_try_create(isa_bus, "vmmouse");
1611977c
AP
1543 } else {
1544 vmmouse = NULL;
1545 }
86d86414 1546 if (vmmouse) {
4a17cc4f
AF
1547 DeviceState *dev = DEVICE(vmmouse);
1548 qdev_prop_set_ptr(dev, "ps2_mouse", i8042);
1549 qdev_init_nofail(dev);
86d86414 1550 }
48a18b3c 1551 port92 = isa_create_simple(isa_bus, "port92");
4b78a802 1552 port92_init(port92, &a20_line[1]);
956a3e6b 1553
5039d6e2 1554 DMA_init(0);
ffe513da
IY
1555
1556 for(i = 0; i < MAX_FD; i++) {
1557 fd[i] = drive_get(IF_FLOPPY, 0, i);
936a7c1c 1558 create_fdctrl |= !!fd[i];
ffe513da 1559 }
220a8846
LE
1560 if (create_fdctrl) {
1561 fdctrl_init_isa(isa_bus, fd);
1562 }
ffe513da
IY
1563}
1564
9011a1a7
IY
1565void pc_nic_init(ISABus *isa_bus, PCIBus *pci_bus)
1566{
1567 int i;
1568
1569 for (i = 0; i < nb_nics; i++) {
1570 NICInfo *nd = &nd_table[i];
1571
1572 if (!pci_bus || (nd->model && strcmp(nd->model, "ne2k_isa") == 0)) {
1573 pc_init_ne2k_isa(isa_bus, nd);
1574 } else {
29b358f9 1575 pci_nic_init_nofail(nd, pci_bus, "e1000", NULL);
9011a1a7
IY
1576 }
1577 }
1578}
1579
845773ab 1580void pc_pci_device_init(PCIBus *pci_bus)
e3a5cf42
IY
1581{
1582 int max_bus;
1583 int bus;
1584
1585 max_bus = drive_get_max_bus(IF_SCSI);
1586 for (bus = 0; bus <= max_bus; bus++) {
1587 pci_create_simple(pci_bus, -1, "lsi53c895a");
1588 }
1589}
a39e3564
JB
1590
1591void ioapic_init_gsi(GSIState *gsi_state, const char *parent_name)
1592{
1593 DeviceState *dev;
1594 SysBusDevice *d;
1595 unsigned int i;
1596
15eafc2e 1597 if (kvm_ioapic_in_kernel()) {
a39e3564
JB
1598 dev = qdev_create(NULL, "kvm-ioapic");
1599 } else {
1600 dev = qdev_create(NULL, "ioapic");
1601 }
1602 if (parent_name) {
1603 object_property_add_child(object_resolve_path(parent_name, NULL),
1604 "ioapic", OBJECT(dev), NULL);
1605 }
1606 qdev_init_nofail(dev);
1356b98d 1607 d = SYS_BUS_DEVICE(dev);
3a4a4697 1608 sysbus_mmio_map(d, 0, IO_APIC_DEFAULT_ADDRESS);
a39e3564
JB
1609
1610 for (i = 0; i < IOAPIC_NUM_PINS; i++) {
1611 gsi_state->ioapic_irq[i] = qdev_get_gpio_in(dev, i);
1612 }
1613}
d5747cac 1614
95bee274
IM
1615static void pc_dimm_plug(HotplugHandler *hotplug_dev,
1616 DeviceState *dev, Error **errp)
1617{
3fbcdc27 1618 HotplugHandlerClass *hhc;
95bee274
IM
1619 Error *local_err = NULL;
1620 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
16a9e8a5 1621 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
95bee274
IM
1622 PCDIMMDevice *dimm = PC_DIMM(dev);
1623 PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
1624 MemoryRegion *mr = ddc->get_memory_region(dimm);
92a37a04 1625 uint64_t align = TARGET_PAGE_SIZE;
95bee274 1626
16a9e8a5 1627 if (memory_region_get_alignment(mr) && pcmc->enforce_aligned_dimm) {
91aa70ab
IM
1628 align = memory_region_get_alignment(mr);
1629 }
1630
3fbcdc27
IM
1631 if (!pcms->acpi_dev) {
1632 error_setg(&local_err,
1633 "memory hotplug is not enabled: missing acpi device");
1634 goto out;
1635 }
1636
d6a9b0b8 1637 pc_dimm_memory_plug(dev, &pcms->hotplug_memory, mr, align, &local_err);
43bbb49e 1638 if (local_err) {
b8865591
IM
1639 goto out;
1640 }
1641
3fbcdc27 1642 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
8e23184b 1643 hhc->plug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &error_abort);
95bee274
IM
1644out:
1645 error_propagate(errp, local_err);
1646}
1647
64fec58e
TC
1648static void pc_dimm_unplug_request(HotplugHandler *hotplug_dev,
1649 DeviceState *dev, Error **errp)
1650{
1651 HotplugHandlerClass *hhc;
1652 Error *local_err = NULL;
1653 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
1654
1655 if (!pcms->acpi_dev) {
1656 error_setg(&local_err,
1657 "memory hotplug is not enabled: missing acpi device");
1658 goto out;
1659 }
1660
1661 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
1662 hhc->unplug_request(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
1663
1664out:
1665 error_propagate(errp, local_err);
1666}
1667
f7d3e29d
TC
1668static void pc_dimm_unplug(HotplugHandler *hotplug_dev,
1669 DeviceState *dev, Error **errp)
1670{
1671 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
1672 PCDIMMDevice *dimm = PC_DIMM(dev);
1673 PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
1674 MemoryRegion *mr = ddc->get_memory_region(dimm);
1675 HotplugHandlerClass *hhc;
1676 Error *local_err = NULL;
1677
1678 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
1679 hhc->unplug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
1680
1681 if (local_err) {
1682 goto out;
1683 }
1684
43bbb49e 1685 pc_dimm_memory_unplug(dev, &pcms->hotplug_memory, mr);
f7d3e29d
TC
1686 object_unparent(OBJECT(dev));
1687
1688 out:
1689 error_propagate(errp, local_err);
1690}
1691
5279569e
GZ
1692static void pc_cpu_plug(HotplugHandler *hotplug_dev,
1693 DeviceState *dev, Error **errp)
1694{
1695 HotplugHandlerClass *hhc;
1696 Error *local_err = NULL;
1697 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
1698
1699 if (!dev->hotplugged) {
1700 goto out;
1701 }
1702
1703 if (!pcms->acpi_dev) {
1704 error_setg(&local_err,
1705 "cpu hotplug is not enabled: missing acpi device");
1706 goto out;
1707 }
1708
1709 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
1710 hhc->plug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
2d996150
GZ
1711 if (local_err) {
1712 goto out;
1713 }
1714
1715 /* increment the number of CPUs */
1716 rtc_set_memory(pcms->rtc, 0x5f, rtc_get_memory(pcms->rtc, 0x5f) + 1);
5279569e
GZ
1717out:
1718 error_propagate(errp, local_err);
1719}
1720
95bee274
IM
1721static void pc_machine_device_plug_cb(HotplugHandler *hotplug_dev,
1722 DeviceState *dev, Error **errp)
1723{
1724 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
1725 pc_dimm_plug(hotplug_dev, dev, errp);
5279569e
GZ
1726 } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
1727 pc_cpu_plug(hotplug_dev, dev, errp);
95bee274
IM
1728 }
1729}
1730
d9c5c5b8
TC
1731static void pc_machine_device_unplug_request_cb(HotplugHandler *hotplug_dev,
1732 DeviceState *dev, Error **errp)
1733{
64fec58e
TC
1734 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
1735 pc_dimm_unplug_request(hotplug_dev, dev, errp);
1736 } else {
1737 error_setg(errp, "acpi: device unplug request for not supported device"
1738 " type: %s", object_get_typename(OBJECT(dev)));
1739 }
d9c5c5b8
TC
1740}
1741
232391c1
TC
1742static void pc_machine_device_unplug_cb(HotplugHandler *hotplug_dev,
1743 DeviceState *dev, Error **errp)
1744{
f7d3e29d
TC
1745 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
1746 pc_dimm_unplug(hotplug_dev, dev, errp);
1747 } else {
1748 error_setg(errp, "acpi: device unplug for not supported device"
1749 " type: %s", object_get_typename(OBJECT(dev)));
1750 }
232391c1
TC
1751}
1752
95bee274
IM
1753static HotplugHandler *pc_get_hotpug_handler(MachineState *machine,
1754 DeviceState *dev)
1755{
1756 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(machine);
1757
5279569e
GZ
1758 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM) ||
1759 object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
95bee274
IM
1760 return HOTPLUG_HANDLER(machine);
1761 }
1762
1763 return pcmc->get_hotplug_handler ?
1764 pcmc->get_hotplug_handler(machine, dev) : NULL;
1765}
1766
bf1e8939
IM
1767static void
1768pc_machine_get_hotplug_memory_region_size(Object *obj, Visitor *v, void *opaque,
1769 const char *name, Error **errp)
1770{
1771 PCMachineState *pcms = PC_MACHINE(obj);
a7d69ff1 1772 int64_t value = memory_region_size(&pcms->hotplug_memory.mr);
bf1e8939
IM
1773
1774 visit_type_int(v, &value, name, errp);
1775}
1776
c87b1520
DS
1777static void pc_machine_get_max_ram_below_4g(Object *obj, Visitor *v,
1778 void *opaque, const char *name,
1779 Error **errp)
1780{
1781 PCMachineState *pcms = PC_MACHINE(obj);
1782 uint64_t value = pcms->max_ram_below_4g;
1783
1784 visit_type_size(v, &value, name, errp);
1785}
1786
1787static void pc_machine_set_max_ram_below_4g(Object *obj, Visitor *v,
1788 void *opaque, const char *name,
1789 Error **errp)
1790{
1791 PCMachineState *pcms = PC_MACHINE(obj);
1792 Error *error = NULL;
1793 uint64_t value;
1794
1795 visit_type_size(v, &value, name, &error);
1796 if (error) {
1797 error_propagate(errp, error);
1798 return;
1799 }
1800 if (value > (1ULL << 32)) {
455b0fde
EB
1801 error_setg(&error,
1802 "Machine option 'max-ram-below-4g=%"PRIu64
1803 "' expects size less than or equal to 4G", value);
c87b1520
DS
1804 error_propagate(errp, error);
1805 return;
1806 }
1807
1808 if (value < (1ULL << 20)) {
1809 error_report("Warning: small max_ram_below_4g(%"PRIu64
1810 ") less than 1M. BIOS may not work..",
1811 value);
1812 }
1813
1814 pcms->max_ram_below_4g = value;
1815}
1816
d1048bef
DS
1817static void pc_machine_get_vmport(Object *obj, Visitor *v, void *opaque,
1818 const char *name, Error **errp)
9b23cfb7
DDAG
1819{
1820 PCMachineState *pcms = PC_MACHINE(obj);
d1048bef 1821 OnOffAuto vmport = pcms->vmport;
9b23cfb7 1822
d1048bef 1823 visit_type_OnOffAuto(v, &vmport, name, errp);
9b23cfb7
DDAG
1824}
1825
d1048bef
DS
1826static void pc_machine_set_vmport(Object *obj, Visitor *v, void *opaque,
1827 const char *name, Error **errp)
9b23cfb7
DDAG
1828{
1829 PCMachineState *pcms = PC_MACHINE(obj);
1830
d1048bef 1831 visit_type_OnOffAuto(v, &pcms->vmport, name, errp);
9b23cfb7
DDAG
1832}
1833
355023f2
PB
1834bool pc_machine_is_smm_enabled(PCMachineState *pcms)
1835{
1836 bool smm_available = false;
1837
1838 if (pcms->smm == ON_OFF_AUTO_OFF) {
1839 return false;
1840 }
1841
1842 if (tcg_enabled() || qtest_enabled()) {
1843 smm_available = true;
1844 } else if (kvm_enabled()) {
1845 smm_available = kvm_has_smm();
1846 }
1847
1848 if (smm_available) {
1849 return true;
1850 }
1851
1852 if (pcms->smm == ON_OFF_AUTO_ON) {
1853 error_report("System Management Mode not supported by this hypervisor.");
1854 exit(1);
1855 }
1856 return false;
1857}
1858
1859static void pc_machine_get_smm(Object *obj, Visitor *v, void *opaque,
1860 const char *name, Error **errp)
1861{
1862 PCMachineState *pcms = PC_MACHINE(obj);
1863 OnOffAuto smm = pcms->smm;
1864
1865 visit_type_OnOffAuto(v, &smm, name, errp);
1866}
1867
1868static void pc_machine_set_smm(Object *obj, Visitor *v, void *opaque,
1869 const char *name, Error **errp)
1870{
1871 PCMachineState *pcms = PC_MACHINE(obj);
1872
1873 visit_type_OnOffAuto(v, &pcms->smm, name, errp);
1874}
1875
87252e1b
XG
1876static bool pc_machine_get_nvdimm(Object *obj, Error **errp)
1877{
1878 PCMachineState *pcms = PC_MACHINE(obj);
1879
1880 return pcms->nvdimm;
1881}
1882
1883static void pc_machine_set_nvdimm(Object *obj, bool value, Error **errp)
1884{
1885 PCMachineState *pcms = PC_MACHINE(obj);
1886
1887 pcms->nvdimm = value;
1888}
1889
bf1e8939
IM
1890static void pc_machine_initfn(Object *obj)
1891{
c87b1520
DS
1892 PCMachineState *pcms = PC_MACHINE(obj);
1893
bf1e8939
IM
1894 object_property_add(obj, PC_MACHINE_MEMHP_REGION_SIZE, "int",
1895 pc_machine_get_hotplug_memory_region_size,
dda65c7c 1896 NULL, NULL, NULL, &error_abort);
49d2e648 1897
c87b1520
DS
1898 pcms->max_ram_below_4g = 1ULL << 32; /* 4G */
1899 object_property_add(obj, PC_MACHINE_MAX_RAM_BELOW_4G, "size",
1900 pc_machine_get_max_ram_below_4g,
1901 pc_machine_set_max_ram_below_4g,
dda65c7c 1902 NULL, NULL, &error_abort);
49d2e648
MA
1903 object_property_set_description(obj, PC_MACHINE_MAX_RAM_BELOW_4G,
1904 "Maximum ram below the 4G boundary (32bit boundary)",
dda65c7c 1905 &error_abort);
91aa70ab 1906
355023f2
PB
1907 pcms->smm = ON_OFF_AUTO_AUTO;
1908 object_property_add(obj, PC_MACHINE_SMM, "OnOffAuto",
1909 pc_machine_get_smm,
1910 pc_machine_set_smm,
dda65c7c 1911 NULL, NULL, &error_abort);
355023f2
PB
1912 object_property_set_description(obj, PC_MACHINE_SMM,
1913 "Enable SMM (pc & q35)",
dda65c7c 1914 &error_abort);
355023f2 1915
d1048bef
DS
1916 pcms->vmport = ON_OFF_AUTO_AUTO;
1917 object_property_add(obj, PC_MACHINE_VMPORT, "OnOffAuto",
1918 pc_machine_get_vmport,
1919 pc_machine_set_vmport,
dda65c7c 1920 NULL, NULL, &error_abort);
49d2e648
MA
1921 object_property_set_description(obj, PC_MACHINE_VMPORT,
1922 "Enable vmport (pc & q35)",
dda65c7c 1923 &error_abort);
87252e1b
XG
1924
1925 /* nvdimm is disabled on default. */
1926 pcms->nvdimm = false;
1927 object_property_add_bool(obj, PC_MACHINE_NVDIMM, pc_machine_get_nvdimm,
1928 pc_machine_set_nvdimm, &error_abort);
bf1e8939
IM
1929}
1930
ae50c55a
ZG
1931static void pc_machine_reset(void)
1932{
1933 CPUState *cs;
1934 X86CPU *cpu;
1935
1936 qemu_devices_reset();
1937
1938 /* Reset APIC after devices have been reset to cancel
1939 * any changes that qemu_devices_reset() might have done.
1940 */
1941 CPU_FOREACH(cs) {
1942 cpu = X86_CPU(cs);
1943
1944 if (cpu->apic_state) {
1945 device_reset(cpu->apic_state);
1946 }
1947 }
1948}
1949
fb43b73b
IM
1950static unsigned pc_cpu_index_to_socket_id(unsigned cpu_index)
1951{
ed256144 1952 X86CPUTopoInfo topo;
fb43b73b 1953 x86_topo_ids_from_idx(smp_cores, smp_threads, cpu_index,
ed256144
CF
1954 &topo);
1955 return topo.pkg_id;
fb43b73b
IM
1956}
1957
95bee274
IM
1958static void pc_machine_class_init(ObjectClass *oc, void *data)
1959{
1960 MachineClass *mc = MACHINE_CLASS(oc);
1961 PCMachineClass *pcmc = PC_MACHINE_CLASS(oc);
1962 HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
1963
1964 pcmc->get_hotplug_handler = mc->get_hotplug_handler;
7102fa70
EH
1965 pcmc->pci_enabled = true;
1966 pcmc->has_acpi_build = true;
1967 pcmc->rsdp_in_ram = true;
1968 pcmc->smbios_defaults = true;
1969 pcmc->smbios_uuid_encoded = true;
1970 pcmc->gigabyte_align = true;
1971 pcmc->has_reserved_memory = true;
1972 pcmc->kvmclock_enabled = true;
16a9e8a5 1973 pcmc->enforce_aligned_dimm = true;
cd4040ec
EH
1974 /* BIOS ACPI tables: 128K. Other BIOS datastructures: less than 4K reported
1975 * to be used at the moment, 32K should be enough for a while. */
1976 pcmc->acpi_data_size = 0x20000 + 0x8000;
95bee274 1977 mc->get_hotplug_handler = pc_get_hotpug_handler;
fb43b73b 1978 mc->cpu_index_to_socket_id = pc_cpu_index_to_socket_id;
41742767 1979 mc->default_boot_order = "cad";
4458fb3a
EH
1980 mc->hot_add_cpu = pc_hot_add_cpu;
1981 mc->max_cpus = 255;
ae50c55a 1982 mc->reset = pc_machine_reset;
95bee274 1983 hc->plug = pc_machine_device_plug_cb;
d9c5c5b8 1984 hc->unplug_request = pc_machine_device_unplug_request_cb;
232391c1 1985 hc->unplug = pc_machine_device_unplug_cb;
95bee274
IM
1986}
1987
d5747cac
IM
1988static const TypeInfo pc_machine_info = {
1989 .name = TYPE_PC_MACHINE,
1990 .parent = TYPE_MACHINE,
1991 .abstract = true,
1992 .instance_size = sizeof(PCMachineState),
bf1e8939 1993 .instance_init = pc_machine_initfn,
d5747cac 1994 .class_size = sizeof(PCMachineClass),
95bee274
IM
1995 .class_init = pc_machine_class_init,
1996 .interfaces = (InterfaceInfo[]) {
1997 { TYPE_HOTPLUG_HANDLER },
1998 { }
1999 },
d5747cac
IM
2000};
2001
2002static void pc_machine_register_types(void)
2003{
2004 type_register_static(&pc_machine_info);
2005}
2006
2007type_init(pc_machine_register_types)