]> git.proxmox.com Git - mirror_qemu.git/blame - hw/i386/pc.c
x86: use new method to correct reset sequence
[mirror_qemu.git] / hw / i386 / pc.c
CommitLineData
80cabfad
FB
1/*
2 * QEMU PC System Emulator
5fafdf24 3 *
80cabfad 4 * Copyright (c) 2003-2004 Fabrice Bellard
5fafdf24 5 *
80cabfad
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
83c9f4ca 24#include "hw/hw.h"
0d09e41a
PB
25#include "hw/i386/pc.h"
26#include "hw/char/serial.h"
27#include "hw/i386/apic.h"
54a40293
EH
28#include "hw/i386/topology.h"
29#include "sysemu/cpus.h"
0d09e41a 30#include "hw/block/fdc.h"
83c9f4ca
PB
31#include "hw/ide.h"
32#include "hw/pci/pci.h"
2118196b 33#include "hw/pci/pci_bus.h"
0d09e41a
PB
34#include "hw/nvram/fw_cfg.h"
35#include "hw/timer/hpet.h"
60d8f328 36#include "hw/smbios/smbios.h"
83c9f4ca 37#include "hw/loader.h"
ca20cf32 38#include "elf.h"
47b43a1f 39#include "multiboot.h"
0d09e41a
PB
40#include "hw/timer/mc146818rtc.h"
41#include "hw/timer/i8254.h"
42#include "hw/audio/pcspk.h"
83c9f4ca
PB
43#include "hw/pci/msi.h"
44#include "hw/sysbus.h"
9c17d615 45#include "sysemu/sysemu.h"
e35704ba 46#include "sysemu/numa.h"
9c17d615 47#include "sysemu/kvm.h"
b1c12027 48#include "sysemu/qtest.h"
1d31f66b 49#include "kvm_i386.h"
0d09e41a 50#include "hw/xen/xen.h"
4be74634 51#include "sysemu/block-backend.h"
0d09e41a 52#include "hw/block/block.h"
a19cbfb3 53#include "ui/qemu-spice.h"
022c62cb
PB
54#include "exec/memory.h"
55#include "exec/address-spaces.h"
9c17d615 56#include "sysemu/arch_init.h"
1de7afc9 57#include "qemu/bitmap.h"
0c764a9d 58#include "qemu/config-file.h"
d49b6836 59#include "qemu/error-report.h"
0445259b 60#include "hw/acpi/acpi.h"
5ff020b7 61#include "hw/acpi/cpu_hotplug.h"
53a89e26 62#include "hw/cpu/icc_bus.h"
c649983b 63#include "hw/boards.h"
39848901 64#include "hw/pci/pci_host.h"
72c194f7 65#include "acpi-build.h"
95bee274 66#include "hw/mem/pc-dimm.h"
bf1e8939 67#include "qapi/visitor.h"
d1048bef 68#include "qapi-visit.h"
80cabfad 69
471fd342
BS
70/* debug PC/ISA interrupts */
71//#define DEBUG_IRQ
72
73#ifdef DEBUG_IRQ
74#define DPRINTF(fmt, ...) \
75 do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
76#else
77#define DPRINTF(fmt, ...)
78#endif
79
438f92ee
MT
80/* Leave a chunk of memory at the top of RAM for the BIOS ACPI tables
81 * (128K) and other BIOS datastructures (less than 4K reported to be used at
82 * the moment, 32K should be enough for a while). */
e0bcc42e 83static unsigned acpi_data_size = 0x20000 + 0x8000;
927766c7
MT
84void pc_set_legacy_acpi_data_size(void)
85{
86 acpi_data_size = 0x10000;
87}
88
3cce6243 89#define BIOS_CFG_IOPORT 0x510
8a92ea2f 90#define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0)
b6f6e3d3 91#define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1)
6b35e7bf 92#define FW_CFG_IRQ0_OVERRIDE (FW_CFG_ARCH_LOCAL + 2)
4c5b10b7 93#define FW_CFG_E820_TABLE (FW_CFG_ARCH_LOCAL + 3)
40ac17cd 94#define FW_CFG_HPET (FW_CFG_ARCH_LOCAL + 4)
80cabfad 95
4c5b10b7
JS
96#define E820_NR_ENTRIES 16
97
98struct e820_entry {
99 uint64_t address;
100 uint64_t length;
101 uint32_t type;
541dc0d4 102} QEMU_PACKED __attribute((__aligned__(4)));
4c5b10b7
JS
103
104struct e820_table {
105 uint32_t count;
106 struct e820_entry entry[E820_NR_ENTRIES];
541dc0d4 107} QEMU_PACKED __attribute((__aligned__(4)));
4c5b10b7 108
7d67110f
GH
109static struct e820_table e820_reserve;
110static struct e820_entry *e820_table;
111static unsigned e820_entries;
dd703b99 112struct hpet_fw_config hpet_cfg = {.count = UINT8_MAX};
4c5b10b7 113
b881fbe9 114void gsi_handler(void *opaque, int n, int level)
1452411b 115{
b881fbe9 116 GSIState *s = opaque;
1452411b 117
b881fbe9
JK
118 DPRINTF("pc: %s GSI %d\n", level ? "raising" : "lowering", n);
119 if (n < ISA_NUM_IRQS) {
120 qemu_set_irq(s->i8259_irq[n], level);
1632dc6a 121 }
b881fbe9 122 qemu_set_irq(s->ioapic_irq[n], level);
2e9947d2 123}
1452411b 124
258711c6
JG
125static void ioport80_write(void *opaque, hwaddr addr, uint64_t data,
126 unsigned size)
80cabfad
FB
127{
128}
129
c02e1eac
JG
130static uint64_t ioport80_read(void *opaque, hwaddr addr, unsigned size)
131{
a6fc23e5 132 return 0xffffffffffffffffULL;
c02e1eac
JG
133}
134
f929aad6 135/* MSDOS compatibility mode FPU exception support */
d537cf6c 136static qemu_irq ferr_irq;
8e78eb28
IY
137
138void pc_register_ferr_irq(qemu_irq irq)
139{
140 ferr_irq = irq;
141}
142
f929aad6
FB
143/* XXX: add IGNNE support */
144void cpu_set_ferr(CPUX86State *s)
145{
d537cf6c 146 qemu_irq_raise(ferr_irq);
f929aad6
FB
147}
148
258711c6
JG
149static void ioportF0_write(void *opaque, hwaddr addr, uint64_t data,
150 unsigned size)
f929aad6 151{
d537cf6c 152 qemu_irq_lower(ferr_irq);
f929aad6
FB
153}
154
c02e1eac
JG
155static uint64_t ioportF0_read(void *opaque, hwaddr addr, unsigned size)
156{
a6fc23e5 157 return 0xffffffffffffffffULL;
c02e1eac
JG
158}
159
28ab0e2e 160/* TSC handling */
28ab0e2e
FB
161uint64_t cpu_get_tsc(CPUX86State *env)
162{
4a1418e0 163 return cpu_get_ticks();
28ab0e2e
FB
164}
165
3de388f6 166/* IRQ handling */
4a8fa5dc 167int cpu_get_pic_interrupt(CPUX86State *env)
3de388f6 168{
02e51483 169 X86CPU *cpu = x86_env_get_cpu(env);
3de388f6
FB
170 int intno;
171
02e51483 172 intno = apic_get_interrupt(cpu->apic_state);
3de388f6 173 if (intno >= 0) {
3de388f6
FB
174 return intno;
175 }
3de388f6 176 /* read the irq from the PIC */
02e51483 177 if (!apic_accept_pic_intr(cpu->apic_state)) {
0e21e12b 178 return -1;
cf6d64bf 179 }
0e21e12b 180
3de388f6
FB
181 intno = pic_read_irq(isa_pic);
182 return intno;
183}
184
d537cf6c 185static void pic_irq_request(void *opaque, int irq, int level)
3de388f6 186{
182735ef
AF
187 CPUState *cs = first_cpu;
188 X86CPU *cpu = X86_CPU(cs);
a5b38b51 189
471fd342 190 DPRINTF("pic_irqs: %s irq %d\n", level? "raise" : "lower", irq);
02e51483 191 if (cpu->apic_state) {
bdc44640 192 CPU_FOREACH(cs) {
182735ef 193 cpu = X86_CPU(cs);
02e51483
CF
194 if (apic_accept_pic_intr(cpu->apic_state)) {
195 apic_deliver_pic_intr(cpu->apic_state, level);
cf6d64bf 196 }
d5529471
AJ
197 }
198 } else {
d8ed887b 199 if (level) {
c3affe56 200 cpu_interrupt(cs, CPU_INTERRUPT_HARD);
d8ed887b
AF
201 } else {
202 cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
203 }
a5b38b51 204 }
3de388f6
FB
205}
206
b0a21b53
FB
207/* PC cmos mappings */
208
80cabfad
FB
209#define REG_EQUIPMENT_BYTE 0x14
210
d288c7ba 211static int cmos_get_fd_drive_type(FDriveType fd0)
777428f2
FB
212{
213 int val;
214
215 switch (fd0) {
d288c7ba 216 case FDRIVE_DRV_144:
777428f2
FB
217 /* 1.44 Mb 3"5 drive */
218 val = 4;
219 break;
d288c7ba 220 case FDRIVE_DRV_288:
777428f2
FB
221 /* 2.88 Mb 3"5 drive */
222 val = 5;
223 break;
d288c7ba 224 case FDRIVE_DRV_120:
777428f2
FB
225 /* 1.2 Mb 5"5 drive */
226 val = 2;
227 break;
d288c7ba 228 case FDRIVE_DRV_NONE:
777428f2
FB
229 default:
230 val = 0;
231 break;
232 }
233 return val;
234}
235
9139046c
MA
236static void cmos_init_hd(ISADevice *s, int type_ofs, int info_ofs,
237 int16_t cylinders, int8_t heads, int8_t sectors)
ba6c2377 238{
ba6c2377
FB
239 rtc_set_memory(s, type_ofs, 47);
240 rtc_set_memory(s, info_ofs, cylinders);
241 rtc_set_memory(s, info_ofs + 1, cylinders >> 8);
242 rtc_set_memory(s, info_ofs + 2, heads);
243 rtc_set_memory(s, info_ofs + 3, 0xff);
244 rtc_set_memory(s, info_ofs + 4, 0xff);
245 rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3));
246 rtc_set_memory(s, info_ofs + 6, cylinders);
247 rtc_set_memory(s, info_ofs + 7, cylinders >> 8);
248 rtc_set_memory(s, info_ofs + 8, sectors);
249}
250
6ac0e82d
AZ
251/* convert boot_device letter to something recognizable by the bios */
252static int boot_device2nibble(char boot_device)
253{
254 switch(boot_device) {
255 case 'a':
256 case 'b':
257 return 0x01; /* floppy boot */
258 case 'c':
259 return 0x02; /* hard drive boot */
260 case 'd':
261 return 0x03; /* CD-ROM boot */
262 case 'n':
263 return 0x04; /* Network boot */
264 }
265 return 0;
266}
267
ddcd5531 268static void set_boot_dev(ISADevice *s, const char *boot_device, Error **errp)
0ecdffbb
AJ
269{
270#define PC_MAX_BOOT_DEVICES 3
0ecdffbb
AJ
271 int nbds, bds[3] = { 0, };
272 int i;
273
274 nbds = strlen(boot_device);
275 if (nbds > PC_MAX_BOOT_DEVICES) {
ddcd5531
GA
276 error_setg(errp, "Too many boot devices for PC");
277 return;
0ecdffbb
AJ
278 }
279 for (i = 0; i < nbds; i++) {
280 bds[i] = boot_device2nibble(boot_device[i]);
281 if (bds[i] == 0) {
ddcd5531
GA
282 error_setg(errp, "Invalid boot device for PC: '%c'",
283 boot_device[i]);
284 return;
0ecdffbb
AJ
285 }
286 }
287 rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
d9346e81 288 rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1));
0ecdffbb
AJ
289}
290
ddcd5531 291static void pc_boot_set(void *opaque, const char *boot_device, Error **errp)
d9346e81 292{
ddcd5531 293 set_boot_dev(opaque, boot_device, errp);
d9346e81
MA
294}
295
7444ca4e
LE
296static void pc_cmos_init_floppy(ISADevice *rtc_state, ISADevice *floppy)
297{
298 int val, nb, i;
299 FDriveType fd_type[2] = { FDRIVE_DRV_NONE, FDRIVE_DRV_NONE };
300
301 /* floppy type */
302 if (floppy) {
303 for (i = 0; i < 2; i++) {
304 fd_type[i] = isa_fdc_get_drive_type(floppy, i);
305 }
306 }
307 val = (cmos_get_fd_drive_type(fd_type[0]) << 4) |
308 cmos_get_fd_drive_type(fd_type[1]);
309 rtc_set_memory(rtc_state, 0x10, val);
310
311 val = rtc_get_memory(rtc_state, REG_EQUIPMENT_BYTE);
312 nb = 0;
313 if (fd_type[0] < FDRIVE_DRV_NONE) {
314 nb++;
315 }
316 if (fd_type[1] < FDRIVE_DRV_NONE) {
317 nb++;
318 }
319 switch (nb) {
320 case 0:
321 break;
322 case 1:
323 val |= 0x01; /* 1 drive, ready for boot */
324 break;
325 case 2:
326 val |= 0x41; /* 2 drives, ready for boot */
327 break;
328 }
329 rtc_set_memory(rtc_state, REG_EQUIPMENT_BYTE, val);
330}
331
c0897e0c
MA
332typedef struct pc_cmos_init_late_arg {
333 ISADevice *rtc_state;
9139046c 334 BusState *idebus[2];
c0897e0c
MA
335} pc_cmos_init_late_arg;
336
b86f4613
LE
337typedef struct check_fdc_state {
338 ISADevice *floppy;
339 bool multiple;
340} CheckFdcState;
341
342static int check_fdc(Object *obj, void *opaque)
343{
344 CheckFdcState *state = opaque;
345 Object *fdc;
346 uint32_t iobase;
347 Error *local_err = NULL;
348
349 fdc = object_dynamic_cast(obj, TYPE_ISA_FDC);
350 if (!fdc) {
351 return 0;
352 }
353
354 iobase = object_property_get_int(obj, "iobase", &local_err);
355 if (local_err || iobase != 0x3f0) {
356 error_free(local_err);
357 return 0;
358 }
359
360 if (state->floppy) {
361 state->multiple = true;
362 } else {
363 state->floppy = ISA_DEVICE(obj);
364 }
365 return 0;
366}
367
368static const char * const fdc_container_path[] = {
369 "/unattached", "/peripheral", "/peripheral-anon"
370};
371
c0897e0c
MA
372static void pc_cmos_init_late(void *opaque)
373{
374 pc_cmos_init_late_arg *arg = opaque;
375 ISADevice *s = arg->rtc_state;
9139046c
MA
376 int16_t cylinders;
377 int8_t heads, sectors;
c0897e0c 378 int val;
2adc99b2 379 int i, trans;
b86f4613
LE
380 Object *container;
381 CheckFdcState state = { 0 };
c0897e0c 382
9139046c
MA
383 val = 0;
384 if (ide_get_geometry(arg->idebus[0], 0,
385 &cylinders, &heads, &sectors) >= 0) {
386 cmos_init_hd(s, 0x19, 0x1b, cylinders, heads, sectors);
387 val |= 0xf0;
388 }
389 if (ide_get_geometry(arg->idebus[0], 1,
390 &cylinders, &heads, &sectors) >= 0) {
391 cmos_init_hd(s, 0x1a, 0x24, cylinders, heads, sectors);
392 val |= 0x0f;
393 }
394 rtc_set_memory(s, 0x12, val);
c0897e0c
MA
395
396 val = 0;
397 for (i = 0; i < 4; i++) {
9139046c
MA
398 /* NOTE: ide_get_geometry() returns the physical
399 geometry. It is always such that: 1 <= sects <= 63, 1
400 <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
401 geometry can be different if a translation is done. */
402 if (ide_get_geometry(arg->idebus[i / 2], i % 2,
403 &cylinders, &heads, &sectors) >= 0) {
2adc99b2
MA
404 trans = ide_get_bios_chs_trans(arg->idebus[i / 2], i % 2) - 1;
405 assert((trans & ~3) == 0);
406 val |= trans << (i * 2);
c0897e0c
MA
407 }
408 }
409 rtc_set_memory(s, 0x39, val);
410
b86f4613
LE
411 /*
412 * Locate the FDC at IO address 0x3f0, and configure the CMOS registers
413 * accordingly.
414 */
415 for (i = 0; i < ARRAY_SIZE(fdc_container_path); i++) {
416 container = container_get(qdev_get_machine(), fdc_container_path[i]);
417 object_child_foreach(container, check_fdc, &state);
418 }
419
420 if (state.multiple) {
421 error_report("warning: multiple floppy disk controllers with "
422 "iobase=0x3f0 have been found;\n"
423 "the one being picked for CMOS setup might not reflect "
424 "your intent");
425 }
426 pc_cmos_init_floppy(s, state.floppy);
427
c0897e0c
MA
428 qemu_unregister_reset(pc_cmos_init_late, opaque);
429}
430
23d30407 431void pc_cmos_init(PCMachineState *pcms,
220a8846 432 BusState *idebus0, BusState *idebus1,
63ffb564 433 ISADevice *s)
80cabfad 434{
7444ca4e 435 int val;
c0897e0c 436 static pc_cmos_init_late_arg arg;
ddcd5531 437 Error *local_err = NULL;
b0a21b53 438
b0a21b53 439 /* various important CMOS locations needed by PC/Bochs bios */
80cabfad
FB
440
441 /* memory size */
e89001f7 442 /* base memory (first MiB) */
88076854 443 val = MIN(pcms->below_4g_mem_size / 1024, 640);
333190eb
FB
444 rtc_set_memory(s, 0x15, val);
445 rtc_set_memory(s, 0x16, val >> 8);
e89001f7 446 /* extended memory (next 64MiB) */
88076854
EH
447 if (pcms->below_4g_mem_size > 1024 * 1024) {
448 val = (pcms->below_4g_mem_size - 1024 * 1024) / 1024;
e89001f7
MA
449 } else {
450 val = 0;
451 }
80cabfad
FB
452 if (val > 65535)
453 val = 65535;
b0a21b53
FB
454 rtc_set_memory(s, 0x17, val);
455 rtc_set_memory(s, 0x18, val >> 8);
456 rtc_set_memory(s, 0x30, val);
457 rtc_set_memory(s, 0x31, val >> 8);
e89001f7 458 /* memory between 16MiB and 4GiB */
88076854
EH
459 if (pcms->below_4g_mem_size > 16 * 1024 * 1024) {
460 val = (pcms->below_4g_mem_size - 16 * 1024 * 1024) / 65536;
e89001f7 461 } else {
9da98861 462 val = 0;
e89001f7 463 }
80cabfad
FB
464 if (val > 65535)
465 val = 65535;
b0a21b53
FB
466 rtc_set_memory(s, 0x34, val);
467 rtc_set_memory(s, 0x35, val >> 8);
e89001f7 468 /* memory above 4GiB */
88076854 469 val = pcms->above_4g_mem_size / 65536;
e89001f7
MA
470 rtc_set_memory(s, 0x5b, val);
471 rtc_set_memory(s, 0x5c, val >> 8);
472 rtc_set_memory(s, 0x5d, val >> 16);
3b46e624 473
298e01b6
AJ
474 /* set the number of CPU */
475 rtc_set_memory(s, 0x5f, smp_cpus - 1);
2d996150 476
23d30407 477 object_property_add_link(OBJECT(pcms), "rtc_state",
2d996150 478 TYPE_ISA_DEVICE,
ec68007a 479 (Object **)&pcms->rtc,
2d996150
GZ
480 object_property_allow_set_link,
481 OBJ_PROP_LINK_UNREF_ON_RELEASE, &error_abort);
23d30407 482 object_property_set_link(OBJECT(pcms), OBJECT(s),
2d996150 483 "rtc_state", &error_abort);
298e01b6 484
88076854 485 set_boot_dev(s, MACHINE(pcms)->boot_order, &local_err);
ddcd5531 486 if (local_err) {
565f65d2 487 error_report_err(local_err);
28c5af54
JM
488 exit(1);
489 }
80cabfad 490
b0a21b53 491 val = 0;
b0a21b53
FB
492 val |= 0x02; /* FPU is there */
493 val |= 0x04; /* PS/2 mouse installed */
494 rtc_set_memory(s, REG_EQUIPMENT_BYTE, val);
495
b86f4613 496 /* hard drives and FDC */
c0897e0c 497 arg.rtc_state = s;
9139046c
MA
498 arg.idebus[0] = idebus0;
499 arg.idebus[1] = idebus1;
c0897e0c 500 qemu_register_reset(pc_cmos_init_late, &arg);
80cabfad
FB
501}
502
a0881c64
AF
503#define TYPE_PORT92 "port92"
504#define PORT92(obj) OBJECT_CHECK(Port92State, (obj), TYPE_PORT92)
505
4b78a802
BS
506/* port 92 stuff: could be split off */
507typedef struct Port92State {
a0881c64
AF
508 ISADevice parent_obj;
509
23af670e 510 MemoryRegion io;
4b78a802
BS
511 uint8_t outport;
512 qemu_irq *a20_out;
513} Port92State;
514
93ef4192
AG
515static void port92_write(void *opaque, hwaddr addr, uint64_t val,
516 unsigned size)
4b78a802
BS
517{
518 Port92State *s = opaque;
4700a316 519 int oldval = s->outport;
4b78a802 520
c5539cb4 521 DPRINTF("port92: write 0x%02" PRIx64 "\n", val);
4b78a802
BS
522 s->outport = val;
523 qemu_set_irq(*s->a20_out, (val >> 1) & 1);
4700a316 524 if ((val & 1) && !(oldval & 1)) {
4b78a802
BS
525 qemu_system_reset_request();
526 }
527}
528
93ef4192
AG
529static uint64_t port92_read(void *opaque, hwaddr addr,
530 unsigned size)
4b78a802
BS
531{
532 Port92State *s = opaque;
533 uint32_t ret;
534
535 ret = s->outport;
536 DPRINTF("port92: read 0x%02x\n", ret);
537 return ret;
538}
539
540static void port92_init(ISADevice *dev, qemu_irq *a20_out)
541{
a0881c64 542 Port92State *s = PORT92(dev);
4b78a802
BS
543
544 s->a20_out = a20_out;
545}
546
547static const VMStateDescription vmstate_port92_isa = {
548 .name = "port92",
549 .version_id = 1,
550 .minimum_version_id = 1,
d49805ae 551 .fields = (VMStateField[]) {
4b78a802
BS
552 VMSTATE_UINT8(outport, Port92State),
553 VMSTATE_END_OF_LIST()
554 }
555};
556
557static void port92_reset(DeviceState *d)
558{
a0881c64 559 Port92State *s = PORT92(d);
4b78a802
BS
560
561 s->outport &= ~1;
562}
563
23af670e 564static const MemoryRegionOps port92_ops = {
93ef4192
AG
565 .read = port92_read,
566 .write = port92_write,
567 .impl = {
568 .min_access_size = 1,
569 .max_access_size = 1,
570 },
571 .endianness = DEVICE_LITTLE_ENDIAN,
23af670e
RH
572};
573
db895a1e 574static void port92_initfn(Object *obj)
4b78a802 575{
db895a1e 576 Port92State *s = PORT92(obj);
4b78a802 577
1437c94b 578 memory_region_init_io(&s->io, OBJECT(s), &port92_ops, s, "port92", 1);
23af670e 579
4b78a802 580 s->outport = 0;
db895a1e
AF
581}
582
583static void port92_realizefn(DeviceState *dev, Error **errp)
584{
585 ISADevice *isadev = ISA_DEVICE(dev);
586 Port92State *s = PORT92(dev);
587
588 isa_register_ioport(isadev, &s->io, 0x92);
4b78a802
BS
589}
590
8f04ee08
AL
591static void port92_class_initfn(ObjectClass *klass, void *data)
592{
39bffca2 593 DeviceClass *dc = DEVICE_CLASS(klass);
db895a1e 594
db895a1e 595 dc->realize = port92_realizefn;
39bffca2
AL
596 dc->reset = port92_reset;
597 dc->vmsd = &vmstate_port92_isa;
f3b17640
MA
598 /*
599 * Reason: unlike ordinary ISA devices, this one needs additional
600 * wiring: its A20 output line needs to be wired up by
601 * port92_init().
602 */
603 dc->cannot_instantiate_with_device_add_yet = true;
8f04ee08
AL
604}
605
8c43a6f0 606static const TypeInfo port92_info = {
a0881c64 607 .name = TYPE_PORT92,
39bffca2
AL
608 .parent = TYPE_ISA_DEVICE,
609 .instance_size = sizeof(Port92State),
db895a1e 610 .instance_init = port92_initfn,
39bffca2 611 .class_init = port92_class_initfn,
4b78a802
BS
612};
613
83f7d43a 614static void port92_register_types(void)
4b78a802 615{
39bffca2 616 type_register_static(&port92_info);
4b78a802 617}
83f7d43a
AF
618
619type_init(port92_register_types)
4b78a802 620
956a3e6b 621static void handle_a20_line_change(void *opaque, int irq, int level)
59b8ad81 622{
cc36a7a2 623 X86CPU *cpu = opaque;
e1a23744 624
956a3e6b 625 /* XXX: send to all CPUs ? */
4b78a802 626 /* XXX: add logic to handle multiple A20 line sources */
cc36a7a2 627 x86_cpu_set_a20(cpu, level);
e1a23744
FB
628}
629
4c5b10b7
JS
630int e820_add_entry(uint64_t address, uint64_t length, uint32_t type)
631{
7d67110f 632 int index = le32_to_cpu(e820_reserve.count);
4c5b10b7
JS
633 struct e820_entry *entry;
634
7d67110f
GH
635 if (type != E820_RAM) {
636 /* old FW_CFG_E820_TABLE entry -- reservations only */
637 if (index >= E820_NR_ENTRIES) {
638 return -EBUSY;
639 }
640 entry = &e820_reserve.entry[index++];
641
642 entry->address = cpu_to_le64(address);
643 entry->length = cpu_to_le64(length);
644 entry->type = cpu_to_le32(type);
645
646 e820_reserve.count = cpu_to_le32(index);
647 }
4c5b10b7 648
7d67110f 649 /* new "etc/e820" file -- include ram too */
ab3ad07f 650 e820_table = g_renew(struct e820_entry, e820_table, e820_entries + 1);
7d67110f
GH
651 e820_table[e820_entries].address = cpu_to_le64(address);
652 e820_table[e820_entries].length = cpu_to_le64(length);
653 e820_table[e820_entries].type = cpu_to_le32(type);
654 e820_entries++;
4c5b10b7 655
7d67110f 656 return e820_entries;
4c5b10b7
JS
657}
658
7bf8ef19
GS
659int e820_get_num_entries(void)
660{
661 return e820_entries;
662}
663
664bool e820_get_entry(int idx, uint32_t type, uint64_t *address, uint64_t *length)
665{
666 if (idx < e820_entries && e820_table[idx].type == cpu_to_le32(type)) {
667 *address = le64_to_cpu(e820_table[idx].address);
668 *length = le64_to_cpu(e820_table[idx].length);
669 return true;
670 }
671 return false;
672}
673
54a40293
EH
674/* Enables contiguous-apic-ID mode, for compatibility */
675static bool compat_apic_id_mode;
676
677void enable_compat_apic_id_mode(void)
678{
679 compat_apic_id_mode = true;
680}
681
682/* Calculates initial APIC ID for a specific CPU index
683 *
684 * Currently we need to be able to calculate the APIC ID from the CPU index
685 * alone (without requiring a CPU object), as the QEMU<->Seabios interfaces have
686 * no concept of "CPU index", and the NUMA tables on fw_cfg need the APIC ID of
687 * all CPUs up to max_cpus.
688 */
689static uint32_t x86_cpu_apic_id_from_index(unsigned int cpu_index)
690{
691 uint32_t correct_id;
692 static bool warned;
693
694 correct_id = x86_apicid_from_cpu_idx(smp_cores, smp_threads, cpu_index);
695 if (compat_apic_id_mode) {
b1c12027 696 if (cpu_index != correct_id && !warned && !qtest_enabled()) {
54a40293
EH
697 error_report("APIC IDs set in compatibility mode, "
698 "CPU topology won't match the configuration");
699 warned = true;
700 }
701 return cpu_index;
702 } else {
703 return correct_id;
704 }
705}
706
1d934e89
EH
707/* Calculates the limit to CPU APIC ID values
708 *
709 * This function returns the limit for the APIC ID value, so that all
710 * CPU APIC IDs are < pc_apic_id_limit().
711 *
712 * This is used for FW_CFG_MAX_CPUS. See comments on bochs_bios_init().
713 */
714static unsigned int pc_apic_id_limit(unsigned int max_cpus)
715{
716 return x86_cpu_apic_id_from_index(max_cpus - 1) + 1;
717}
718
5fd0a9d4 719static void pc_build_smbios(FWCfgState *fw_cfg)
80cabfad 720{
c97294ec
GS
721 uint8_t *smbios_tables, *smbios_anchor;
722 size_t smbios_tables_len, smbios_anchor_len;
89cc4a27
WH
723 struct smbios_phys_mem_area *mem_array;
724 unsigned i, array_count;
5fd0a9d4
WH
725
726 smbios_tables = smbios_get_table_legacy(&smbios_tables_len);
727 if (smbios_tables) {
728 fw_cfg_add_bytes(fw_cfg, FW_CFG_SMBIOS_ENTRIES,
729 smbios_tables, smbios_tables_len);
730 }
731
89cc4a27
WH
732 /* build the array of physical mem area from e820 table */
733 mem_array = g_malloc0(sizeof(*mem_array) * e820_get_num_entries());
734 for (i = 0, array_count = 0; i < e820_get_num_entries(); i++) {
735 uint64_t addr, len;
736
737 if (e820_get_entry(i, E820_RAM, &addr, &len)) {
738 mem_array[array_count].address = addr;
739 mem_array[array_count].length = len;
740 array_count++;
741 }
742 }
743 smbios_get_tables(mem_array, array_count,
744 &smbios_tables, &smbios_tables_len,
5fd0a9d4 745 &smbios_anchor, &smbios_anchor_len);
89cc4a27
WH
746 g_free(mem_array);
747
5fd0a9d4
WH
748 if (smbios_anchor) {
749 fw_cfg_add_file(fw_cfg, "etc/smbios/smbios-tables",
750 smbios_tables, smbios_tables_len);
751 fw_cfg_add_file(fw_cfg, "etc/smbios/smbios-anchor",
752 smbios_anchor, smbios_anchor_len);
753 }
754}
755
756static FWCfgState *bochs_bios_init(void)
757{
758 FWCfgState *fw_cfg;
11c2fd3e
AL
759 uint64_t *numa_fw_cfg;
760 int i, j;
1d934e89 761 unsigned int apic_id_limit = pc_apic_id_limit(max_cpus);
3cce6243 762
66708822 763 fw_cfg = fw_cfg_init_io(BIOS_CFG_IOPORT);
1d934e89
EH
764 /* FW_CFG_MAX_CPUS is a bit confusing/problematic on x86:
765 *
766 * SeaBIOS needs FW_CFG_MAX_CPUS for CPU hotplug, but the CPU hotplug
767 * QEMU<->SeaBIOS interface is not based on the "CPU index", but on the APIC
768 * ID of hotplugged CPUs[1]. This means that FW_CFG_MAX_CPUS is not the
769 * "maximum number of CPUs", but the "limit to the APIC ID values SeaBIOS
770 * may see".
771 *
772 * So, this means we must not use max_cpus, here, but the maximum possible
773 * APIC ID value, plus one.
774 *
775 * [1] The only kind of "CPU identifier" used between SeaBIOS and QEMU is
776 * the APIC ID, not the "CPU index"
777 */
778 fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)apic_id_limit);
905fdcb5 779 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
089da572
MA
780 fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES,
781 acpi_tables, acpi_tables_len);
9b5b76d4 782 fw_cfg_add_i32(fw_cfg, FW_CFG_IRQ0_OVERRIDE, kvm_allows_irq0_override());
b6f6e3d3 783
5fd0a9d4 784 pc_build_smbios(fw_cfg);
c97294ec 785
089da572 786 fw_cfg_add_bytes(fw_cfg, FW_CFG_E820_TABLE,
7d67110f
GH
787 &e820_reserve, sizeof(e820_reserve));
788 fw_cfg_add_file(fw_cfg, "etc/e820", e820_table,
789 sizeof(struct e820_entry) * e820_entries);
11c2fd3e 790
089da572 791 fw_cfg_add_bytes(fw_cfg, FW_CFG_HPET, &hpet_cfg, sizeof(hpet_cfg));
11c2fd3e
AL
792 /* allocate memory for the NUMA channel: one (64bit) word for the number
793 * of nodes, one word for each VCPU->node and one word for each node to
794 * hold the amount of memory.
795 */
1d934e89 796 numa_fw_cfg = g_new0(uint64_t, 1 + apic_id_limit + nb_numa_nodes);
11c2fd3e 797 numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes);
991dfefd 798 for (i = 0; i < max_cpus; i++) {
1d934e89
EH
799 unsigned int apic_id = x86_cpu_apic_id_from_index(i);
800 assert(apic_id < apic_id_limit);
11c2fd3e 801 for (j = 0; j < nb_numa_nodes; j++) {
8c85901e 802 if (test_bit(i, numa_info[j].node_cpu)) {
1d934e89 803 numa_fw_cfg[apic_id + 1] = cpu_to_le64(j);
11c2fd3e
AL
804 break;
805 }
806 }
807 }
808 for (i = 0; i < nb_numa_nodes; i++) {
8c85901e 809 numa_fw_cfg[apic_id_limit + 1 + i] = cpu_to_le64(numa_info[i].node_mem);
11c2fd3e 810 }
089da572 811 fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, numa_fw_cfg,
1d934e89
EH
812 (1 + apic_id_limit + nb_numa_nodes) *
813 sizeof(*numa_fw_cfg));
bf483392
AG
814
815 return fw_cfg;
80cabfad
FB
816}
817
642a4f96
TS
818static long get_file_size(FILE *f)
819{
820 long where, size;
821
822 /* XXX: on Unix systems, using fstat() probably makes more sense */
823
824 where = ftell(f);
825 fseek(f, 0, SEEK_END);
826 size = ftell(f);
827 fseek(f, where, SEEK_SET);
828
829 return size;
830}
831
df1f79fd
EH
832static void load_linux(PCMachineState *pcms,
833 FWCfgState *fw_cfg)
642a4f96
TS
834{
835 uint16_t protocol;
5cea8590 836 int setup_size, kernel_size, initrd_size = 0, cmdline_size;
642a4f96 837 uint32_t initrd_max;
57a46d05 838 uint8_t header[8192], *setup, *kernel, *initrd_data;
a8170e5e 839 hwaddr real_addr, prot_addr, cmdline_addr, initrd_addr = 0;
45a50b16 840 FILE *f;
bf4e5d92 841 char *vmode;
df1f79fd
EH
842 MachineState *machine = MACHINE(pcms);
843 const char *kernel_filename = machine->kernel_filename;
844 const char *initrd_filename = machine->initrd_filename;
845 const char *kernel_cmdline = machine->kernel_cmdline;
642a4f96
TS
846
847 /* Align to 16 bytes as a paranoia measure */
848 cmdline_size = (strlen(kernel_cmdline)+16) & ~15;
849
850 /* load the kernel header */
851 f = fopen(kernel_filename, "rb");
852 if (!f || !(kernel_size = get_file_size(f)) ||
0f9d76e5
LG
853 fread(header, 1, MIN(ARRAY_SIZE(header), kernel_size), f) !=
854 MIN(ARRAY_SIZE(header), kernel_size)) {
855 fprintf(stderr, "qemu: could not load kernel '%s': %s\n",
856 kernel_filename, strerror(errno));
857 exit(1);
642a4f96
TS
858 }
859
860 /* kernel protocol version */
bc4edd79 861#if 0
642a4f96 862 fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202));
bc4edd79 863#endif
0f9d76e5
LG
864 if (ldl_p(header+0x202) == 0x53726448) {
865 protocol = lduw_p(header+0x206);
866 } else {
867 /* This looks like a multiboot kernel. If it is, let's stop
868 treating it like a Linux kernel. */
52001445 869 if (load_multiboot(fw_cfg, f, kernel_filename, initrd_filename,
0f9d76e5 870 kernel_cmdline, kernel_size, header)) {
82663ee2 871 return;
0f9d76e5
LG
872 }
873 protocol = 0;
f16408df 874 }
642a4f96
TS
875
876 if (protocol < 0x200 || !(header[0x211] & 0x01)) {
0f9d76e5
LG
877 /* Low kernel */
878 real_addr = 0x90000;
879 cmdline_addr = 0x9a000 - cmdline_size;
880 prot_addr = 0x10000;
642a4f96 881 } else if (protocol < 0x202) {
0f9d76e5
LG
882 /* High but ancient kernel */
883 real_addr = 0x90000;
884 cmdline_addr = 0x9a000 - cmdline_size;
885 prot_addr = 0x100000;
642a4f96 886 } else {
0f9d76e5
LG
887 /* High and recent kernel */
888 real_addr = 0x10000;
889 cmdline_addr = 0x20000;
890 prot_addr = 0x100000;
642a4f96
TS
891 }
892
bc4edd79 893#if 0
642a4f96 894 fprintf(stderr,
0f9d76e5
LG
895 "qemu: real_addr = 0x" TARGET_FMT_plx "\n"
896 "qemu: cmdline_addr = 0x" TARGET_FMT_plx "\n"
897 "qemu: prot_addr = 0x" TARGET_FMT_plx "\n",
898 real_addr,
899 cmdline_addr,
900 prot_addr);
bc4edd79 901#endif
642a4f96
TS
902
903 /* highest address for loading the initrd */
0f9d76e5
LG
904 if (protocol >= 0x203) {
905 initrd_max = ldl_p(header+0x22c);
906 } else {
907 initrd_max = 0x37ffffff;
908 }
642a4f96 909
df1f79fd
EH
910 if (initrd_max >= pcms->below_4g_mem_size - acpi_data_size) {
911 initrd_max = pcms->below_4g_mem_size - acpi_data_size - 1;
927766c7 912 }
642a4f96 913
57a46d05
AG
914 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_ADDR, cmdline_addr);
915 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, strlen(kernel_cmdline)+1);
96f80586 916 fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, kernel_cmdline);
642a4f96
TS
917
918 if (protocol >= 0x202) {
0f9d76e5 919 stl_p(header+0x228, cmdline_addr);
642a4f96 920 } else {
0f9d76e5
LG
921 stw_p(header+0x20, 0xA33F);
922 stw_p(header+0x22, cmdline_addr-real_addr);
642a4f96
TS
923 }
924
bf4e5d92
PT
925 /* handle vga= parameter */
926 vmode = strstr(kernel_cmdline, "vga=");
927 if (vmode) {
928 unsigned int video_mode;
929 /* skip "vga=" */
930 vmode += 4;
931 if (!strncmp(vmode, "normal", 6)) {
932 video_mode = 0xffff;
933 } else if (!strncmp(vmode, "ext", 3)) {
934 video_mode = 0xfffe;
935 } else if (!strncmp(vmode, "ask", 3)) {
936 video_mode = 0xfffd;
937 } else {
938 video_mode = strtol(vmode, NULL, 0);
939 }
940 stw_p(header+0x1fa, video_mode);
941 }
942
642a4f96 943 /* loader type */
5cbdb3a3 944 /* High nybble = B reserved for QEMU; low nybble is revision number.
642a4f96
TS
945 If this code is substantially changed, you may want to consider
946 incrementing the revision. */
0f9d76e5
LG
947 if (protocol >= 0x200) {
948 header[0x210] = 0xB0;
949 }
642a4f96
TS
950 /* heap */
951 if (protocol >= 0x201) {
0f9d76e5
LG
952 header[0x211] |= 0x80; /* CAN_USE_HEAP */
953 stw_p(header+0x224, cmdline_addr-real_addr-0x200);
642a4f96
TS
954 }
955
956 /* load initrd */
957 if (initrd_filename) {
0f9d76e5
LG
958 if (protocol < 0x200) {
959 fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n");
960 exit(1);
961 }
642a4f96 962
0f9d76e5 963 initrd_size = get_image_size(initrd_filename);
d6fa4b77 964 if (initrd_size < 0) {
7454e51d
MT
965 fprintf(stderr, "qemu: error reading initrd %s: %s\n",
966 initrd_filename, strerror(errno));
d6fa4b77
MK
967 exit(1);
968 }
969
45a50b16 970 initrd_addr = (initrd_max-initrd_size) & ~4095;
57a46d05 971
7267c094 972 initrd_data = g_malloc(initrd_size);
57a46d05
AG
973 load_image(initrd_filename, initrd_data);
974
975 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
976 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
977 fw_cfg_add_bytes(fw_cfg, FW_CFG_INITRD_DATA, initrd_data, initrd_size);
642a4f96 978
0f9d76e5
LG
979 stl_p(header+0x218, initrd_addr);
980 stl_p(header+0x21c, initrd_size);
642a4f96
TS
981 }
982
45a50b16 983 /* load kernel and setup */
642a4f96 984 setup_size = header[0x1f1];
0f9d76e5
LG
985 if (setup_size == 0) {
986 setup_size = 4;
987 }
642a4f96 988 setup_size = (setup_size+1)*512;
45a50b16 989 kernel_size -= setup_size;
642a4f96 990
7267c094
AL
991 setup = g_malloc(setup_size);
992 kernel = g_malloc(kernel_size);
45a50b16 993 fseek(f, 0, SEEK_SET);
5a41ecc5
KS
994 if (fread(setup, 1, setup_size, f) != setup_size) {
995 fprintf(stderr, "fread() failed\n");
996 exit(1);
997 }
998 if (fread(kernel, 1, kernel_size, f) != kernel_size) {
999 fprintf(stderr, "fread() failed\n");
1000 exit(1);
1001 }
642a4f96 1002 fclose(f);
45a50b16 1003 memcpy(setup, header, MIN(sizeof(header), setup_size));
57a46d05
AG
1004
1005 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, prot_addr);
1006 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
1007 fw_cfg_add_bytes(fw_cfg, FW_CFG_KERNEL_DATA, kernel, kernel_size);
1008
1009 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_ADDR, real_addr);
1010 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_SIZE, setup_size);
1011 fw_cfg_add_bytes(fw_cfg, FW_CFG_SETUP_DATA, setup, setup_size);
1012
2e55e842
GN
1013 option_rom[nb_option_roms].name = "linuxboot.bin";
1014 option_rom[nb_option_roms].bootindex = 0;
57a46d05 1015 nb_option_roms++;
642a4f96
TS
1016}
1017
b41a2cd1
FB
1018#define NE2000_NB_MAX 6
1019
675d6f82
BS
1020static const int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360,
1021 0x280, 0x380 };
1022static const int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
b41a2cd1 1023
48a18b3c 1024void pc_init_ne2k_isa(ISABus *bus, NICInfo *nd)
a41b2ff2
PB
1025{
1026 static int nb_ne2k = 0;
1027
1028 if (nb_ne2k == NE2000_NB_MAX)
1029 return;
48a18b3c 1030 isa_ne2000_init(bus, ne2000_io[nb_ne2k],
9453c5bc 1031 ne2000_irq[nb_ne2k], nd);
a41b2ff2
PB
1032 nb_ne2k++;
1033}
1034
92a16d7a 1035DeviceState *cpu_get_current_apic(void)
0e26b7b8 1036{
4917cf44
AF
1037 if (current_cpu) {
1038 X86CPU *cpu = X86_CPU(current_cpu);
02e51483 1039 return cpu->apic_state;
0e26b7b8
BS
1040 } else {
1041 return NULL;
1042 }
1043}
1044
845773ab 1045void pc_acpi_smi_interrupt(void *opaque, int irq, int level)
53b67b30 1046{
c3affe56 1047 X86CPU *cpu = opaque;
53b67b30
BS
1048
1049 if (level) {
c3affe56 1050 cpu_interrupt(CPU(cpu), CPU_INTERRUPT_SMI);
53b67b30
BS
1051 }
1052}
1053
62fc403f
IM
1054static X86CPU *pc_new_cpu(const char *cpu_model, int64_t apic_id,
1055 DeviceState *icc_bridge, Error **errp)
31050930 1056{
e1570d00 1057 X86CPU *cpu = NULL;
31050930
IM
1058 Error *local_err = NULL;
1059
e1570d00
EH
1060 if (icc_bridge == NULL) {
1061 error_setg(&local_err, "Invalid icc-bridge value");
1062 goto out;
1063 }
1064
1065 cpu = cpu_x86_create(cpu_model, &local_err);
cd7b87ff 1066 if (local_err != NULL) {
e1570d00 1067 goto out;
31050930
IM
1068 }
1069
e1570d00 1070 qdev_set_parent_bus(DEVICE(cpu), qdev_get_child_bus(icc_bridge, "icc"));
e1570d00 1071
31050930
IM
1072 object_property_set_int(OBJECT(cpu), apic_id, "apic-id", &local_err);
1073 object_property_set_bool(OBJECT(cpu), true, "realized", &local_err);
1074
e1570d00 1075out:
31050930 1076 if (local_err) {
31050930 1077 error_propagate(errp, local_err);
cd7b87ff
AF
1078 object_unref(OBJECT(cpu));
1079 cpu = NULL;
31050930
IM
1080 }
1081 return cpu;
1082}
1083
c649983b
IM
1084static const char *current_cpu_model;
1085
1086void pc_hot_add_cpu(const int64_t id, Error **errp)
1087{
1088 DeviceState *icc_bridge;
0e3bd562 1089 X86CPU *cpu;
c649983b 1090 int64_t apic_id = x86_cpu_apic_id_from_index(id);
0e3bd562 1091 Error *local_err = NULL;
c649983b 1092
8de433cb
IM
1093 if (id < 0) {
1094 error_setg(errp, "Invalid CPU id: %" PRIi64, id);
1095 return;
1096 }
1097
c649983b
IM
1098 if (cpu_exists(apic_id)) {
1099 error_setg(errp, "Unable to add CPU: %" PRIi64
1100 ", it already exists", id);
1101 return;
1102 }
1103
1104 if (id >= max_cpus) {
1105 error_setg(errp, "Unable to add CPU: %" PRIi64
1106 ", max allowed: %d", id, max_cpus - 1);
1107 return;
1108 }
1109
5ff020b7
EH
1110 if (apic_id >= ACPI_CPU_HOTPLUG_ID_LIMIT) {
1111 error_setg(errp, "Unable to add CPU: %" PRIi64
1112 ", resulting APIC ID (%" PRIi64 ") is too large",
1113 id, apic_id);
1114 return;
1115 }
1116
c649983b
IM
1117 icc_bridge = DEVICE(object_resolve_path_type("icc-bridge",
1118 TYPE_ICC_BRIDGE, NULL));
0e3bd562
AF
1119 cpu = pc_new_cpu(current_cpu_model, apic_id, icc_bridge, &local_err);
1120 if (local_err) {
1121 error_propagate(errp, local_err);
1122 return;
1123 }
1124 object_unref(OBJECT(cpu));
c649983b
IM
1125}
1126
62fc403f 1127void pc_cpus_init(const char *cpu_model, DeviceState *icc_bridge)
70166477
IY
1128{
1129 int i;
53a89e26 1130 X86CPU *cpu = NULL;
31050930 1131 Error *error = NULL;
f03bd716 1132 unsigned long apic_id_limit;
70166477
IY
1133
1134 /* init CPUs */
1135 if (cpu_model == NULL) {
1136#ifdef TARGET_X86_64
1137 cpu_model = "qemu64";
1138#else
1139 cpu_model = "qemu32";
1140#endif
1141 }
c649983b 1142 current_cpu_model = cpu_model;
70166477 1143
f03bd716
EH
1144 apic_id_limit = pc_apic_id_limit(max_cpus);
1145 if (apic_id_limit > ACPI_CPU_HOTPLUG_ID_LIMIT) {
1146 error_report("max_cpus is too large. APIC ID of last CPU is %lu",
1147 apic_id_limit - 1);
1148 exit(1);
1149 }
1150
bdeec802 1151 for (i = 0; i < smp_cpus; i++) {
53a89e26
IM
1152 cpu = pc_new_cpu(cpu_model, x86_cpu_apic_id_from_index(i),
1153 icc_bridge, &error);
31050930 1154 if (error) {
565f65d2 1155 error_report_err(error);
bdeec802
IM
1156 exit(1);
1157 }
0e3bd562 1158 object_unref(OBJECT(cpu));
70166477 1159 }
53a89e26 1160
c97294ec
GS
1161 /* tell smbios about cpuid version and features */
1162 smbios_set_cpuid(cpu->env.cpuid_version, cpu->env.features[FEAT_1_EDX]);
70166477
IY
1163}
1164
f8c457b8
MT
1165/* pci-info ROM file. Little endian format */
1166typedef struct PcRomPciInfo {
1167 uint64_t w32_min;
1168 uint64_t w32_max;
1169 uint64_t w64_min;
1170 uint64_t w64_max;
1171} PcRomPciInfo;
1172
3459a625
MT
1173typedef struct PcGuestInfoState {
1174 PcGuestInfo info;
1175 Notifier machine_done;
1176} PcGuestInfoState;
1177
1178static
1179void pc_guest_info_machine_done(Notifier *notifier, void *data)
1180{
1181 PcGuestInfoState *guest_info_state = container_of(notifier,
1182 PcGuestInfoState,
1183 machine_done);
2118196b
MA
1184 PCIBus *bus = find_i440fx();
1185
1186 if (bus) {
1187 int extra_hosts = 0;
1188
1189 QLIST_FOREACH(bus, &bus->child, sibling) {
1190 /* look for expander root buses */
1191 if (pci_bus_is_root(bus)) {
1192 extra_hosts++;
1193 }
1194 }
1195 if (extra_hosts && guest_info_state->info.fw_cfg) {
1196 uint64_t *val = g_malloc(sizeof(*val));
1197 *val = cpu_to_le64(extra_hosts);
1198 fw_cfg_add_file(guest_info_state->info.fw_cfg,
1199 "etc/extra-pci-roots", val, sizeof(*val));
1200 }
1201 }
1202
72c194f7 1203 acpi_setup(&guest_info_state->info);
3459a625
MT
1204}
1205
b9cfc918 1206PcGuestInfo *pc_guest_info_init(PCMachineState *pcms)
3459a625
MT
1207{
1208 PcGuestInfoState *guest_info_state = g_malloc0(sizeof *guest_info_state);
1209 PcGuestInfo *guest_info = &guest_info_state->info;
b20c9bd5
MT
1210 int i, j;
1211
b9cfc918
EH
1212 guest_info->ram_size_below_4g = pcms->below_4g_mem_size;
1213 guest_info->ram_size = pcms->below_4g_mem_size + pcms->above_4g_mem_size;
b20c9bd5
MT
1214 guest_info->apic_id_limit = pc_apic_id_limit(max_cpus);
1215 guest_info->apic_xrupt_override = kvm_allows_irq0_override();
1216 guest_info->numa_nodes = nb_numa_nodes;
8c85901e 1217 guest_info->node_mem = g_malloc0(guest_info->numa_nodes *
b20c9bd5 1218 sizeof *guest_info->node_mem);
8c85901e
WG
1219 for (i = 0; i < nb_numa_nodes; i++) {
1220 guest_info->node_mem[i] = numa_info[i].node_mem;
1221 }
1222
b20c9bd5
MT
1223 guest_info->node_cpu = g_malloc0(guest_info->apic_id_limit *
1224 sizeof *guest_info->node_cpu);
1225
1226 for (i = 0; i < max_cpus; i++) {
1227 unsigned int apic_id = x86_cpu_apic_id_from_index(i);
1228 assert(apic_id < guest_info->apic_id_limit);
1229 for (j = 0; j < nb_numa_nodes; j++) {
8c85901e 1230 if (test_bit(i, numa_info[j].node_cpu)) {
b20c9bd5
MT
1231 guest_info->node_cpu[apic_id] = j;
1232 break;
1233 }
1234 }
1235 }
3459a625 1236
3459a625
MT
1237 guest_info_state->machine_done.notify = pc_guest_info_machine_done;
1238 qemu_add_machine_init_done_notifier(&guest_info_state->machine_done);
1239 return guest_info;
1240}
1241
83d08f26
MT
1242/* setup pci memory address space mapping into system address space */
1243void pc_pci_as_mapping_init(Object *owner, MemoryRegion *system_memory,
1244 MemoryRegion *pci_address_space)
39848901 1245{
83d08f26
MT
1246 /* Set to lower priority than RAM */
1247 memory_region_add_subregion_overlap(system_memory, 0x0,
1248 pci_address_space, -1);
39848901
IM
1249}
1250
f7e4dd6c
GH
1251void pc_acpi_init(const char *default_dsdt)
1252{
c5a98cf3 1253 char *filename;
f7e4dd6c
GH
1254
1255 if (acpi_tables != NULL) {
1256 /* manually set via -acpitable, leave it alone */
1257 return;
1258 }
1259
1260 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, default_dsdt);
1261 if (filename == NULL) {
1262 fprintf(stderr, "WARNING: failed to find %s\n", default_dsdt);
c5a98cf3 1263 } else {
5bdb59a2
MA
1264 QemuOpts *opts = qemu_opts_create(qemu_find_opts("acpi"), NULL, 0,
1265 &error_abort);
c5a98cf3 1266 Error *err = NULL;
f7e4dd6c 1267
5bdb59a2 1268 qemu_opt_set(opts, "file", filename, &error_abort);
0c764a9d 1269
1a4b2666 1270 acpi_table_add_builtin(opts, &err);
c5a98cf3 1271 if (err) {
4a44d85e
SA
1272 error_report("WARNING: failed to load %s: %s", filename,
1273 error_get_pretty(err));
c5a98cf3
LE
1274 error_free(err);
1275 }
c5a98cf3 1276 g_free(filename);
f7e4dd6c 1277 }
f7e4dd6c
GH
1278}
1279
df1f79fd 1280FWCfgState *xen_load_linux(PCMachineState *pcms,
b33a5bbf
CL
1281 PcGuestInfo *guest_info)
1282{
1283 int i;
1284 FWCfgState *fw_cfg;
1285
df1f79fd 1286 assert(MACHINE(pcms)->kernel_filename != NULL);
b33a5bbf 1287
66708822 1288 fw_cfg = fw_cfg_init_io(BIOS_CFG_IOPORT);
b33a5bbf
CL
1289 rom_set_fw(fw_cfg);
1290
df1f79fd 1291 load_linux(pcms, fw_cfg);
b33a5bbf
CL
1292 for (i = 0; i < nb_option_roms; i++) {
1293 assert(!strcmp(option_rom[i].name, "linuxboot.bin") ||
1294 !strcmp(option_rom[i].name, "multiboot.bin"));
1295 rom_add_option(option_rom[i].name, option_rom[i].bootindex);
1296 }
1297 guest_info->fw_cfg = fw_cfg;
1298 return fw_cfg;
1299}
1300
62b160c0 1301FWCfgState *pc_memory_init(PCMachineState *pcms,
9521d42b 1302 MemoryRegion *system_memory,
a88b362c 1303 MemoryRegion *rom_memory,
3459a625
MT
1304 MemoryRegion **ram_memory,
1305 PcGuestInfo *guest_info)
80cabfad 1306{
cbc5b5f3
JJ
1307 int linux_boot, i;
1308 MemoryRegion *ram, *option_rom_mr;
00cb2a99 1309 MemoryRegion *ram_below_4g, *ram_above_4g;
a88b362c 1310 FWCfgState *fw_cfg;
62b160c0 1311 MachineState *machine = MACHINE(pcms);
d592d303 1312
c8d163bc
EH
1313 assert(machine->ram_size == pcms->below_4g_mem_size +
1314 pcms->above_4g_mem_size);
9521d42b
PB
1315
1316 linux_boot = (machine->kernel_filename != NULL);
80cabfad 1317
00cb2a99 1318 /* Allocate RAM. We allocate it as a single memory region and use
66a0a2cb 1319 * aliases to address portions of it, mostly for backwards compatibility
00cb2a99
AK
1320 * with older qemus that used qemu_ram_alloc().
1321 */
7267c094 1322 ram = g_malloc(sizeof(*ram));
9521d42b
PB
1323 memory_region_allocate_system_memory(ram, NULL, "pc.ram",
1324 machine->ram_size);
ae0a5466 1325 *ram_memory = ram;
7267c094 1326 ram_below_4g = g_malloc(sizeof(*ram_below_4g));
2c9b15ca 1327 memory_region_init_alias(ram_below_4g, NULL, "ram-below-4g", ram,
c8d163bc 1328 0, pcms->below_4g_mem_size);
00cb2a99 1329 memory_region_add_subregion(system_memory, 0, ram_below_4g);
c8d163bc
EH
1330 e820_add_entry(0, pcms->below_4g_mem_size, E820_RAM);
1331 if (pcms->above_4g_mem_size > 0) {
7267c094 1332 ram_above_4g = g_malloc(sizeof(*ram_above_4g));
2c9b15ca 1333 memory_region_init_alias(ram_above_4g, NULL, "ram-above-4g", ram,
c8d163bc
EH
1334 pcms->below_4g_mem_size,
1335 pcms->above_4g_mem_size);
00cb2a99
AK
1336 memory_region_add_subregion(system_memory, 0x100000000ULL,
1337 ram_above_4g);
c8d163bc 1338 e820_add_entry(0x100000000ULL, pcms->above_4g_mem_size, E820_RAM);
bbe80adf 1339 }
82b36dc3 1340
ca8336f3
IM
1341 if (!guest_info->has_reserved_memory &&
1342 (machine->ram_slots ||
9521d42b 1343 (machine->maxram_size > machine->ram_size))) {
ca8336f3
IM
1344 MachineClass *mc = MACHINE_GET_CLASS(machine);
1345
1346 error_report("\"-memory 'slots|maxmem'\" is not supported by: %s",
1347 mc->name);
1348 exit(EXIT_FAILURE);
1349 }
1350
619d11e4 1351 /* initialize hotplug memory address space */
de268e13 1352 if (guest_info->has_reserved_memory &&
9521d42b 1353 (machine->ram_size < machine->maxram_size)) {
619d11e4 1354 ram_addr_t hotplug_mem_size =
9521d42b 1355 machine->maxram_size - machine->ram_size;
619d11e4 1356
a0cc8856
IM
1357 if (machine->ram_slots > ACPI_MAX_RAM_SLOTS) {
1358 error_report("unsupported amount of memory slots: %"PRIu64,
1359 machine->ram_slots);
1360 exit(EXIT_FAILURE);
1361 }
1362
f2c38522
PK
1363 if (QEMU_ALIGN_UP(machine->maxram_size,
1364 TARGET_PAGE_SIZE) != machine->maxram_size) {
1365 error_report("maximum memory size must by aligned to multiple of "
1366 "%d bytes", TARGET_PAGE_SIZE);
1367 exit(EXIT_FAILURE);
1368 }
1369
a7d69ff1 1370 pcms->hotplug_memory.base =
c8d163bc 1371 ROUND_UP(0x100000000ULL + pcms->above_4g_mem_size, 1ULL << 30);
619d11e4 1372
085f8e88
IM
1373 if (pcms->enforce_aligned_dimm) {
1374 /* size hotplug region assuming 1G page max alignment per slot */
1375 hotplug_mem_size += (1ULL << 30) * machine->ram_slots;
1376 }
1377
a7d69ff1 1378 if ((pcms->hotplug_memory.base + hotplug_mem_size) <
619d11e4
IM
1379 hotplug_mem_size) {
1380 error_report("unsupported amount of maximum memory: " RAM_ADDR_FMT,
1381 machine->maxram_size);
1382 exit(EXIT_FAILURE);
1383 }
1384
a7d69ff1 1385 memory_region_init(&pcms->hotplug_memory.mr, OBJECT(pcms),
619d11e4 1386 "hotplug-memory", hotplug_mem_size);
a7d69ff1
BR
1387 memory_region_add_subregion(system_memory, pcms->hotplug_memory.base,
1388 &pcms->hotplug_memory.mr);
619d11e4 1389 }
cbc5b5f3
JJ
1390
1391 /* Initialize PC system firmware */
6dd2a5c9 1392 pc_system_firmware_init(rom_memory, guest_info->isapc_ram_fw);
00cb2a99 1393
7267c094 1394 option_rom_mr = g_malloc(sizeof(*option_rom_mr));
49946538 1395 memory_region_init_ram(option_rom_mr, NULL, "pc.rom", PC_ROM_SIZE,
f8ed85ac 1396 &error_fatal);
c5705a77 1397 vmstate_register_ram_global(option_rom_mr);
4463aee6 1398 memory_region_add_subregion_overlap(rom_memory,
00cb2a99
AK
1399 PC_ROM_MIN_VGA,
1400 option_rom_mr,
1401 1);
f753ff16 1402
bf483392 1403 fw_cfg = bochs_bios_init();
8832cb80 1404 rom_set_fw(fw_cfg);
1d108d97 1405
a7d69ff1 1406 if (guest_info->has_reserved_memory && pcms->hotplug_memory.base) {
de268e13 1407 uint64_t *val = g_malloc(sizeof(*val));
2f8b5008
IM
1408 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
1409 uint64_t res_mem_end = pcms->hotplug_memory.base;
1410
1411 if (!pcmc->broken_reserved_end) {
1412 res_mem_end += memory_region_size(&pcms->hotplug_memory.mr);
1413 }
3385e8e2 1414 *val = cpu_to_le64(ROUND_UP(res_mem_end, 0x1ULL << 30));
de268e13
IM
1415 fw_cfg_add_file(fw_cfg, "etc/reserved-memory-end", val, sizeof(*val));
1416 }
1417
f753ff16 1418 if (linux_boot) {
df1f79fd 1419 load_linux(pcms, fw_cfg);
f753ff16
PB
1420 }
1421
1422 for (i = 0; i < nb_option_roms; i++) {
2e55e842 1423 rom_add_option(option_rom[i].name, option_rom[i].bootindex);
406c8df3 1424 }
3459a625 1425 guest_info->fw_cfg = fw_cfg;
459ae5ea 1426 return fw_cfg;
3d53f5c3
IY
1427}
1428
0b0cc076 1429qemu_irq pc_allocate_cpu_irq(void)
845773ab 1430{
0b0cc076 1431 return qemu_allocate_irq(pic_irq_request, NULL, 0);
845773ab
IY
1432}
1433
48a18b3c 1434DeviceState *pc_vga_init(ISABus *isa_bus, PCIBus *pci_bus)
765d7908 1435{
ad6d45fa
AL
1436 DeviceState *dev = NULL;
1437
16094b75
AJ
1438 if (pci_bus) {
1439 PCIDevice *pcidev = pci_vga_init(pci_bus);
1440 dev = pcidev ? &pcidev->qdev : NULL;
1441 } else if (isa_bus) {
1442 ISADevice *isadev = isa_vga_init(isa_bus);
4a17cc4f 1443 dev = isadev ? DEVICE(isadev) : NULL;
765d7908 1444 }
ad6d45fa 1445 return dev;
765d7908
IY
1446}
1447
258711c6
JG
1448static const MemoryRegionOps ioport80_io_ops = {
1449 .write = ioport80_write,
c02e1eac 1450 .read = ioport80_read,
258711c6
JG
1451 .endianness = DEVICE_NATIVE_ENDIAN,
1452 .impl = {
1453 .min_access_size = 1,
1454 .max_access_size = 1,
1455 },
1456};
1457
1458static const MemoryRegionOps ioportF0_io_ops = {
1459 .write = ioportF0_write,
c02e1eac 1460 .read = ioportF0_read,
258711c6
JG
1461 .endianness = DEVICE_NATIVE_ENDIAN,
1462 .impl = {
1463 .min_access_size = 1,
1464 .max_access_size = 1,
1465 },
1466};
1467
48a18b3c 1468void pc_basic_device_init(ISABus *isa_bus, qemu_irq *gsi,
1611977c 1469 ISADevice **rtc_state,
fd53c87c 1470 bool create_fdctrl,
7a10ef51
LPF
1471 bool no_vmport,
1472 uint32 hpet_irqs)
ffe513da
IY
1473{
1474 int i;
1475 DriveInfo *fd[MAX_FD];
ce967e2f
JK
1476 DeviceState *hpet = NULL;
1477 int pit_isa_irq = 0;
1478 qemu_irq pit_alt_irq = NULL;
7d932dfd 1479 qemu_irq rtc_irq = NULL;
956a3e6b 1480 qemu_irq *a20_line;
c2d8d311 1481 ISADevice *i8042, *port92, *vmmouse, *pit = NULL;
258711c6
JG
1482 MemoryRegion *ioport80_io = g_new(MemoryRegion, 1);
1483 MemoryRegion *ioportF0_io = g_new(MemoryRegion, 1);
ffe513da 1484
2c9b15ca 1485 memory_region_init_io(ioport80_io, NULL, &ioport80_io_ops, NULL, "ioport80", 1);
258711c6 1486 memory_region_add_subregion(isa_bus->address_space_io, 0x80, ioport80_io);
ffe513da 1487
2c9b15ca 1488 memory_region_init_io(ioportF0_io, NULL, &ioportF0_io_ops, NULL, "ioportF0", 1);
258711c6 1489 memory_region_add_subregion(isa_bus->address_space_io, 0xf0, ioportF0_io);
ffe513da 1490
5d17c0d2
JK
1491 /*
1492 * Check if an HPET shall be created.
1493 *
1494 * Without KVM_CAP_PIT_STATE2, we cannot switch off the in-kernel PIT
1495 * when the HPET wants to take over. Thus we have to disable the latter.
1496 */
1497 if (!no_hpet && (!kvm_irqchip_in_kernel() || kvm_has_pit_state2())) {
7a10ef51 1498 /* In order to set property, here not using sysbus_try_create_simple */
51116102 1499 hpet = qdev_try_create(NULL, TYPE_HPET);
dd703b99 1500 if (hpet) {
7a10ef51
LPF
1501 /* For pc-piix-*, hpet's intcap is always IRQ2. For pc-q35-1.7
1502 * and earlier, use IRQ2 for compat. Otherwise, use IRQ16~23,
1503 * IRQ8 and IRQ2.
1504 */
1505 uint8_t compat = object_property_get_int(OBJECT(hpet),
1506 HPET_INTCAP, NULL);
1507 if (!compat) {
1508 qdev_prop_set_uint32(hpet, HPET_INTCAP, hpet_irqs);
1509 }
1510 qdev_init_nofail(hpet);
1511 sysbus_mmio_map(SYS_BUS_DEVICE(hpet), 0, HPET_BASE);
1512
b881fbe9 1513 for (i = 0; i < GSI_NUM_PINS; i++) {
1356b98d 1514 sysbus_connect_irq(SYS_BUS_DEVICE(hpet), i, gsi[i]);
dd703b99 1515 }
ce967e2f
JK
1516 pit_isa_irq = -1;
1517 pit_alt_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_PIT_INT);
1518 rtc_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_RTC_INT);
822557eb 1519 }
ffe513da 1520 }
48a18b3c 1521 *rtc_state = rtc_init(isa_bus, 2000, rtc_irq);
7d932dfd
JK
1522
1523 qemu_register_boot_set(pc_boot_set, *rtc_state);
1524
c2d8d311
SS
1525 if (!xen_enabled()) {
1526 if (kvm_irqchip_in_kernel()) {
1527 pit = kvm_pit_init(isa_bus, 0x40);
1528 } else {
1529 pit = pit_init(isa_bus, 0x40, pit_isa_irq, pit_alt_irq);
1530 }
1531 if (hpet) {
1532 /* connect PIT to output control line of the HPET */
4a17cc4f 1533 qdev_connect_gpio_out(hpet, 0, qdev_get_gpio_in(DEVICE(pit), 0));
c2d8d311
SS
1534 }
1535 pcspk_init(isa_bus, pit);
ce967e2f 1536 }
ffe513da 1537
b6607a1a 1538 serial_hds_isa_init(isa_bus, MAX_SERIAL_PORTS);
07dc7880 1539 parallel_hds_isa_init(isa_bus, MAX_PARALLEL_PORTS);
ffe513da 1540
182735ef 1541 a20_line = qemu_allocate_irqs(handle_a20_line_change, first_cpu, 2);
48a18b3c 1542 i8042 = isa_create_simple(isa_bus, "i8042");
4b78a802 1543 i8042_setup_a20_line(i8042, &a20_line[0]);
1611977c 1544 if (!no_vmport) {
48a18b3c
HP
1545 vmport_init(isa_bus);
1546 vmmouse = isa_try_create(isa_bus, "vmmouse");
1611977c
AP
1547 } else {
1548 vmmouse = NULL;
1549 }
86d86414 1550 if (vmmouse) {
4a17cc4f
AF
1551 DeviceState *dev = DEVICE(vmmouse);
1552 qdev_prop_set_ptr(dev, "ps2_mouse", i8042);
1553 qdev_init_nofail(dev);
86d86414 1554 }
48a18b3c 1555 port92 = isa_create_simple(isa_bus, "port92");
4b78a802 1556 port92_init(port92, &a20_line[1]);
956a3e6b 1557
5039d6e2 1558 DMA_init(0);
ffe513da
IY
1559
1560 for(i = 0; i < MAX_FD; i++) {
1561 fd[i] = drive_get(IF_FLOPPY, 0, i);
936a7c1c 1562 create_fdctrl |= !!fd[i];
ffe513da 1563 }
220a8846
LE
1564 if (create_fdctrl) {
1565 fdctrl_init_isa(isa_bus, fd);
1566 }
ffe513da
IY
1567}
1568
9011a1a7
IY
1569void pc_nic_init(ISABus *isa_bus, PCIBus *pci_bus)
1570{
1571 int i;
1572
1573 for (i = 0; i < nb_nics; i++) {
1574 NICInfo *nd = &nd_table[i];
1575
1576 if (!pci_bus || (nd->model && strcmp(nd->model, "ne2k_isa") == 0)) {
1577 pc_init_ne2k_isa(isa_bus, nd);
1578 } else {
29b358f9 1579 pci_nic_init_nofail(nd, pci_bus, "e1000", NULL);
9011a1a7
IY
1580 }
1581 }
1582}
1583
845773ab 1584void pc_pci_device_init(PCIBus *pci_bus)
e3a5cf42
IY
1585{
1586 int max_bus;
1587 int bus;
1588
1589 max_bus = drive_get_max_bus(IF_SCSI);
1590 for (bus = 0; bus <= max_bus; bus++) {
1591 pci_create_simple(pci_bus, -1, "lsi53c895a");
1592 }
1593}
a39e3564
JB
1594
1595void ioapic_init_gsi(GSIState *gsi_state, const char *parent_name)
1596{
1597 DeviceState *dev;
1598 SysBusDevice *d;
1599 unsigned int i;
1600
1601 if (kvm_irqchip_in_kernel()) {
1602 dev = qdev_create(NULL, "kvm-ioapic");
1603 } else {
1604 dev = qdev_create(NULL, "ioapic");
1605 }
1606 if (parent_name) {
1607 object_property_add_child(object_resolve_path(parent_name, NULL),
1608 "ioapic", OBJECT(dev), NULL);
1609 }
1610 qdev_init_nofail(dev);
1356b98d 1611 d = SYS_BUS_DEVICE(dev);
3a4a4697 1612 sysbus_mmio_map(d, 0, IO_APIC_DEFAULT_ADDRESS);
a39e3564
JB
1613
1614 for (i = 0; i < IOAPIC_NUM_PINS; i++) {
1615 gsi_state->ioapic_irq[i] = qdev_get_gpio_in(dev, i);
1616 }
1617}
d5747cac 1618
95bee274
IM
1619static void pc_dimm_plug(HotplugHandler *hotplug_dev,
1620 DeviceState *dev, Error **errp)
1621{
3fbcdc27 1622 HotplugHandlerClass *hhc;
95bee274
IM
1623 Error *local_err = NULL;
1624 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
aa8580cd 1625 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
95bee274
IM
1626 PCDIMMDevice *dimm = PC_DIMM(dev);
1627 PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
1628 MemoryRegion *mr = ddc->get_memory_region(dimm);
92a37a04 1629 uint64_t align = TARGET_PAGE_SIZE;
95bee274 1630
91aa70ab
IM
1631 if (memory_region_get_alignment(mr) && pcms->enforce_aligned_dimm) {
1632 align = memory_region_get_alignment(mr);
1633 }
1634
3fbcdc27
IM
1635 if (!pcms->acpi_dev) {
1636 error_setg(&local_err,
1637 "memory hotplug is not enabled: missing acpi device");
1638 goto out;
1639 }
1640
aa8580cd
IM
1641 pc_dimm_memory_plug(dev, &pcms->hotplug_memory, mr, align,
1642 pcmc->inter_dimm_gap, &local_err);
43bbb49e 1643 if (local_err) {
b8865591
IM
1644 goto out;
1645 }
1646
3fbcdc27 1647 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
8e23184b 1648 hhc->plug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &error_abort);
95bee274
IM
1649out:
1650 error_propagate(errp, local_err);
1651}
1652
64fec58e
TC
1653static void pc_dimm_unplug_request(HotplugHandler *hotplug_dev,
1654 DeviceState *dev, Error **errp)
1655{
1656 HotplugHandlerClass *hhc;
1657 Error *local_err = NULL;
1658 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
1659
1660 if (!pcms->acpi_dev) {
1661 error_setg(&local_err,
1662 "memory hotplug is not enabled: missing acpi device");
1663 goto out;
1664 }
1665
1666 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
1667 hhc->unplug_request(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
1668
1669out:
1670 error_propagate(errp, local_err);
1671}
1672
f7d3e29d
TC
1673static void pc_dimm_unplug(HotplugHandler *hotplug_dev,
1674 DeviceState *dev, Error **errp)
1675{
1676 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
1677 PCDIMMDevice *dimm = PC_DIMM(dev);
1678 PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
1679 MemoryRegion *mr = ddc->get_memory_region(dimm);
1680 HotplugHandlerClass *hhc;
1681 Error *local_err = NULL;
1682
1683 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
1684 hhc->unplug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
1685
1686 if (local_err) {
1687 goto out;
1688 }
1689
43bbb49e 1690 pc_dimm_memory_unplug(dev, &pcms->hotplug_memory, mr);
f7d3e29d
TC
1691 object_unparent(OBJECT(dev));
1692
1693 out:
1694 error_propagate(errp, local_err);
1695}
1696
5279569e
GZ
1697static void pc_cpu_plug(HotplugHandler *hotplug_dev,
1698 DeviceState *dev, Error **errp)
1699{
1700 HotplugHandlerClass *hhc;
1701 Error *local_err = NULL;
1702 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
1703
1704 if (!dev->hotplugged) {
1705 goto out;
1706 }
1707
1708 if (!pcms->acpi_dev) {
1709 error_setg(&local_err,
1710 "cpu hotplug is not enabled: missing acpi device");
1711 goto out;
1712 }
1713
1714 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
1715 hhc->plug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
2d996150
GZ
1716 if (local_err) {
1717 goto out;
1718 }
1719
1720 /* increment the number of CPUs */
1721 rtc_set_memory(pcms->rtc, 0x5f, rtc_get_memory(pcms->rtc, 0x5f) + 1);
5279569e
GZ
1722out:
1723 error_propagate(errp, local_err);
1724}
1725
95bee274
IM
1726static void pc_machine_device_plug_cb(HotplugHandler *hotplug_dev,
1727 DeviceState *dev, Error **errp)
1728{
1729 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
1730 pc_dimm_plug(hotplug_dev, dev, errp);
5279569e
GZ
1731 } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
1732 pc_cpu_plug(hotplug_dev, dev, errp);
95bee274
IM
1733 }
1734}
1735
d9c5c5b8
TC
1736static void pc_machine_device_unplug_request_cb(HotplugHandler *hotplug_dev,
1737 DeviceState *dev, Error **errp)
1738{
64fec58e
TC
1739 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
1740 pc_dimm_unplug_request(hotplug_dev, dev, errp);
1741 } else {
1742 error_setg(errp, "acpi: device unplug request for not supported device"
1743 " type: %s", object_get_typename(OBJECT(dev)));
1744 }
d9c5c5b8
TC
1745}
1746
232391c1
TC
1747static void pc_machine_device_unplug_cb(HotplugHandler *hotplug_dev,
1748 DeviceState *dev, Error **errp)
1749{
f7d3e29d
TC
1750 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
1751 pc_dimm_unplug(hotplug_dev, dev, errp);
1752 } else {
1753 error_setg(errp, "acpi: device unplug for not supported device"
1754 " type: %s", object_get_typename(OBJECT(dev)));
1755 }
232391c1
TC
1756}
1757
95bee274
IM
1758static HotplugHandler *pc_get_hotpug_handler(MachineState *machine,
1759 DeviceState *dev)
1760{
1761 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(machine);
1762
5279569e
GZ
1763 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM) ||
1764 object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
95bee274
IM
1765 return HOTPLUG_HANDLER(machine);
1766 }
1767
1768 return pcmc->get_hotplug_handler ?
1769 pcmc->get_hotplug_handler(machine, dev) : NULL;
1770}
1771
bf1e8939
IM
1772static void
1773pc_machine_get_hotplug_memory_region_size(Object *obj, Visitor *v, void *opaque,
1774 const char *name, Error **errp)
1775{
1776 PCMachineState *pcms = PC_MACHINE(obj);
a7d69ff1 1777 int64_t value = memory_region_size(&pcms->hotplug_memory.mr);
bf1e8939
IM
1778
1779 visit_type_int(v, &value, name, errp);
1780}
1781
c87b1520
DS
1782static void pc_machine_get_max_ram_below_4g(Object *obj, Visitor *v,
1783 void *opaque, const char *name,
1784 Error **errp)
1785{
1786 PCMachineState *pcms = PC_MACHINE(obj);
1787 uint64_t value = pcms->max_ram_below_4g;
1788
1789 visit_type_size(v, &value, name, errp);
1790}
1791
1792static void pc_machine_set_max_ram_below_4g(Object *obj, Visitor *v,
1793 void *opaque, const char *name,
1794 Error **errp)
1795{
1796 PCMachineState *pcms = PC_MACHINE(obj);
1797 Error *error = NULL;
1798 uint64_t value;
1799
1800 visit_type_size(v, &value, name, &error);
1801 if (error) {
1802 error_propagate(errp, error);
1803 return;
1804 }
1805 if (value > (1ULL << 32)) {
1806 error_set(&error, ERROR_CLASS_GENERIC_ERROR,
1807 "Machine option 'max-ram-below-4g=%"PRIu64
1808 "' expects size less than or equal to 4G", value);
1809 error_propagate(errp, error);
1810 return;
1811 }
1812
1813 if (value < (1ULL << 20)) {
1814 error_report("Warning: small max_ram_below_4g(%"PRIu64
1815 ") less than 1M. BIOS may not work..",
1816 value);
1817 }
1818
1819 pcms->max_ram_below_4g = value;
1820}
1821
d1048bef
DS
1822static void pc_machine_get_vmport(Object *obj, Visitor *v, void *opaque,
1823 const char *name, Error **errp)
9b23cfb7
DDAG
1824{
1825 PCMachineState *pcms = PC_MACHINE(obj);
d1048bef 1826 OnOffAuto vmport = pcms->vmport;
9b23cfb7 1827
d1048bef 1828 visit_type_OnOffAuto(v, &vmport, name, errp);
9b23cfb7
DDAG
1829}
1830
d1048bef
DS
1831static void pc_machine_set_vmport(Object *obj, Visitor *v, void *opaque,
1832 const char *name, Error **errp)
9b23cfb7
DDAG
1833{
1834 PCMachineState *pcms = PC_MACHINE(obj);
1835
d1048bef 1836 visit_type_OnOffAuto(v, &pcms->vmport, name, errp);
9b23cfb7
DDAG
1837}
1838
355023f2
PB
1839bool pc_machine_is_smm_enabled(PCMachineState *pcms)
1840{
1841 bool smm_available = false;
1842
1843 if (pcms->smm == ON_OFF_AUTO_OFF) {
1844 return false;
1845 }
1846
1847 if (tcg_enabled() || qtest_enabled()) {
1848 smm_available = true;
1849 } else if (kvm_enabled()) {
1850 smm_available = kvm_has_smm();
1851 }
1852
1853 if (smm_available) {
1854 return true;
1855 }
1856
1857 if (pcms->smm == ON_OFF_AUTO_ON) {
1858 error_report("System Management Mode not supported by this hypervisor.");
1859 exit(1);
1860 }
1861 return false;
1862}
1863
1864static void pc_machine_get_smm(Object *obj, Visitor *v, void *opaque,
1865 const char *name, Error **errp)
1866{
1867 PCMachineState *pcms = PC_MACHINE(obj);
1868 OnOffAuto smm = pcms->smm;
1869
1870 visit_type_OnOffAuto(v, &smm, name, errp);
1871}
1872
1873static void pc_machine_set_smm(Object *obj, Visitor *v, void *opaque,
1874 const char *name, Error **errp)
1875{
1876 PCMachineState *pcms = PC_MACHINE(obj);
1877
1878 visit_type_OnOffAuto(v, &pcms->smm, name, errp);
1879}
1880
91aa70ab
IM
1881static bool pc_machine_get_aligned_dimm(Object *obj, Error **errp)
1882{
1883 PCMachineState *pcms = PC_MACHINE(obj);
1884
1885 return pcms->enforce_aligned_dimm;
1886}
1887
bf1e8939
IM
1888static void pc_machine_initfn(Object *obj)
1889{
c87b1520
DS
1890 PCMachineState *pcms = PC_MACHINE(obj);
1891
bf1e8939
IM
1892 object_property_add(obj, PC_MACHINE_MEMHP_REGION_SIZE, "int",
1893 pc_machine_get_hotplug_memory_region_size,
dda65c7c 1894 NULL, NULL, NULL, &error_abort);
49d2e648 1895
c87b1520
DS
1896 pcms->max_ram_below_4g = 1ULL << 32; /* 4G */
1897 object_property_add(obj, PC_MACHINE_MAX_RAM_BELOW_4G, "size",
1898 pc_machine_get_max_ram_below_4g,
1899 pc_machine_set_max_ram_below_4g,
dda65c7c 1900 NULL, NULL, &error_abort);
49d2e648
MA
1901 object_property_set_description(obj, PC_MACHINE_MAX_RAM_BELOW_4G,
1902 "Maximum ram below the 4G boundary (32bit boundary)",
dda65c7c 1903 &error_abort);
91aa70ab 1904
355023f2
PB
1905 pcms->smm = ON_OFF_AUTO_AUTO;
1906 object_property_add(obj, PC_MACHINE_SMM, "OnOffAuto",
1907 pc_machine_get_smm,
1908 pc_machine_set_smm,
dda65c7c 1909 NULL, NULL, &error_abort);
355023f2
PB
1910 object_property_set_description(obj, PC_MACHINE_SMM,
1911 "Enable SMM (pc & q35)",
dda65c7c 1912 &error_abort);
355023f2 1913
d1048bef
DS
1914 pcms->vmport = ON_OFF_AUTO_AUTO;
1915 object_property_add(obj, PC_MACHINE_VMPORT, "OnOffAuto",
1916 pc_machine_get_vmport,
1917 pc_machine_set_vmport,
dda65c7c 1918 NULL, NULL, &error_abort);
49d2e648
MA
1919 object_property_set_description(obj, PC_MACHINE_VMPORT,
1920 "Enable vmport (pc & q35)",
dda65c7c 1921 &error_abort);
91aa70ab
IM
1922
1923 pcms->enforce_aligned_dimm = true;
1924 object_property_add_bool(obj, PC_MACHINE_ENFORCE_ALIGNED_DIMM,
1925 pc_machine_get_aligned_dimm,
dda65c7c 1926 NULL, &error_abort);
bf1e8939
IM
1927}
1928
ae50c55a
ZG
1929static void pc_machine_reset(void)
1930{
1931 CPUState *cs;
1932 X86CPU *cpu;
1933
1934 qemu_devices_reset();
1935
1936 /* Reset APIC after devices have been reset to cancel
1937 * any changes that qemu_devices_reset() might have done.
1938 */
1939 CPU_FOREACH(cs) {
1940 cpu = X86_CPU(cs);
1941
1942 if (cpu->apic_state) {
1943 device_reset(cpu->apic_state);
1944 }
1945 }
1946}
1947
fb43b73b
IM
1948static unsigned pc_cpu_index_to_socket_id(unsigned cpu_index)
1949{
ed256144 1950 X86CPUTopoInfo topo;
fb43b73b 1951 x86_topo_ids_from_idx(smp_cores, smp_threads, cpu_index,
ed256144
CF
1952 &topo);
1953 return topo.pkg_id;
fb43b73b
IM
1954}
1955
95bee274
IM
1956static void pc_machine_class_init(ObjectClass *oc, void *data)
1957{
1958 MachineClass *mc = MACHINE_CLASS(oc);
1959 PCMachineClass *pcmc = PC_MACHINE_CLASS(oc);
1960 HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
1961
aa8580cd 1962 pcmc->inter_dimm_gap = true;
95bee274
IM
1963 pcmc->get_hotplug_handler = mc->get_hotplug_handler;
1964 mc->get_hotplug_handler = pc_get_hotpug_handler;
fb43b73b 1965 mc->cpu_index_to_socket_id = pc_cpu_index_to_socket_id;
41742767 1966 mc->default_boot_order = "cad";
4458fb3a
EH
1967 mc->hot_add_cpu = pc_hot_add_cpu;
1968 mc->max_cpus = 255;
ae50c55a 1969 mc->reset = pc_machine_reset;
95bee274 1970 hc->plug = pc_machine_device_plug_cb;
d9c5c5b8 1971 hc->unplug_request = pc_machine_device_unplug_request_cb;
232391c1 1972 hc->unplug = pc_machine_device_unplug_cb;
95bee274
IM
1973}
1974
d5747cac
IM
1975static const TypeInfo pc_machine_info = {
1976 .name = TYPE_PC_MACHINE,
1977 .parent = TYPE_MACHINE,
1978 .abstract = true,
1979 .instance_size = sizeof(PCMachineState),
bf1e8939 1980 .instance_init = pc_machine_initfn,
d5747cac 1981 .class_size = sizeof(PCMachineClass),
95bee274
IM
1982 .class_init = pc_machine_class_init,
1983 .interfaces = (InterfaceInfo[]) {
1984 { TYPE_HOTPLUG_HANDLER },
1985 { }
1986 },
d5747cac
IM
1987};
1988
1989static void pc_machine_register_types(void)
1990{
1991 type_register_static(&pc_machine_info);
1992}
1993
1994type_init(pc_machine_register_types)