]> git.proxmox.com Git - mirror_qemu.git/blame - hw/i386/pc.c
virtio: increase the queue limit to 1024
[mirror_qemu.git] / hw / i386 / pc.c
CommitLineData
80cabfad
FB
1/*
2 * QEMU PC System Emulator
5fafdf24 3 *
80cabfad 4 * Copyright (c) 2003-2004 Fabrice Bellard
5fafdf24 5 *
80cabfad
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
83c9f4ca 24#include "hw/hw.h"
0d09e41a
PB
25#include "hw/i386/pc.h"
26#include "hw/char/serial.h"
27#include "hw/i386/apic.h"
54a40293
EH
28#include "hw/i386/topology.h"
29#include "sysemu/cpus.h"
0d09e41a 30#include "hw/block/fdc.h"
83c9f4ca
PB
31#include "hw/ide.h"
32#include "hw/pci/pci.h"
83c9089e 33#include "monitor/monitor.h"
0d09e41a
PB
34#include "hw/nvram/fw_cfg.h"
35#include "hw/timer/hpet.h"
36#include "hw/i386/smbios.h"
83c9f4ca 37#include "hw/loader.h"
ca20cf32 38#include "elf.h"
47b43a1f 39#include "multiboot.h"
0d09e41a
PB
40#include "hw/timer/mc146818rtc.h"
41#include "hw/timer/i8254.h"
42#include "hw/audio/pcspk.h"
83c9f4ca
PB
43#include "hw/pci/msi.h"
44#include "hw/sysbus.h"
9c17d615 45#include "sysemu/sysemu.h"
e35704ba 46#include "sysemu/numa.h"
9c17d615 47#include "sysemu/kvm.h"
b1c12027 48#include "sysemu/qtest.h"
1d31f66b 49#include "kvm_i386.h"
0d09e41a 50#include "hw/xen/xen.h"
4be74634 51#include "sysemu/block-backend.h"
0d09e41a 52#include "hw/block/block.h"
a19cbfb3 53#include "ui/qemu-spice.h"
022c62cb
PB
54#include "exec/memory.h"
55#include "exec/address-spaces.h"
9c17d615 56#include "sysemu/arch_init.h"
1de7afc9 57#include "qemu/bitmap.h"
0c764a9d 58#include "qemu/config-file.h"
0445259b 59#include "hw/acpi/acpi.h"
5ff020b7 60#include "hw/acpi/cpu_hotplug.h"
53a89e26 61#include "hw/cpu/icc_bus.h"
c649983b 62#include "hw/boards.h"
39848901 63#include "hw/pci/pci_host.h"
72c194f7 64#include "acpi-build.h"
95bee274 65#include "hw/mem/pc-dimm.h"
2e1ac493 66#include "trace.h"
bf1e8939 67#include "qapi/visitor.h"
d1048bef 68#include "qapi-visit.h"
80cabfad 69
471fd342
BS
70/* debug PC/ISA interrupts */
71//#define DEBUG_IRQ
72
73#ifdef DEBUG_IRQ
74#define DPRINTF(fmt, ...) \
75 do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
76#else
77#define DPRINTF(fmt, ...)
78#endif
79
438f92ee
MT
80/* Leave a chunk of memory at the top of RAM for the BIOS ACPI tables
81 * (128K) and other BIOS datastructures (less than 4K reported to be used at
82 * the moment, 32K should be enough for a while). */
e0bcc42e 83static unsigned acpi_data_size = 0x20000 + 0x8000;
927766c7
MT
84void pc_set_legacy_acpi_data_size(void)
85{
86 acpi_data_size = 0x10000;
87}
88
3cce6243 89#define BIOS_CFG_IOPORT 0x510
8a92ea2f 90#define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0)
b6f6e3d3 91#define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1)
6b35e7bf 92#define FW_CFG_IRQ0_OVERRIDE (FW_CFG_ARCH_LOCAL + 2)
4c5b10b7 93#define FW_CFG_E820_TABLE (FW_CFG_ARCH_LOCAL + 3)
40ac17cd 94#define FW_CFG_HPET (FW_CFG_ARCH_LOCAL + 4)
80cabfad 95
4c5b10b7
JS
96#define E820_NR_ENTRIES 16
97
98struct e820_entry {
99 uint64_t address;
100 uint64_t length;
101 uint32_t type;
541dc0d4 102} QEMU_PACKED __attribute((__aligned__(4)));
4c5b10b7
JS
103
104struct e820_table {
105 uint32_t count;
106 struct e820_entry entry[E820_NR_ENTRIES];
541dc0d4 107} QEMU_PACKED __attribute((__aligned__(4)));
4c5b10b7 108
7d67110f
GH
109static struct e820_table e820_reserve;
110static struct e820_entry *e820_table;
111static unsigned e820_entries;
dd703b99 112struct hpet_fw_config hpet_cfg = {.count = UINT8_MAX};
4c5b10b7 113
b881fbe9 114void gsi_handler(void *opaque, int n, int level)
1452411b 115{
b881fbe9 116 GSIState *s = opaque;
1452411b 117
b881fbe9
JK
118 DPRINTF("pc: %s GSI %d\n", level ? "raising" : "lowering", n);
119 if (n < ISA_NUM_IRQS) {
120 qemu_set_irq(s->i8259_irq[n], level);
1632dc6a 121 }
b881fbe9 122 qemu_set_irq(s->ioapic_irq[n], level);
2e9947d2 123}
1452411b 124
258711c6
JG
125static void ioport80_write(void *opaque, hwaddr addr, uint64_t data,
126 unsigned size)
80cabfad
FB
127{
128}
129
c02e1eac
JG
130static uint64_t ioport80_read(void *opaque, hwaddr addr, unsigned size)
131{
a6fc23e5 132 return 0xffffffffffffffffULL;
c02e1eac
JG
133}
134
f929aad6 135/* MSDOS compatibility mode FPU exception support */
d537cf6c 136static qemu_irq ferr_irq;
8e78eb28
IY
137
138void pc_register_ferr_irq(qemu_irq irq)
139{
140 ferr_irq = irq;
141}
142
f929aad6
FB
143/* XXX: add IGNNE support */
144void cpu_set_ferr(CPUX86State *s)
145{
d537cf6c 146 qemu_irq_raise(ferr_irq);
f929aad6
FB
147}
148
258711c6
JG
149static void ioportF0_write(void *opaque, hwaddr addr, uint64_t data,
150 unsigned size)
f929aad6 151{
d537cf6c 152 qemu_irq_lower(ferr_irq);
f929aad6
FB
153}
154
c02e1eac
JG
155static uint64_t ioportF0_read(void *opaque, hwaddr addr, unsigned size)
156{
a6fc23e5 157 return 0xffffffffffffffffULL;
c02e1eac
JG
158}
159
28ab0e2e 160/* TSC handling */
28ab0e2e
FB
161uint64_t cpu_get_tsc(CPUX86State *env)
162{
4a1418e0 163 return cpu_get_ticks();
28ab0e2e
FB
164}
165
a5954d5c 166/* SMM support */
f885f1ea
IY
167
168static cpu_set_smm_t smm_set;
169static void *smm_arg;
170
171void cpu_smm_register(cpu_set_smm_t callback, void *arg)
172{
173 assert(smm_set == NULL);
174 assert(smm_arg == NULL);
175 smm_set = callback;
176 smm_arg = arg;
177}
178
4a8fa5dc 179void cpu_smm_update(CPUX86State *env)
a5954d5c 180{
182735ef 181 if (smm_set && smm_arg && CPU(x86_env_get_cpu(env)) == first_cpu) {
f885f1ea 182 smm_set(!!(env->hflags & HF_SMM_MASK), smm_arg);
182735ef 183 }
a5954d5c
FB
184}
185
186
3de388f6 187/* IRQ handling */
4a8fa5dc 188int cpu_get_pic_interrupt(CPUX86State *env)
3de388f6 189{
02e51483 190 X86CPU *cpu = x86_env_get_cpu(env);
3de388f6
FB
191 int intno;
192
02e51483 193 intno = apic_get_interrupt(cpu->apic_state);
3de388f6 194 if (intno >= 0) {
3de388f6
FB
195 return intno;
196 }
3de388f6 197 /* read the irq from the PIC */
02e51483 198 if (!apic_accept_pic_intr(cpu->apic_state)) {
0e21e12b 199 return -1;
cf6d64bf 200 }
0e21e12b 201
3de388f6
FB
202 intno = pic_read_irq(isa_pic);
203 return intno;
204}
205
d537cf6c 206static void pic_irq_request(void *opaque, int irq, int level)
3de388f6 207{
182735ef
AF
208 CPUState *cs = first_cpu;
209 X86CPU *cpu = X86_CPU(cs);
a5b38b51 210
471fd342 211 DPRINTF("pic_irqs: %s irq %d\n", level? "raise" : "lower", irq);
02e51483 212 if (cpu->apic_state) {
bdc44640 213 CPU_FOREACH(cs) {
182735ef 214 cpu = X86_CPU(cs);
02e51483
CF
215 if (apic_accept_pic_intr(cpu->apic_state)) {
216 apic_deliver_pic_intr(cpu->apic_state, level);
cf6d64bf 217 }
d5529471
AJ
218 }
219 } else {
d8ed887b 220 if (level) {
c3affe56 221 cpu_interrupt(cs, CPU_INTERRUPT_HARD);
d8ed887b
AF
222 } else {
223 cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
224 }
a5b38b51 225 }
3de388f6
FB
226}
227
b0a21b53
FB
228/* PC cmos mappings */
229
80cabfad
FB
230#define REG_EQUIPMENT_BYTE 0x14
231
d288c7ba 232static int cmos_get_fd_drive_type(FDriveType fd0)
777428f2
FB
233{
234 int val;
235
236 switch (fd0) {
d288c7ba 237 case FDRIVE_DRV_144:
777428f2
FB
238 /* 1.44 Mb 3"5 drive */
239 val = 4;
240 break;
d288c7ba 241 case FDRIVE_DRV_288:
777428f2
FB
242 /* 2.88 Mb 3"5 drive */
243 val = 5;
244 break;
d288c7ba 245 case FDRIVE_DRV_120:
777428f2
FB
246 /* 1.2 Mb 5"5 drive */
247 val = 2;
248 break;
d288c7ba 249 case FDRIVE_DRV_NONE:
777428f2
FB
250 default:
251 val = 0;
252 break;
253 }
254 return val;
255}
256
9139046c
MA
257static void cmos_init_hd(ISADevice *s, int type_ofs, int info_ofs,
258 int16_t cylinders, int8_t heads, int8_t sectors)
ba6c2377 259{
ba6c2377
FB
260 rtc_set_memory(s, type_ofs, 47);
261 rtc_set_memory(s, info_ofs, cylinders);
262 rtc_set_memory(s, info_ofs + 1, cylinders >> 8);
263 rtc_set_memory(s, info_ofs + 2, heads);
264 rtc_set_memory(s, info_ofs + 3, 0xff);
265 rtc_set_memory(s, info_ofs + 4, 0xff);
266 rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3));
267 rtc_set_memory(s, info_ofs + 6, cylinders);
268 rtc_set_memory(s, info_ofs + 7, cylinders >> 8);
269 rtc_set_memory(s, info_ofs + 8, sectors);
270}
271
6ac0e82d
AZ
272/* convert boot_device letter to something recognizable by the bios */
273static int boot_device2nibble(char boot_device)
274{
275 switch(boot_device) {
276 case 'a':
277 case 'b':
278 return 0x01; /* floppy boot */
279 case 'c':
280 return 0x02; /* hard drive boot */
281 case 'd':
282 return 0x03; /* CD-ROM boot */
283 case 'n':
284 return 0x04; /* Network boot */
285 }
286 return 0;
287}
288
ddcd5531 289static void set_boot_dev(ISADevice *s, const char *boot_device, Error **errp)
0ecdffbb
AJ
290{
291#define PC_MAX_BOOT_DEVICES 3
0ecdffbb
AJ
292 int nbds, bds[3] = { 0, };
293 int i;
294
295 nbds = strlen(boot_device);
296 if (nbds > PC_MAX_BOOT_DEVICES) {
ddcd5531
GA
297 error_setg(errp, "Too many boot devices for PC");
298 return;
0ecdffbb
AJ
299 }
300 for (i = 0; i < nbds; i++) {
301 bds[i] = boot_device2nibble(boot_device[i]);
302 if (bds[i] == 0) {
ddcd5531
GA
303 error_setg(errp, "Invalid boot device for PC: '%c'",
304 boot_device[i]);
305 return;
0ecdffbb
AJ
306 }
307 }
308 rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
d9346e81 309 rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1));
0ecdffbb
AJ
310}
311
ddcd5531 312static void pc_boot_set(void *opaque, const char *boot_device, Error **errp)
d9346e81 313{
ddcd5531 314 set_boot_dev(opaque, boot_device, errp);
d9346e81
MA
315}
316
c0897e0c
MA
317typedef struct pc_cmos_init_late_arg {
318 ISADevice *rtc_state;
9139046c 319 BusState *idebus[2];
c0897e0c
MA
320} pc_cmos_init_late_arg;
321
322static void pc_cmos_init_late(void *opaque)
323{
324 pc_cmos_init_late_arg *arg = opaque;
325 ISADevice *s = arg->rtc_state;
9139046c
MA
326 int16_t cylinders;
327 int8_t heads, sectors;
c0897e0c 328 int val;
2adc99b2 329 int i, trans;
c0897e0c 330
9139046c
MA
331 val = 0;
332 if (ide_get_geometry(arg->idebus[0], 0,
333 &cylinders, &heads, &sectors) >= 0) {
334 cmos_init_hd(s, 0x19, 0x1b, cylinders, heads, sectors);
335 val |= 0xf0;
336 }
337 if (ide_get_geometry(arg->idebus[0], 1,
338 &cylinders, &heads, &sectors) >= 0) {
339 cmos_init_hd(s, 0x1a, 0x24, cylinders, heads, sectors);
340 val |= 0x0f;
341 }
342 rtc_set_memory(s, 0x12, val);
c0897e0c
MA
343
344 val = 0;
345 for (i = 0; i < 4; i++) {
9139046c
MA
346 /* NOTE: ide_get_geometry() returns the physical
347 geometry. It is always such that: 1 <= sects <= 63, 1
348 <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
349 geometry can be different if a translation is done. */
350 if (ide_get_geometry(arg->idebus[i / 2], i % 2,
351 &cylinders, &heads, &sectors) >= 0) {
2adc99b2
MA
352 trans = ide_get_bios_chs_trans(arg->idebus[i / 2], i % 2) - 1;
353 assert((trans & ~3) == 0);
354 val |= trans << (i * 2);
c0897e0c
MA
355 }
356 }
357 rtc_set_memory(s, 0x39, val);
358
359 qemu_unregister_reset(pc_cmos_init_late, opaque);
360}
361
845773ab 362void pc_cmos_init(ram_addr_t ram_size, ram_addr_t above_4g_mem_size,
2d996150 363 const char *boot_device, MachineState *machine,
34d4260e 364 ISADevice *floppy, BusState *idebus0, BusState *idebus1,
63ffb564 365 ISADevice *s)
80cabfad 366{
61a8d649 367 int val, nb, i;
980bda8b 368 FDriveType fd_type[2] = { FDRIVE_DRV_NONE, FDRIVE_DRV_NONE };
c0897e0c 369 static pc_cmos_init_late_arg arg;
2d996150 370 PCMachineState *pc_machine = PC_MACHINE(machine);
ddcd5531 371 Error *local_err = NULL;
b0a21b53 372
b0a21b53 373 /* various important CMOS locations needed by PC/Bochs bios */
80cabfad
FB
374
375 /* memory size */
e89001f7
MA
376 /* base memory (first MiB) */
377 val = MIN(ram_size / 1024, 640);
333190eb
FB
378 rtc_set_memory(s, 0x15, val);
379 rtc_set_memory(s, 0x16, val >> 8);
e89001f7
MA
380 /* extended memory (next 64MiB) */
381 if (ram_size > 1024 * 1024) {
382 val = (ram_size - 1024 * 1024) / 1024;
383 } else {
384 val = 0;
385 }
80cabfad
FB
386 if (val > 65535)
387 val = 65535;
b0a21b53
FB
388 rtc_set_memory(s, 0x17, val);
389 rtc_set_memory(s, 0x18, val >> 8);
390 rtc_set_memory(s, 0x30, val);
391 rtc_set_memory(s, 0x31, val >> 8);
e89001f7
MA
392 /* memory between 16MiB and 4GiB */
393 if (ram_size > 16 * 1024 * 1024) {
394 val = (ram_size - 16 * 1024 * 1024) / 65536;
395 } else {
9da98861 396 val = 0;
e89001f7 397 }
80cabfad
FB
398 if (val > 65535)
399 val = 65535;
b0a21b53
FB
400 rtc_set_memory(s, 0x34, val);
401 rtc_set_memory(s, 0x35, val >> 8);
e89001f7
MA
402 /* memory above 4GiB */
403 val = above_4g_mem_size / 65536;
404 rtc_set_memory(s, 0x5b, val);
405 rtc_set_memory(s, 0x5c, val >> 8);
406 rtc_set_memory(s, 0x5d, val >> 16);
3b46e624 407
298e01b6
AJ
408 /* set the number of CPU */
409 rtc_set_memory(s, 0x5f, smp_cpus - 1);
2d996150
GZ
410
411 object_property_add_link(OBJECT(machine), "rtc_state",
412 TYPE_ISA_DEVICE,
413 (Object **)&pc_machine->rtc,
414 object_property_allow_set_link,
415 OBJ_PROP_LINK_UNREF_ON_RELEASE, &error_abort);
416 object_property_set_link(OBJECT(machine), OBJECT(s),
417 "rtc_state", &error_abort);
298e01b6 418
ddcd5531
GA
419 set_boot_dev(s, boot_device, &local_err);
420 if (local_err) {
565f65d2 421 error_report_err(local_err);
28c5af54
JM
422 exit(1);
423 }
80cabfad 424
b41a2cd1 425 /* floppy type */
34d4260e 426 if (floppy) {
34d4260e 427 for (i = 0; i < 2; i++) {
61a8d649 428 fd_type[i] = isa_fdc_get_drive_type(floppy, i);
63ffb564
BS
429 }
430 }
431 val = (cmos_get_fd_drive_type(fd_type[0]) << 4) |
432 cmos_get_fd_drive_type(fd_type[1]);
b0a21b53 433 rtc_set_memory(s, 0x10, val);
3b46e624 434
b0a21b53 435 val = 0;
b41a2cd1 436 nb = 0;
63ffb564 437 if (fd_type[0] < FDRIVE_DRV_NONE) {
80cabfad 438 nb++;
d288c7ba 439 }
63ffb564 440 if (fd_type[1] < FDRIVE_DRV_NONE) {
80cabfad 441 nb++;
d288c7ba 442 }
80cabfad
FB
443 switch (nb) {
444 case 0:
445 break;
446 case 1:
b0a21b53 447 val |= 0x01; /* 1 drive, ready for boot */
80cabfad
FB
448 break;
449 case 2:
b0a21b53 450 val |= 0x41; /* 2 drives, ready for boot */
80cabfad
FB
451 break;
452 }
b0a21b53
FB
453 val |= 0x02; /* FPU is there */
454 val |= 0x04; /* PS/2 mouse installed */
455 rtc_set_memory(s, REG_EQUIPMENT_BYTE, val);
456
ba6c2377 457 /* hard drives */
c0897e0c 458 arg.rtc_state = s;
9139046c
MA
459 arg.idebus[0] = idebus0;
460 arg.idebus[1] = idebus1;
c0897e0c 461 qemu_register_reset(pc_cmos_init_late, &arg);
80cabfad
FB
462}
463
a0881c64
AF
464#define TYPE_PORT92 "port92"
465#define PORT92(obj) OBJECT_CHECK(Port92State, (obj), TYPE_PORT92)
466
4b78a802
BS
467/* port 92 stuff: could be split off */
468typedef struct Port92State {
a0881c64
AF
469 ISADevice parent_obj;
470
23af670e 471 MemoryRegion io;
4b78a802
BS
472 uint8_t outport;
473 qemu_irq *a20_out;
474} Port92State;
475
93ef4192
AG
476static void port92_write(void *opaque, hwaddr addr, uint64_t val,
477 unsigned size)
4b78a802
BS
478{
479 Port92State *s = opaque;
4700a316 480 int oldval = s->outport;
4b78a802 481
c5539cb4 482 DPRINTF("port92: write 0x%02" PRIx64 "\n", val);
4b78a802
BS
483 s->outport = val;
484 qemu_set_irq(*s->a20_out, (val >> 1) & 1);
4700a316 485 if ((val & 1) && !(oldval & 1)) {
4b78a802
BS
486 qemu_system_reset_request();
487 }
488}
489
93ef4192
AG
490static uint64_t port92_read(void *opaque, hwaddr addr,
491 unsigned size)
4b78a802
BS
492{
493 Port92State *s = opaque;
494 uint32_t ret;
495
496 ret = s->outport;
497 DPRINTF("port92: read 0x%02x\n", ret);
498 return ret;
499}
500
501static void port92_init(ISADevice *dev, qemu_irq *a20_out)
502{
a0881c64 503 Port92State *s = PORT92(dev);
4b78a802
BS
504
505 s->a20_out = a20_out;
506}
507
508static const VMStateDescription vmstate_port92_isa = {
509 .name = "port92",
510 .version_id = 1,
511 .minimum_version_id = 1,
d49805ae 512 .fields = (VMStateField[]) {
4b78a802
BS
513 VMSTATE_UINT8(outport, Port92State),
514 VMSTATE_END_OF_LIST()
515 }
516};
517
518static void port92_reset(DeviceState *d)
519{
a0881c64 520 Port92State *s = PORT92(d);
4b78a802
BS
521
522 s->outport &= ~1;
523}
524
23af670e 525static const MemoryRegionOps port92_ops = {
93ef4192
AG
526 .read = port92_read,
527 .write = port92_write,
528 .impl = {
529 .min_access_size = 1,
530 .max_access_size = 1,
531 },
532 .endianness = DEVICE_LITTLE_ENDIAN,
23af670e
RH
533};
534
db895a1e 535static void port92_initfn(Object *obj)
4b78a802 536{
db895a1e 537 Port92State *s = PORT92(obj);
4b78a802 538
1437c94b 539 memory_region_init_io(&s->io, OBJECT(s), &port92_ops, s, "port92", 1);
23af670e 540
4b78a802 541 s->outport = 0;
db895a1e
AF
542}
543
544static void port92_realizefn(DeviceState *dev, Error **errp)
545{
546 ISADevice *isadev = ISA_DEVICE(dev);
547 Port92State *s = PORT92(dev);
548
549 isa_register_ioport(isadev, &s->io, 0x92);
4b78a802
BS
550}
551
8f04ee08
AL
552static void port92_class_initfn(ObjectClass *klass, void *data)
553{
39bffca2 554 DeviceClass *dc = DEVICE_CLASS(klass);
db895a1e 555
db895a1e 556 dc->realize = port92_realizefn;
39bffca2
AL
557 dc->reset = port92_reset;
558 dc->vmsd = &vmstate_port92_isa;
f3b17640
MA
559 /*
560 * Reason: unlike ordinary ISA devices, this one needs additional
561 * wiring: its A20 output line needs to be wired up by
562 * port92_init().
563 */
564 dc->cannot_instantiate_with_device_add_yet = true;
8f04ee08
AL
565}
566
8c43a6f0 567static const TypeInfo port92_info = {
a0881c64 568 .name = TYPE_PORT92,
39bffca2
AL
569 .parent = TYPE_ISA_DEVICE,
570 .instance_size = sizeof(Port92State),
db895a1e 571 .instance_init = port92_initfn,
39bffca2 572 .class_init = port92_class_initfn,
4b78a802
BS
573};
574
83f7d43a 575static void port92_register_types(void)
4b78a802 576{
39bffca2 577 type_register_static(&port92_info);
4b78a802 578}
83f7d43a
AF
579
580type_init(port92_register_types)
4b78a802 581
956a3e6b 582static void handle_a20_line_change(void *opaque, int irq, int level)
59b8ad81 583{
cc36a7a2 584 X86CPU *cpu = opaque;
e1a23744 585
956a3e6b 586 /* XXX: send to all CPUs ? */
4b78a802 587 /* XXX: add logic to handle multiple A20 line sources */
cc36a7a2 588 x86_cpu_set_a20(cpu, level);
e1a23744
FB
589}
590
4c5b10b7
JS
591int e820_add_entry(uint64_t address, uint64_t length, uint32_t type)
592{
7d67110f 593 int index = le32_to_cpu(e820_reserve.count);
4c5b10b7
JS
594 struct e820_entry *entry;
595
7d67110f
GH
596 if (type != E820_RAM) {
597 /* old FW_CFG_E820_TABLE entry -- reservations only */
598 if (index >= E820_NR_ENTRIES) {
599 return -EBUSY;
600 }
601 entry = &e820_reserve.entry[index++];
602
603 entry->address = cpu_to_le64(address);
604 entry->length = cpu_to_le64(length);
605 entry->type = cpu_to_le32(type);
606
607 e820_reserve.count = cpu_to_le32(index);
608 }
4c5b10b7 609
7d67110f 610 /* new "etc/e820" file -- include ram too */
ab3ad07f 611 e820_table = g_renew(struct e820_entry, e820_table, e820_entries + 1);
7d67110f
GH
612 e820_table[e820_entries].address = cpu_to_le64(address);
613 e820_table[e820_entries].length = cpu_to_le64(length);
614 e820_table[e820_entries].type = cpu_to_le32(type);
615 e820_entries++;
4c5b10b7 616
7d67110f 617 return e820_entries;
4c5b10b7
JS
618}
619
7bf8ef19
GS
620int e820_get_num_entries(void)
621{
622 return e820_entries;
623}
624
625bool e820_get_entry(int idx, uint32_t type, uint64_t *address, uint64_t *length)
626{
627 if (idx < e820_entries && e820_table[idx].type == cpu_to_le32(type)) {
628 *address = le64_to_cpu(e820_table[idx].address);
629 *length = le64_to_cpu(e820_table[idx].length);
630 return true;
631 }
632 return false;
633}
634
54a40293
EH
635/* Enables contiguous-apic-ID mode, for compatibility */
636static bool compat_apic_id_mode;
637
638void enable_compat_apic_id_mode(void)
639{
640 compat_apic_id_mode = true;
641}
642
643/* Calculates initial APIC ID for a specific CPU index
644 *
645 * Currently we need to be able to calculate the APIC ID from the CPU index
646 * alone (without requiring a CPU object), as the QEMU<->Seabios interfaces have
647 * no concept of "CPU index", and the NUMA tables on fw_cfg need the APIC ID of
648 * all CPUs up to max_cpus.
649 */
650static uint32_t x86_cpu_apic_id_from_index(unsigned int cpu_index)
651{
652 uint32_t correct_id;
653 static bool warned;
654
655 correct_id = x86_apicid_from_cpu_idx(smp_cores, smp_threads, cpu_index);
656 if (compat_apic_id_mode) {
b1c12027 657 if (cpu_index != correct_id && !warned && !qtest_enabled()) {
54a40293
EH
658 error_report("APIC IDs set in compatibility mode, "
659 "CPU topology won't match the configuration");
660 warned = true;
661 }
662 return cpu_index;
663 } else {
664 return correct_id;
665 }
666}
667
1d934e89
EH
668/* Calculates the limit to CPU APIC ID values
669 *
670 * This function returns the limit for the APIC ID value, so that all
671 * CPU APIC IDs are < pc_apic_id_limit().
672 *
673 * This is used for FW_CFG_MAX_CPUS. See comments on bochs_bios_init().
674 */
675static unsigned int pc_apic_id_limit(unsigned int max_cpus)
676{
677 return x86_cpu_apic_id_from_index(max_cpus - 1) + 1;
678}
679
a88b362c 680static FWCfgState *bochs_bios_init(void)
80cabfad 681{
a88b362c 682 FWCfgState *fw_cfg;
c97294ec
GS
683 uint8_t *smbios_tables, *smbios_anchor;
684 size_t smbios_tables_len, smbios_anchor_len;
11c2fd3e
AL
685 uint64_t *numa_fw_cfg;
686 int i, j;
1d934e89 687 unsigned int apic_id_limit = pc_apic_id_limit(max_cpus);
3cce6243 688
66708822 689 fw_cfg = fw_cfg_init_io(BIOS_CFG_IOPORT);
1d934e89
EH
690 /* FW_CFG_MAX_CPUS is a bit confusing/problematic on x86:
691 *
692 * SeaBIOS needs FW_CFG_MAX_CPUS for CPU hotplug, but the CPU hotplug
693 * QEMU<->SeaBIOS interface is not based on the "CPU index", but on the APIC
694 * ID of hotplugged CPUs[1]. This means that FW_CFG_MAX_CPUS is not the
695 * "maximum number of CPUs", but the "limit to the APIC ID values SeaBIOS
696 * may see".
697 *
698 * So, this means we must not use max_cpus, here, but the maximum possible
699 * APIC ID value, plus one.
700 *
701 * [1] The only kind of "CPU identifier" used between SeaBIOS and QEMU is
702 * the APIC ID, not the "CPU index"
703 */
704 fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)apic_id_limit);
905fdcb5 705 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
089da572
MA
706 fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES,
707 acpi_tables, acpi_tables_len);
9b5b76d4 708 fw_cfg_add_i32(fw_cfg, FW_CFG_IRQ0_OVERRIDE, kvm_allows_irq0_override());
b6f6e3d3 709
c97294ec
GS
710 smbios_tables = smbios_get_table_legacy(&smbios_tables_len);
711 if (smbios_tables) {
b6f6e3d3 712 fw_cfg_add_bytes(fw_cfg, FW_CFG_SMBIOS_ENTRIES,
c97294ec
GS
713 smbios_tables, smbios_tables_len);
714 }
715
716 smbios_get_tables(&smbios_tables, &smbios_tables_len,
717 &smbios_anchor, &smbios_anchor_len);
718 if (smbios_anchor) {
719 fw_cfg_add_file(fw_cfg, "etc/smbios/smbios-tables",
720 smbios_tables, smbios_tables_len);
721 fw_cfg_add_file(fw_cfg, "etc/smbios/smbios-anchor",
722 smbios_anchor, smbios_anchor_len);
723 }
724
089da572 725 fw_cfg_add_bytes(fw_cfg, FW_CFG_E820_TABLE,
7d67110f
GH
726 &e820_reserve, sizeof(e820_reserve));
727 fw_cfg_add_file(fw_cfg, "etc/e820", e820_table,
728 sizeof(struct e820_entry) * e820_entries);
11c2fd3e 729
089da572 730 fw_cfg_add_bytes(fw_cfg, FW_CFG_HPET, &hpet_cfg, sizeof(hpet_cfg));
11c2fd3e
AL
731 /* allocate memory for the NUMA channel: one (64bit) word for the number
732 * of nodes, one word for each VCPU->node and one word for each node to
733 * hold the amount of memory.
734 */
1d934e89 735 numa_fw_cfg = g_new0(uint64_t, 1 + apic_id_limit + nb_numa_nodes);
11c2fd3e 736 numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes);
991dfefd 737 for (i = 0; i < max_cpus; i++) {
1d934e89
EH
738 unsigned int apic_id = x86_cpu_apic_id_from_index(i);
739 assert(apic_id < apic_id_limit);
11c2fd3e 740 for (j = 0; j < nb_numa_nodes; j++) {
8c85901e 741 if (test_bit(i, numa_info[j].node_cpu)) {
1d934e89 742 numa_fw_cfg[apic_id + 1] = cpu_to_le64(j);
11c2fd3e
AL
743 break;
744 }
745 }
746 }
747 for (i = 0; i < nb_numa_nodes; i++) {
8c85901e 748 numa_fw_cfg[apic_id_limit + 1 + i] = cpu_to_le64(numa_info[i].node_mem);
11c2fd3e 749 }
089da572 750 fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, numa_fw_cfg,
1d934e89
EH
751 (1 + apic_id_limit + nb_numa_nodes) *
752 sizeof(*numa_fw_cfg));
bf483392
AG
753
754 return fw_cfg;
80cabfad
FB
755}
756
642a4f96
TS
757static long get_file_size(FILE *f)
758{
759 long where, size;
760
761 /* XXX: on Unix systems, using fstat() probably makes more sense */
762
763 where = ftell(f);
764 fseek(f, 0, SEEK_END);
765 size = ftell(f);
766 fseek(f, where, SEEK_SET);
767
768 return size;
769}
770
a88b362c 771static void load_linux(FWCfgState *fw_cfg,
4fc9af53 772 const char *kernel_filename,
0f9d76e5
LG
773 const char *initrd_filename,
774 const char *kernel_cmdline,
a8170e5e 775 hwaddr max_ram_size)
642a4f96
TS
776{
777 uint16_t protocol;
5cea8590 778 int setup_size, kernel_size, initrd_size = 0, cmdline_size;
642a4f96 779 uint32_t initrd_max;
57a46d05 780 uint8_t header[8192], *setup, *kernel, *initrd_data;
a8170e5e 781 hwaddr real_addr, prot_addr, cmdline_addr, initrd_addr = 0;
45a50b16 782 FILE *f;
bf4e5d92 783 char *vmode;
642a4f96
TS
784
785 /* Align to 16 bytes as a paranoia measure */
786 cmdline_size = (strlen(kernel_cmdline)+16) & ~15;
787
788 /* load the kernel header */
789 f = fopen(kernel_filename, "rb");
790 if (!f || !(kernel_size = get_file_size(f)) ||
0f9d76e5
LG
791 fread(header, 1, MIN(ARRAY_SIZE(header), kernel_size), f) !=
792 MIN(ARRAY_SIZE(header), kernel_size)) {
793 fprintf(stderr, "qemu: could not load kernel '%s': %s\n",
794 kernel_filename, strerror(errno));
795 exit(1);
642a4f96
TS
796 }
797
798 /* kernel protocol version */
bc4edd79 799#if 0
642a4f96 800 fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202));
bc4edd79 801#endif
0f9d76e5
LG
802 if (ldl_p(header+0x202) == 0x53726448) {
803 protocol = lduw_p(header+0x206);
804 } else {
805 /* This looks like a multiboot kernel. If it is, let's stop
806 treating it like a Linux kernel. */
52001445 807 if (load_multiboot(fw_cfg, f, kernel_filename, initrd_filename,
0f9d76e5 808 kernel_cmdline, kernel_size, header)) {
82663ee2 809 return;
0f9d76e5
LG
810 }
811 protocol = 0;
f16408df 812 }
642a4f96
TS
813
814 if (protocol < 0x200 || !(header[0x211] & 0x01)) {
0f9d76e5
LG
815 /* Low kernel */
816 real_addr = 0x90000;
817 cmdline_addr = 0x9a000 - cmdline_size;
818 prot_addr = 0x10000;
642a4f96 819 } else if (protocol < 0x202) {
0f9d76e5
LG
820 /* High but ancient kernel */
821 real_addr = 0x90000;
822 cmdline_addr = 0x9a000 - cmdline_size;
823 prot_addr = 0x100000;
642a4f96 824 } else {
0f9d76e5
LG
825 /* High and recent kernel */
826 real_addr = 0x10000;
827 cmdline_addr = 0x20000;
828 prot_addr = 0x100000;
642a4f96
TS
829 }
830
bc4edd79 831#if 0
642a4f96 832 fprintf(stderr,
0f9d76e5
LG
833 "qemu: real_addr = 0x" TARGET_FMT_plx "\n"
834 "qemu: cmdline_addr = 0x" TARGET_FMT_plx "\n"
835 "qemu: prot_addr = 0x" TARGET_FMT_plx "\n",
836 real_addr,
837 cmdline_addr,
838 prot_addr);
bc4edd79 839#endif
642a4f96
TS
840
841 /* highest address for loading the initrd */
0f9d76e5
LG
842 if (protocol >= 0x203) {
843 initrd_max = ldl_p(header+0x22c);
844 } else {
845 initrd_max = 0x37ffffff;
846 }
642a4f96 847
927766c7
MT
848 if (initrd_max >= max_ram_size - acpi_data_size) {
849 initrd_max = max_ram_size - acpi_data_size - 1;
850 }
642a4f96 851
57a46d05
AG
852 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_ADDR, cmdline_addr);
853 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, strlen(kernel_cmdline)+1);
96f80586 854 fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, kernel_cmdline);
642a4f96
TS
855
856 if (protocol >= 0x202) {
0f9d76e5 857 stl_p(header+0x228, cmdline_addr);
642a4f96 858 } else {
0f9d76e5
LG
859 stw_p(header+0x20, 0xA33F);
860 stw_p(header+0x22, cmdline_addr-real_addr);
642a4f96
TS
861 }
862
bf4e5d92
PT
863 /* handle vga= parameter */
864 vmode = strstr(kernel_cmdline, "vga=");
865 if (vmode) {
866 unsigned int video_mode;
867 /* skip "vga=" */
868 vmode += 4;
869 if (!strncmp(vmode, "normal", 6)) {
870 video_mode = 0xffff;
871 } else if (!strncmp(vmode, "ext", 3)) {
872 video_mode = 0xfffe;
873 } else if (!strncmp(vmode, "ask", 3)) {
874 video_mode = 0xfffd;
875 } else {
876 video_mode = strtol(vmode, NULL, 0);
877 }
878 stw_p(header+0x1fa, video_mode);
879 }
880
642a4f96 881 /* loader type */
5cbdb3a3 882 /* High nybble = B reserved for QEMU; low nybble is revision number.
642a4f96
TS
883 If this code is substantially changed, you may want to consider
884 incrementing the revision. */
0f9d76e5
LG
885 if (protocol >= 0x200) {
886 header[0x210] = 0xB0;
887 }
642a4f96
TS
888 /* heap */
889 if (protocol >= 0x201) {
0f9d76e5
LG
890 header[0x211] |= 0x80; /* CAN_USE_HEAP */
891 stw_p(header+0x224, cmdline_addr-real_addr-0x200);
642a4f96
TS
892 }
893
894 /* load initrd */
895 if (initrd_filename) {
0f9d76e5
LG
896 if (protocol < 0x200) {
897 fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n");
898 exit(1);
899 }
642a4f96 900
0f9d76e5 901 initrd_size = get_image_size(initrd_filename);
d6fa4b77 902 if (initrd_size < 0) {
7454e51d
MT
903 fprintf(stderr, "qemu: error reading initrd %s: %s\n",
904 initrd_filename, strerror(errno));
d6fa4b77
MK
905 exit(1);
906 }
907
45a50b16 908 initrd_addr = (initrd_max-initrd_size) & ~4095;
57a46d05 909
7267c094 910 initrd_data = g_malloc(initrd_size);
57a46d05
AG
911 load_image(initrd_filename, initrd_data);
912
913 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
914 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
915 fw_cfg_add_bytes(fw_cfg, FW_CFG_INITRD_DATA, initrd_data, initrd_size);
642a4f96 916
0f9d76e5
LG
917 stl_p(header+0x218, initrd_addr);
918 stl_p(header+0x21c, initrd_size);
642a4f96
TS
919 }
920
45a50b16 921 /* load kernel and setup */
642a4f96 922 setup_size = header[0x1f1];
0f9d76e5
LG
923 if (setup_size == 0) {
924 setup_size = 4;
925 }
642a4f96 926 setup_size = (setup_size+1)*512;
45a50b16 927 kernel_size -= setup_size;
642a4f96 928
7267c094
AL
929 setup = g_malloc(setup_size);
930 kernel = g_malloc(kernel_size);
45a50b16 931 fseek(f, 0, SEEK_SET);
5a41ecc5
KS
932 if (fread(setup, 1, setup_size, f) != setup_size) {
933 fprintf(stderr, "fread() failed\n");
934 exit(1);
935 }
936 if (fread(kernel, 1, kernel_size, f) != kernel_size) {
937 fprintf(stderr, "fread() failed\n");
938 exit(1);
939 }
642a4f96 940 fclose(f);
45a50b16 941 memcpy(setup, header, MIN(sizeof(header), setup_size));
57a46d05
AG
942
943 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, prot_addr);
944 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
945 fw_cfg_add_bytes(fw_cfg, FW_CFG_KERNEL_DATA, kernel, kernel_size);
946
947 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_ADDR, real_addr);
948 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_SIZE, setup_size);
949 fw_cfg_add_bytes(fw_cfg, FW_CFG_SETUP_DATA, setup, setup_size);
950
2e55e842
GN
951 option_rom[nb_option_roms].name = "linuxboot.bin";
952 option_rom[nb_option_roms].bootindex = 0;
57a46d05 953 nb_option_roms++;
642a4f96
TS
954}
955
b41a2cd1
FB
956#define NE2000_NB_MAX 6
957
675d6f82
BS
958static const int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360,
959 0x280, 0x380 };
960static const int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
b41a2cd1 961
48a18b3c 962void pc_init_ne2k_isa(ISABus *bus, NICInfo *nd)
a41b2ff2
PB
963{
964 static int nb_ne2k = 0;
965
966 if (nb_ne2k == NE2000_NB_MAX)
967 return;
48a18b3c 968 isa_ne2000_init(bus, ne2000_io[nb_ne2k],
9453c5bc 969 ne2000_irq[nb_ne2k], nd);
a41b2ff2
PB
970 nb_ne2k++;
971}
972
92a16d7a 973DeviceState *cpu_get_current_apic(void)
0e26b7b8 974{
4917cf44
AF
975 if (current_cpu) {
976 X86CPU *cpu = X86_CPU(current_cpu);
02e51483 977 return cpu->apic_state;
0e26b7b8
BS
978 } else {
979 return NULL;
980 }
981}
982
845773ab 983void pc_acpi_smi_interrupt(void *opaque, int irq, int level)
53b67b30 984{
c3affe56 985 X86CPU *cpu = opaque;
53b67b30
BS
986
987 if (level) {
c3affe56 988 cpu_interrupt(CPU(cpu), CPU_INTERRUPT_SMI);
53b67b30
BS
989 }
990}
991
62fc403f
IM
992static X86CPU *pc_new_cpu(const char *cpu_model, int64_t apic_id,
993 DeviceState *icc_bridge, Error **errp)
31050930 994{
e1570d00 995 X86CPU *cpu = NULL;
31050930
IM
996 Error *local_err = NULL;
997
e1570d00
EH
998 if (icc_bridge == NULL) {
999 error_setg(&local_err, "Invalid icc-bridge value");
1000 goto out;
1001 }
1002
1003 cpu = cpu_x86_create(cpu_model, &local_err);
cd7b87ff 1004 if (local_err != NULL) {
e1570d00 1005 goto out;
31050930
IM
1006 }
1007
e1570d00
EH
1008 qdev_set_parent_bus(DEVICE(cpu), qdev_get_child_bus(icc_bridge, "icc"));
1009 object_unref(OBJECT(cpu));
1010
31050930
IM
1011 object_property_set_int(OBJECT(cpu), apic_id, "apic-id", &local_err);
1012 object_property_set_bool(OBJECT(cpu), true, "realized", &local_err);
1013
e1570d00 1014out:
31050930 1015 if (local_err) {
31050930 1016 error_propagate(errp, local_err);
cd7b87ff
AF
1017 object_unref(OBJECT(cpu));
1018 cpu = NULL;
31050930
IM
1019 }
1020 return cpu;
1021}
1022
c649983b
IM
1023static const char *current_cpu_model;
1024
1025void pc_hot_add_cpu(const int64_t id, Error **errp)
1026{
1027 DeviceState *icc_bridge;
1028 int64_t apic_id = x86_cpu_apic_id_from_index(id);
1029
8de433cb
IM
1030 if (id < 0) {
1031 error_setg(errp, "Invalid CPU id: %" PRIi64, id);
1032 return;
1033 }
1034
c649983b
IM
1035 if (cpu_exists(apic_id)) {
1036 error_setg(errp, "Unable to add CPU: %" PRIi64
1037 ", it already exists", id);
1038 return;
1039 }
1040
1041 if (id >= max_cpus) {
1042 error_setg(errp, "Unable to add CPU: %" PRIi64
1043 ", max allowed: %d", id, max_cpus - 1);
1044 return;
1045 }
1046
5ff020b7
EH
1047 if (apic_id >= ACPI_CPU_HOTPLUG_ID_LIMIT) {
1048 error_setg(errp, "Unable to add CPU: %" PRIi64
1049 ", resulting APIC ID (%" PRIi64 ") is too large",
1050 id, apic_id);
1051 return;
1052 }
1053
c649983b
IM
1054 icc_bridge = DEVICE(object_resolve_path_type("icc-bridge",
1055 TYPE_ICC_BRIDGE, NULL));
1056 pc_new_cpu(current_cpu_model, apic_id, icc_bridge, errp);
1057}
1058
62fc403f 1059void pc_cpus_init(const char *cpu_model, DeviceState *icc_bridge)
70166477
IY
1060{
1061 int i;
53a89e26 1062 X86CPU *cpu = NULL;
31050930 1063 Error *error = NULL;
f03bd716 1064 unsigned long apic_id_limit;
70166477
IY
1065
1066 /* init CPUs */
1067 if (cpu_model == NULL) {
1068#ifdef TARGET_X86_64
1069 cpu_model = "qemu64";
1070#else
1071 cpu_model = "qemu32";
1072#endif
1073 }
c649983b 1074 current_cpu_model = cpu_model;
70166477 1075
f03bd716
EH
1076 apic_id_limit = pc_apic_id_limit(max_cpus);
1077 if (apic_id_limit > ACPI_CPU_HOTPLUG_ID_LIMIT) {
1078 error_report("max_cpus is too large. APIC ID of last CPU is %lu",
1079 apic_id_limit - 1);
1080 exit(1);
1081 }
1082
bdeec802 1083 for (i = 0; i < smp_cpus; i++) {
53a89e26
IM
1084 cpu = pc_new_cpu(cpu_model, x86_cpu_apic_id_from_index(i),
1085 icc_bridge, &error);
31050930 1086 if (error) {
565f65d2 1087 error_report_err(error);
bdeec802
IM
1088 exit(1);
1089 }
70166477 1090 }
53a89e26
IM
1091
1092 /* map APIC MMIO area if CPU has APIC */
02e51483 1093 if (cpu && cpu->apic_state) {
53a89e26
IM
1094 /* XXX: what if the base changes? */
1095 sysbus_mmio_map_overlap(SYS_BUS_DEVICE(icc_bridge), 0,
1096 APIC_DEFAULT_ADDRESS, 0x1000);
1097 }
c97294ec
GS
1098
1099 /* tell smbios about cpuid version and features */
1100 smbios_set_cpuid(cpu->env.cpuid_version, cpu->env.features[FEAT_1_EDX]);
70166477
IY
1101}
1102
f8c457b8
MT
1103/* pci-info ROM file. Little endian format */
1104typedef struct PcRomPciInfo {
1105 uint64_t w32_min;
1106 uint64_t w32_max;
1107 uint64_t w64_min;
1108 uint64_t w64_max;
1109} PcRomPciInfo;
1110
3459a625
MT
1111typedef struct PcGuestInfoState {
1112 PcGuestInfo info;
1113 Notifier machine_done;
1114} PcGuestInfoState;
1115
1116static
1117void pc_guest_info_machine_done(Notifier *notifier, void *data)
1118{
1119 PcGuestInfoState *guest_info_state = container_of(notifier,
1120 PcGuestInfoState,
1121 machine_done);
72c194f7 1122 acpi_setup(&guest_info_state->info);
3459a625
MT
1123}
1124
1125PcGuestInfo *pc_guest_info_init(ram_addr_t below_4g_mem_size,
1126 ram_addr_t above_4g_mem_size)
1127{
1128 PcGuestInfoState *guest_info_state = g_malloc0(sizeof *guest_info_state);
1129 PcGuestInfo *guest_info = &guest_info_state->info;
b20c9bd5
MT
1130 int i, j;
1131
f30ee8a9 1132 guest_info->ram_size_below_4g = below_4g_mem_size;
b20c9bd5
MT
1133 guest_info->ram_size = below_4g_mem_size + above_4g_mem_size;
1134 guest_info->apic_id_limit = pc_apic_id_limit(max_cpus);
1135 guest_info->apic_xrupt_override = kvm_allows_irq0_override();
1136 guest_info->numa_nodes = nb_numa_nodes;
8c85901e 1137 guest_info->node_mem = g_malloc0(guest_info->numa_nodes *
b20c9bd5 1138 sizeof *guest_info->node_mem);
8c85901e
WG
1139 for (i = 0; i < nb_numa_nodes; i++) {
1140 guest_info->node_mem[i] = numa_info[i].node_mem;
1141 }
1142
b20c9bd5
MT
1143 guest_info->node_cpu = g_malloc0(guest_info->apic_id_limit *
1144 sizeof *guest_info->node_cpu);
1145
1146 for (i = 0; i < max_cpus; i++) {
1147 unsigned int apic_id = x86_cpu_apic_id_from_index(i);
1148 assert(apic_id < guest_info->apic_id_limit);
1149 for (j = 0; j < nb_numa_nodes; j++) {
8c85901e 1150 if (test_bit(i, numa_info[j].node_cpu)) {
b20c9bd5
MT
1151 guest_info->node_cpu[apic_id] = j;
1152 break;
1153 }
1154 }
1155 }
3459a625 1156
3459a625
MT
1157 guest_info_state->machine_done.notify = pc_guest_info_machine_done;
1158 qemu_add_machine_init_done_notifier(&guest_info_state->machine_done);
1159 return guest_info;
1160}
1161
83d08f26
MT
1162/* setup pci memory address space mapping into system address space */
1163void pc_pci_as_mapping_init(Object *owner, MemoryRegion *system_memory,
1164 MemoryRegion *pci_address_space)
39848901 1165{
83d08f26
MT
1166 /* Set to lower priority than RAM */
1167 memory_region_add_subregion_overlap(system_memory, 0x0,
1168 pci_address_space, -1);
39848901
IM
1169}
1170
f7e4dd6c
GH
1171void pc_acpi_init(const char *default_dsdt)
1172{
c5a98cf3 1173 char *filename;
f7e4dd6c
GH
1174
1175 if (acpi_tables != NULL) {
1176 /* manually set via -acpitable, leave it alone */
1177 return;
1178 }
1179
1180 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, default_dsdt);
1181 if (filename == NULL) {
1182 fprintf(stderr, "WARNING: failed to find %s\n", default_dsdt);
c5a98cf3 1183 } else {
5bdb59a2
MA
1184 QemuOpts *opts = qemu_opts_create(qemu_find_opts("acpi"), NULL, 0,
1185 &error_abort);
c5a98cf3 1186 Error *err = NULL;
f7e4dd6c 1187
5bdb59a2 1188 qemu_opt_set(opts, "file", filename, &error_abort);
0c764a9d 1189
1a4b2666 1190 acpi_table_add_builtin(opts, &err);
c5a98cf3 1191 if (err) {
4a44d85e
SA
1192 error_report("WARNING: failed to load %s: %s", filename,
1193 error_get_pretty(err));
c5a98cf3
LE
1194 error_free(err);
1195 }
c5a98cf3 1196 g_free(filename);
f7e4dd6c 1197 }
f7e4dd6c
GH
1198}
1199
b33a5bbf
CL
1200FWCfgState *xen_load_linux(const char *kernel_filename,
1201 const char *kernel_cmdline,
1202 const char *initrd_filename,
1203 ram_addr_t below_4g_mem_size,
1204 PcGuestInfo *guest_info)
1205{
1206 int i;
1207 FWCfgState *fw_cfg;
1208
1209 assert(kernel_filename != NULL);
1210
66708822 1211 fw_cfg = fw_cfg_init_io(BIOS_CFG_IOPORT);
b33a5bbf
CL
1212 rom_set_fw(fw_cfg);
1213
1214 load_linux(fw_cfg, kernel_filename, initrd_filename,
1215 kernel_cmdline, below_4g_mem_size);
1216 for (i = 0; i < nb_option_roms; i++) {
1217 assert(!strcmp(option_rom[i].name, "linuxboot.bin") ||
1218 !strcmp(option_rom[i].name, "multiboot.bin"));
1219 rom_add_option(option_rom[i].name, option_rom[i].bootindex);
1220 }
1221 guest_info->fw_cfg = fw_cfg;
1222 return fw_cfg;
1223}
1224
9521d42b
PB
1225FWCfgState *pc_memory_init(MachineState *machine,
1226 MemoryRegion *system_memory,
a88b362c
LE
1227 ram_addr_t below_4g_mem_size,
1228 ram_addr_t above_4g_mem_size,
1229 MemoryRegion *rom_memory,
3459a625
MT
1230 MemoryRegion **ram_memory,
1231 PcGuestInfo *guest_info)
80cabfad 1232{
cbc5b5f3
JJ
1233 int linux_boot, i;
1234 MemoryRegion *ram, *option_rom_mr;
00cb2a99 1235 MemoryRegion *ram_below_4g, *ram_above_4g;
a88b362c 1236 FWCfgState *fw_cfg;
619d11e4 1237 PCMachineState *pcms = PC_MACHINE(machine);
d592d303 1238
9521d42b
PB
1239 assert(machine->ram_size == below_4g_mem_size + above_4g_mem_size);
1240
1241 linux_boot = (machine->kernel_filename != NULL);
80cabfad 1242
00cb2a99 1243 /* Allocate RAM. We allocate it as a single memory region and use
66a0a2cb 1244 * aliases to address portions of it, mostly for backwards compatibility
00cb2a99
AK
1245 * with older qemus that used qemu_ram_alloc().
1246 */
7267c094 1247 ram = g_malloc(sizeof(*ram));
9521d42b
PB
1248 memory_region_allocate_system_memory(ram, NULL, "pc.ram",
1249 machine->ram_size);
ae0a5466 1250 *ram_memory = ram;
7267c094 1251 ram_below_4g = g_malloc(sizeof(*ram_below_4g));
2c9b15ca 1252 memory_region_init_alias(ram_below_4g, NULL, "ram-below-4g", ram,
00cb2a99
AK
1253 0, below_4g_mem_size);
1254 memory_region_add_subregion(system_memory, 0, ram_below_4g);
7db16f24 1255 e820_add_entry(0, below_4g_mem_size, E820_RAM);
bbe80adf 1256 if (above_4g_mem_size > 0) {
7267c094 1257 ram_above_4g = g_malloc(sizeof(*ram_above_4g));
2c9b15ca 1258 memory_region_init_alias(ram_above_4g, NULL, "ram-above-4g", ram,
00cb2a99
AK
1259 below_4g_mem_size, above_4g_mem_size);
1260 memory_region_add_subregion(system_memory, 0x100000000ULL,
1261 ram_above_4g);
0624c7f9 1262 e820_add_entry(0x100000000ULL, above_4g_mem_size, E820_RAM);
bbe80adf 1263 }
82b36dc3 1264
ca8336f3
IM
1265 if (!guest_info->has_reserved_memory &&
1266 (machine->ram_slots ||
9521d42b 1267 (machine->maxram_size > machine->ram_size))) {
ca8336f3
IM
1268 MachineClass *mc = MACHINE_GET_CLASS(machine);
1269
1270 error_report("\"-memory 'slots|maxmem'\" is not supported by: %s",
1271 mc->name);
1272 exit(EXIT_FAILURE);
1273 }
1274
619d11e4 1275 /* initialize hotplug memory address space */
de268e13 1276 if (guest_info->has_reserved_memory &&
9521d42b 1277 (machine->ram_size < machine->maxram_size)) {
619d11e4 1278 ram_addr_t hotplug_mem_size =
9521d42b 1279 machine->maxram_size - machine->ram_size;
619d11e4 1280
a0cc8856
IM
1281 if (machine->ram_slots > ACPI_MAX_RAM_SLOTS) {
1282 error_report("unsupported amount of memory slots: %"PRIu64,
1283 machine->ram_slots);
1284 exit(EXIT_FAILURE);
1285 }
1286
f2c38522
PK
1287 if (QEMU_ALIGN_UP(machine->maxram_size,
1288 TARGET_PAGE_SIZE) != machine->maxram_size) {
1289 error_report("maximum memory size must by aligned to multiple of "
1290 "%d bytes", TARGET_PAGE_SIZE);
1291 exit(EXIT_FAILURE);
1292 }
1293
619d11e4
IM
1294 pcms->hotplug_memory_base =
1295 ROUND_UP(0x100000000ULL + above_4g_mem_size, 1ULL << 30);
1296
085f8e88
IM
1297 if (pcms->enforce_aligned_dimm) {
1298 /* size hotplug region assuming 1G page max alignment per slot */
1299 hotplug_mem_size += (1ULL << 30) * machine->ram_slots;
1300 }
1301
619d11e4
IM
1302 if ((pcms->hotplug_memory_base + hotplug_mem_size) <
1303 hotplug_mem_size) {
1304 error_report("unsupported amount of maximum memory: " RAM_ADDR_FMT,
1305 machine->maxram_size);
1306 exit(EXIT_FAILURE);
1307 }
1308
1309 memory_region_init(&pcms->hotplug_memory, OBJECT(pcms),
1310 "hotplug-memory", hotplug_mem_size);
1311 memory_region_add_subregion(system_memory, pcms->hotplug_memory_base,
1312 &pcms->hotplug_memory);
1313 }
cbc5b5f3
JJ
1314
1315 /* Initialize PC system firmware */
6dd2a5c9 1316 pc_system_firmware_init(rom_memory, guest_info->isapc_ram_fw);
00cb2a99 1317
7267c094 1318 option_rom_mr = g_malloc(sizeof(*option_rom_mr));
49946538
HT
1319 memory_region_init_ram(option_rom_mr, NULL, "pc.rom", PC_ROM_SIZE,
1320 &error_abort);
c5705a77 1321 vmstate_register_ram_global(option_rom_mr);
4463aee6 1322 memory_region_add_subregion_overlap(rom_memory,
00cb2a99
AK
1323 PC_ROM_MIN_VGA,
1324 option_rom_mr,
1325 1);
f753ff16 1326
bf483392 1327 fw_cfg = bochs_bios_init();
8832cb80 1328 rom_set_fw(fw_cfg);
1d108d97 1329
de268e13
IM
1330 if (guest_info->has_reserved_memory && pcms->hotplug_memory_base) {
1331 uint64_t *val = g_malloc(sizeof(*val));
1332 *val = cpu_to_le64(ROUND_UP(pcms->hotplug_memory_base, 0x1ULL << 30));
1333 fw_cfg_add_file(fw_cfg, "etc/reserved-memory-end", val, sizeof(*val));
1334 }
1335
f753ff16 1336 if (linux_boot) {
9521d42b
PB
1337 load_linux(fw_cfg, machine->kernel_filename, machine->initrd_filename,
1338 machine->kernel_cmdline, below_4g_mem_size);
f753ff16
PB
1339 }
1340
1341 for (i = 0; i < nb_option_roms; i++) {
2e55e842 1342 rom_add_option(option_rom[i].name, option_rom[i].bootindex);
406c8df3 1343 }
3459a625 1344 guest_info->fw_cfg = fw_cfg;
459ae5ea 1345 return fw_cfg;
3d53f5c3
IY
1346}
1347
845773ab
IY
1348qemu_irq *pc_allocate_cpu_irq(void)
1349{
1350 return qemu_allocate_irqs(pic_irq_request, NULL, 1);
1351}
1352
48a18b3c 1353DeviceState *pc_vga_init(ISABus *isa_bus, PCIBus *pci_bus)
765d7908 1354{
ad6d45fa
AL
1355 DeviceState *dev = NULL;
1356
16094b75
AJ
1357 if (pci_bus) {
1358 PCIDevice *pcidev = pci_vga_init(pci_bus);
1359 dev = pcidev ? &pcidev->qdev : NULL;
1360 } else if (isa_bus) {
1361 ISADevice *isadev = isa_vga_init(isa_bus);
4a17cc4f 1362 dev = isadev ? DEVICE(isadev) : NULL;
765d7908 1363 }
ad6d45fa 1364 return dev;
765d7908
IY
1365}
1366
4556bd8b
BS
1367static void cpu_request_exit(void *opaque, int irq, int level)
1368{
4917cf44 1369 CPUState *cpu = current_cpu;
4556bd8b 1370
4917cf44
AF
1371 if (cpu && level) {
1372 cpu_exit(cpu);
4556bd8b
BS
1373 }
1374}
1375
258711c6
JG
1376static const MemoryRegionOps ioport80_io_ops = {
1377 .write = ioport80_write,
c02e1eac 1378 .read = ioport80_read,
258711c6
JG
1379 .endianness = DEVICE_NATIVE_ENDIAN,
1380 .impl = {
1381 .min_access_size = 1,
1382 .max_access_size = 1,
1383 },
1384};
1385
1386static const MemoryRegionOps ioportF0_io_ops = {
1387 .write = ioportF0_write,
c02e1eac 1388 .read = ioportF0_read,
258711c6
JG
1389 .endianness = DEVICE_NATIVE_ENDIAN,
1390 .impl = {
1391 .min_access_size = 1,
1392 .max_access_size = 1,
1393 },
1394};
1395
48a18b3c 1396void pc_basic_device_init(ISABus *isa_bus, qemu_irq *gsi,
1611977c 1397 ISADevice **rtc_state,
34d4260e 1398 ISADevice **floppy,
7a10ef51
LPF
1399 bool no_vmport,
1400 uint32 hpet_irqs)
ffe513da
IY
1401{
1402 int i;
1403 DriveInfo *fd[MAX_FD];
ce967e2f
JK
1404 DeviceState *hpet = NULL;
1405 int pit_isa_irq = 0;
1406 qemu_irq pit_alt_irq = NULL;
7d932dfd 1407 qemu_irq rtc_irq = NULL;
956a3e6b 1408 qemu_irq *a20_line;
c2d8d311 1409 ISADevice *i8042, *port92, *vmmouse, *pit = NULL;
4556bd8b 1410 qemu_irq *cpu_exit_irq;
258711c6
JG
1411 MemoryRegion *ioport80_io = g_new(MemoryRegion, 1);
1412 MemoryRegion *ioportF0_io = g_new(MemoryRegion, 1);
ffe513da 1413
2c9b15ca 1414 memory_region_init_io(ioport80_io, NULL, &ioport80_io_ops, NULL, "ioport80", 1);
258711c6 1415 memory_region_add_subregion(isa_bus->address_space_io, 0x80, ioport80_io);
ffe513da 1416
2c9b15ca 1417 memory_region_init_io(ioportF0_io, NULL, &ioportF0_io_ops, NULL, "ioportF0", 1);
258711c6 1418 memory_region_add_subregion(isa_bus->address_space_io, 0xf0, ioportF0_io);
ffe513da 1419
5d17c0d2
JK
1420 /*
1421 * Check if an HPET shall be created.
1422 *
1423 * Without KVM_CAP_PIT_STATE2, we cannot switch off the in-kernel PIT
1424 * when the HPET wants to take over. Thus we have to disable the latter.
1425 */
1426 if (!no_hpet && (!kvm_irqchip_in_kernel() || kvm_has_pit_state2())) {
7a10ef51 1427 /* In order to set property, here not using sysbus_try_create_simple */
51116102 1428 hpet = qdev_try_create(NULL, TYPE_HPET);
dd703b99 1429 if (hpet) {
7a10ef51
LPF
1430 /* For pc-piix-*, hpet's intcap is always IRQ2. For pc-q35-1.7
1431 * and earlier, use IRQ2 for compat. Otherwise, use IRQ16~23,
1432 * IRQ8 and IRQ2.
1433 */
1434 uint8_t compat = object_property_get_int(OBJECT(hpet),
1435 HPET_INTCAP, NULL);
1436 if (!compat) {
1437 qdev_prop_set_uint32(hpet, HPET_INTCAP, hpet_irqs);
1438 }
1439 qdev_init_nofail(hpet);
1440 sysbus_mmio_map(SYS_BUS_DEVICE(hpet), 0, HPET_BASE);
1441
b881fbe9 1442 for (i = 0; i < GSI_NUM_PINS; i++) {
1356b98d 1443 sysbus_connect_irq(SYS_BUS_DEVICE(hpet), i, gsi[i]);
dd703b99 1444 }
ce967e2f
JK
1445 pit_isa_irq = -1;
1446 pit_alt_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_PIT_INT);
1447 rtc_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_RTC_INT);
822557eb 1448 }
ffe513da 1449 }
48a18b3c 1450 *rtc_state = rtc_init(isa_bus, 2000, rtc_irq);
7d932dfd
JK
1451
1452 qemu_register_boot_set(pc_boot_set, *rtc_state);
1453
c2d8d311
SS
1454 if (!xen_enabled()) {
1455 if (kvm_irqchip_in_kernel()) {
1456 pit = kvm_pit_init(isa_bus, 0x40);
1457 } else {
1458 pit = pit_init(isa_bus, 0x40, pit_isa_irq, pit_alt_irq);
1459 }
1460 if (hpet) {
1461 /* connect PIT to output control line of the HPET */
4a17cc4f 1462 qdev_connect_gpio_out(hpet, 0, qdev_get_gpio_in(DEVICE(pit), 0));
c2d8d311
SS
1463 }
1464 pcspk_init(isa_bus, pit);
ce967e2f 1465 }
ffe513da 1466
b6607a1a 1467 serial_hds_isa_init(isa_bus, MAX_SERIAL_PORTS);
07dc7880 1468 parallel_hds_isa_init(isa_bus, MAX_PARALLEL_PORTS);
ffe513da 1469
182735ef 1470 a20_line = qemu_allocate_irqs(handle_a20_line_change, first_cpu, 2);
48a18b3c 1471 i8042 = isa_create_simple(isa_bus, "i8042");
4b78a802 1472 i8042_setup_a20_line(i8042, &a20_line[0]);
1611977c 1473 if (!no_vmport) {
48a18b3c
HP
1474 vmport_init(isa_bus);
1475 vmmouse = isa_try_create(isa_bus, "vmmouse");
1611977c
AP
1476 } else {
1477 vmmouse = NULL;
1478 }
86d86414 1479 if (vmmouse) {
4a17cc4f
AF
1480 DeviceState *dev = DEVICE(vmmouse);
1481 qdev_prop_set_ptr(dev, "ps2_mouse", i8042);
1482 qdev_init_nofail(dev);
86d86414 1483 }
48a18b3c 1484 port92 = isa_create_simple(isa_bus, "port92");
4b78a802 1485 port92_init(port92, &a20_line[1]);
956a3e6b 1486
4556bd8b
BS
1487 cpu_exit_irq = qemu_allocate_irqs(cpu_request_exit, NULL, 1);
1488 DMA_init(0, cpu_exit_irq);
ffe513da
IY
1489
1490 for(i = 0; i < MAX_FD; i++) {
1491 fd[i] = drive_get(IF_FLOPPY, 0, i);
1492 }
48a18b3c 1493 *floppy = fdctrl_init_isa(isa_bus, fd);
ffe513da
IY
1494}
1495
9011a1a7
IY
1496void pc_nic_init(ISABus *isa_bus, PCIBus *pci_bus)
1497{
1498 int i;
1499
1500 for (i = 0; i < nb_nics; i++) {
1501 NICInfo *nd = &nd_table[i];
1502
1503 if (!pci_bus || (nd->model && strcmp(nd->model, "ne2k_isa") == 0)) {
1504 pc_init_ne2k_isa(isa_bus, nd);
1505 } else {
29b358f9 1506 pci_nic_init_nofail(nd, pci_bus, "e1000", NULL);
9011a1a7
IY
1507 }
1508 }
1509}
1510
845773ab 1511void pc_pci_device_init(PCIBus *pci_bus)
e3a5cf42
IY
1512{
1513 int max_bus;
1514 int bus;
1515
1516 max_bus = drive_get_max_bus(IF_SCSI);
1517 for (bus = 0; bus <= max_bus; bus++) {
1518 pci_create_simple(pci_bus, -1, "lsi53c895a");
1519 }
1520}
a39e3564
JB
1521
1522void ioapic_init_gsi(GSIState *gsi_state, const char *parent_name)
1523{
1524 DeviceState *dev;
1525 SysBusDevice *d;
1526 unsigned int i;
1527
1528 if (kvm_irqchip_in_kernel()) {
1529 dev = qdev_create(NULL, "kvm-ioapic");
1530 } else {
1531 dev = qdev_create(NULL, "ioapic");
1532 }
1533 if (parent_name) {
1534 object_property_add_child(object_resolve_path(parent_name, NULL),
1535 "ioapic", OBJECT(dev), NULL);
1536 }
1537 qdev_init_nofail(dev);
1356b98d 1538 d = SYS_BUS_DEVICE(dev);
3a4a4697 1539 sysbus_mmio_map(d, 0, IO_APIC_DEFAULT_ADDRESS);
a39e3564
JB
1540
1541 for (i = 0; i < IOAPIC_NUM_PINS; i++) {
1542 gsi_state->ioapic_irq[i] = qdev_get_gpio_in(dev, i);
1543 }
1544}
d5747cac 1545
95bee274
IM
1546static void pc_dimm_plug(HotplugHandler *hotplug_dev,
1547 DeviceState *dev, Error **errp)
1548{
0cd03d89 1549 int slot;
3fbcdc27 1550 HotplugHandlerClass *hhc;
95bee274
IM
1551 Error *local_err = NULL;
1552 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
0cd03d89 1553 MachineState *machine = MACHINE(hotplug_dev);
95bee274
IM
1554 PCDIMMDevice *dimm = PC_DIMM(dev);
1555 PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
1556 MemoryRegion *mr = ddc->get_memory_region(dimm);
b03541fa 1557 uint64_t existing_dimms_capacity = 0;
92a37a04 1558 uint64_t align = TARGET_PAGE_SIZE;
34dde136
IM
1559 uint64_t addr;
1560
1561 addr = object_property_get_int(OBJECT(dimm), PC_DIMM_ADDR_PROP, &local_err);
95bee274
IM
1562 if (local_err) {
1563 goto out;
1564 }
1565
91aa70ab
IM
1566 if (memory_region_get_alignment(mr) && pcms->enforce_aligned_dimm) {
1567 align = memory_region_get_alignment(mr);
1568 }
1569
0b312571
IM
1570 addr = pc_dimm_get_free_addr(pcms->hotplug_memory_base,
1571 memory_region_size(&pcms->hotplug_memory),
92a37a04 1572 !addr ? NULL : &addr, align,
0b312571
IM
1573 memory_region_size(mr), &local_err);
1574 if (local_err) {
1575 goto out;
1576 }
0cd03d89 1577
37153450
BR
1578 existing_dimms_capacity = pc_existing_dimms_capacity(&local_err);
1579 if (local_err) {
b03541fa
IM
1580 goto out;
1581 }
1582
1583 if (existing_dimms_capacity + memory_region_size(mr) >
1584 machine->maxram_size - machine->ram_size) {
1585 error_setg(&local_err, "not enough space, currently 0x%" PRIx64
759048ac
BR
1586 " in use of total hot pluggable 0x" RAM_ADDR_FMT,
1587 existing_dimms_capacity,
1588 machine->maxram_size - machine->ram_size);
b03541fa
IM
1589 goto out;
1590 }
1591
0b312571 1592 object_property_set_int(OBJECT(dev), addr, PC_DIMM_ADDR_PROP, &local_err);
0cd03d89
IM
1593 if (local_err) {
1594 goto out;
1595 }
2e1ac493 1596 trace_mhp_pc_dimm_assigned_address(addr);
0cd03d89
IM
1597
1598 slot = object_property_get_int(OBJECT(dev), PC_DIMM_SLOT_PROP, &local_err);
1599 if (local_err) {
1600 goto out;
1601 }
1602
1603 slot = pc_dimm_get_free_slot(slot == PC_DIMM_UNASSIGNED_SLOT ? NULL : &slot,
1604 machine->ram_slots, &local_err);
1605 if (local_err) {
1606 goto out;
1607 }
1608 object_property_set_int(OBJECT(dev), slot, PC_DIMM_SLOT_PROP, &local_err);
1609 if (local_err) {
1610 goto out;
1611 }
2e1ac493 1612 trace_mhp_pc_dimm_assigned_slot(slot);
0b312571 1613
3fbcdc27
IM
1614 if (!pcms->acpi_dev) {
1615 error_setg(&local_err,
1616 "memory hotplug is not enabled: missing acpi device");
1617 goto out;
1618 }
1619
b8865591
IM
1620 if (kvm_enabled() && !kvm_has_free_slot(machine)) {
1621 error_setg(&local_err, "hypervisor has no free memory slots left");
1622 goto out;
1623 }
1624
95bee274
IM
1625 memory_region_add_subregion(&pcms->hotplug_memory,
1626 addr - pcms->hotplug_memory_base, mr);
1627 vmstate_register_ram(mr, dev);
3fbcdc27
IM
1628
1629 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
1630 hhc->plug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
95bee274
IM
1631out:
1632 error_propagate(errp, local_err);
1633}
1634
64fec58e
TC
1635static void pc_dimm_unplug_request(HotplugHandler *hotplug_dev,
1636 DeviceState *dev, Error **errp)
1637{
1638 HotplugHandlerClass *hhc;
1639 Error *local_err = NULL;
1640 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
1641
1642 if (!pcms->acpi_dev) {
1643 error_setg(&local_err,
1644 "memory hotplug is not enabled: missing acpi device");
1645 goto out;
1646 }
1647
1648 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
1649 hhc->unplug_request(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
1650
1651out:
1652 error_propagate(errp, local_err);
1653}
1654
f7d3e29d
TC
1655static void pc_dimm_unplug(HotplugHandler *hotplug_dev,
1656 DeviceState *dev, Error **errp)
1657{
1658 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
1659 PCDIMMDevice *dimm = PC_DIMM(dev);
1660 PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
1661 MemoryRegion *mr = ddc->get_memory_region(dimm);
1662 HotplugHandlerClass *hhc;
1663 Error *local_err = NULL;
1664
1665 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
1666 hhc->unplug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
1667
1668 if (local_err) {
1669 goto out;
1670 }
1671
1672 memory_region_del_subregion(&pcms->hotplug_memory, mr);
1673 vmstate_unregister_ram(mr, dev);
1674
1675 object_unparent(OBJECT(dev));
1676
1677 out:
1678 error_propagate(errp, local_err);
1679}
1680
5279569e
GZ
1681static void pc_cpu_plug(HotplugHandler *hotplug_dev,
1682 DeviceState *dev, Error **errp)
1683{
1684 HotplugHandlerClass *hhc;
1685 Error *local_err = NULL;
1686 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
1687
1688 if (!dev->hotplugged) {
1689 goto out;
1690 }
1691
1692 if (!pcms->acpi_dev) {
1693 error_setg(&local_err,
1694 "cpu hotplug is not enabled: missing acpi device");
1695 goto out;
1696 }
1697
1698 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
1699 hhc->plug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
2d996150
GZ
1700 if (local_err) {
1701 goto out;
1702 }
1703
1704 /* increment the number of CPUs */
1705 rtc_set_memory(pcms->rtc, 0x5f, rtc_get_memory(pcms->rtc, 0x5f) + 1);
5279569e
GZ
1706out:
1707 error_propagate(errp, local_err);
1708}
1709
95bee274
IM
1710static void pc_machine_device_plug_cb(HotplugHandler *hotplug_dev,
1711 DeviceState *dev, Error **errp)
1712{
1713 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
1714 pc_dimm_plug(hotplug_dev, dev, errp);
5279569e
GZ
1715 } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
1716 pc_cpu_plug(hotplug_dev, dev, errp);
95bee274
IM
1717 }
1718}
1719
d9c5c5b8
TC
1720static void pc_machine_device_unplug_request_cb(HotplugHandler *hotplug_dev,
1721 DeviceState *dev, Error **errp)
1722{
64fec58e
TC
1723 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
1724 pc_dimm_unplug_request(hotplug_dev, dev, errp);
1725 } else {
1726 error_setg(errp, "acpi: device unplug request for not supported device"
1727 " type: %s", object_get_typename(OBJECT(dev)));
1728 }
d9c5c5b8
TC
1729}
1730
232391c1
TC
1731static void pc_machine_device_unplug_cb(HotplugHandler *hotplug_dev,
1732 DeviceState *dev, Error **errp)
1733{
f7d3e29d
TC
1734 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
1735 pc_dimm_unplug(hotplug_dev, dev, errp);
1736 } else {
1737 error_setg(errp, "acpi: device unplug for not supported device"
1738 " type: %s", object_get_typename(OBJECT(dev)));
1739 }
232391c1
TC
1740}
1741
95bee274
IM
1742static HotplugHandler *pc_get_hotpug_handler(MachineState *machine,
1743 DeviceState *dev)
1744{
1745 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(machine);
1746
5279569e
GZ
1747 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM) ||
1748 object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
95bee274
IM
1749 return HOTPLUG_HANDLER(machine);
1750 }
1751
1752 return pcmc->get_hotplug_handler ?
1753 pcmc->get_hotplug_handler(machine, dev) : NULL;
1754}
1755
bf1e8939
IM
1756static void
1757pc_machine_get_hotplug_memory_region_size(Object *obj, Visitor *v, void *opaque,
1758 const char *name, Error **errp)
1759{
1760 PCMachineState *pcms = PC_MACHINE(obj);
1761 int64_t value = memory_region_size(&pcms->hotplug_memory);
1762
1763 visit_type_int(v, &value, name, errp);
1764}
1765
c87b1520
DS
1766static void pc_machine_get_max_ram_below_4g(Object *obj, Visitor *v,
1767 void *opaque, const char *name,
1768 Error **errp)
1769{
1770 PCMachineState *pcms = PC_MACHINE(obj);
1771 uint64_t value = pcms->max_ram_below_4g;
1772
1773 visit_type_size(v, &value, name, errp);
1774}
1775
1776static void pc_machine_set_max_ram_below_4g(Object *obj, Visitor *v,
1777 void *opaque, const char *name,
1778 Error **errp)
1779{
1780 PCMachineState *pcms = PC_MACHINE(obj);
1781 Error *error = NULL;
1782 uint64_t value;
1783
1784 visit_type_size(v, &value, name, &error);
1785 if (error) {
1786 error_propagate(errp, error);
1787 return;
1788 }
1789 if (value > (1ULL << 32)) {
1790 error_set(&error, ERROR_CLASS_GENERIC_ERROR,
1791 "Machine option 'max-ram-below-4g=%"PRIu64
1792 "' expects size less than or equal to 4G", value);
1793 error_propagate(errp, error);
1794 return;
1795 }
1796
1797 if (value < (1ULL << 20)) {
1798 error_report("Warning: small max_ram_below_4g(%"PRIu64
1799 ") less than 1M. BIOS may not work..",
1800 value);
1801 }
1802
1803 pcms->max_ram_below_4g = value;
1804}
1805
d1048bef
DS
1806static void pc_machine_get_vmport(Object *obj, Visitor *v, void *opaque,
1807 const char *name, Error **errp)
9b23cfb7
DDAG
1808{
1809 PCMachineState *pcms = PC_MACHINE(obj);
d1048bef 1810 OnOffAuto vmport = pcms->vmport;
9b23cfb7 1811
d1048bef 1812 visit_type_OnOffAuto(v, &vmport, name, errp);
9b23cfb7
DDAG
1813}
1814
d1048bef
DS
1815static void pc_machine_set_vmport(Object *obj, Visitor *v, void *opaque,
1816 const char *name, Error **errp)
9b23cfb7
DDAG
1817{
1818 PCMachineState *pcms = PC_MACHINE(obj);
1819
d1048bef 1820 visit_type_OnOffAuto(v, &pcms->vmport, name, errp);
9b23cfb7
DDAG
1821}
1822
91aa70ab
IM
1823static bool pc_machine_get_aligned_dimm(Object *obj, Error **errp)
1824{
1825 PCMachineState *pcms = PC_MACHINE(obj);
1826
1827 return pcms->enforce_aligned_dimm;
1828}
1829
bf1e8939
IM
1830static void pc_machine_initfn(Object *obj)
1831{
c87b1520
DS
1832 PCMachineState *pcms = PC_MACHINE(obj);
1833
bf1e8939
IM
1834 object_property_add(obj, PC_MACHINE_MEMHP_REGION_SIZE, "int",
1835 pc_machine_get_hotplug_memory_region_size,
1836 NULL, NULL, NULL, NULL);
49d2e648 1837
c87b1520
DS
1838 pcms->max_ram_below_4g = 1ULL << 32; /* 4G */
1839 object_property_add(obj, PC_MACHINE_MAX_RAM_BELOW_4G, "size",
1840 pc_machine_get_max_ram_below_4g,
1841 pc_machine_set_max_ram_below_4g,
1842 NULL, NULL, NULL);
49d2e648
MA
1843 object_property_set_description(obj, PC_MACHINE_MAX_RAM_BELOW_4G,
1844 "Maximum ram below the 4G boundary (32bit boundary)",
1845 NULL);
91aa70ab 1846
d1048bef
DS
1847 pcms->vmport = ON_OFF_AUTO_AUTO;
1848 object_property_add(obj, PC_MACHINE_VMPORT, "OnOffAuto",
1849 pc_machine_get_vmport,
1850 pc_machine_set_vmport,
1851 NULL, NULL, NULL);
49d2e648
MA
1852 object_property_set_description(obj, PC_MACHINE_VMPORT,
1853 "Enable vmport (pc & q35)",
1854 NULL);
91aa70ab
IM
1855
1856 pcms->enforce_aligned_dimm = true;
1857 object_property_add_bool(obj, PC_MACHINE_ENFORCE_ALIGNED_DIMM,
1858 pc_machine_get_aligned_dimm,
1859 NULL, NULL);
bf1e8939
IM
1860}
1861
fb43b73b
IM
1862static unsigned pc_cpu_index_to_socket_id(unsigned cpu_index)
1863{
1864 unsigned pkg_id, core_id, smt_id;
1865 x86_topo_ids_from_idx(smp_cores, smp_threads, cpu_index,
1866 &pkg_id, &core_id, &smt_id);
1867 return pkg_id;
1868}
1869
95bee274
IM
1870static void pc_machine_class_init(ObjectClass *oc, void *data)
1871{
1872 MachineClass *mc = MACHINE_CLASS(oc);
1873 PCMachineClass *pcmc = PC_MACHINE_CLASS(oc);
1874 HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
1875
1876 pcmc->get_hotplug_handler = mc->get_hotplug_handler;
1877 mc->get_hotplug_handler = pc_get_hotpug_handler;
fb43b73b 1878 mc->cpu_index_to_socket_id = pc_cpu_index_to_socket_id;
95bee274 1879 hc->plug = pc_machine_device_plug_cb;
d9c5c5b8 1880 hc->unplug_request = pc_machine_device_unplug_request_cb;
232391c1 1881 hc->unplug = pc_machine_device_unplug_cb;
95bee274
IM
1882}
1883
d5747cac
IM
1884static const TypeInfo pc_machine_info = {
1885 .name = TYPE_PC_MACHINE,
1886 .parent = TYPE_MACHINE,
1887 .abstract = true,
1888 .instance_size = sizeof(PCMachineState),
bf1e8939 1889 .instance_init = pc_machine_initfn,
d5747cac 1890 .class_size = sizeof(PCMachineClass),
95bee274
IM
1891 .class_init = pc_machine_class_init,
1892 .interfaces = (InterfaceInfo[]) {
1893 { TYPE_HOTPLUG_HANDLER },
1894 { }
1895 },
d5747cac
IM
1896};
1897
1898static void pc_machine_register_types(void)
1899{
1900 type_register_static(&pc_machine_info);
1901}
1902
1903type_init(pc_machine_register_types)