]> git.proxmox.com Git - mirror_qemu.git/blame - hw/i386/pc.c
hw/i386/pc: reflect any FDC @ ioport 0x3f0 in the CMOS
[mirror_qemu.git] / hw / i386 / pc.c
CommitLineData
80cabfad
FB
1/*
2 * QEMU PC System Emulator
5fafdf24 3 *
80cabfad 4 * Copyright (c) 2003-2004 Fabrice Bellard
5fafdf24 5 *
80cabfad
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
83c9f4ca 24#include "hw/hw.h"
0d09e41a
PB
25#include "hw/i386/pc.h"
26#include "hw/char/serial.h"
27#include "hw/i386/apic.h"
54a40293
EH
28#include "hw/i386/topology.h"
29#include "sysemu/cpus.h"
0d09e41a 30#include "hw/block/fdc.h"
83c9f4ca
PB
31#include "hw/ide.h"
32#include "hw/pci/pci.h"
2118196b 33#include "hw/pci/pci_bus.h"
0d09e41a
PB
34#include "hw/nvram/fw_cfg.h"
35#include "hw/timer/hpet.h"
36#include "hw/i386/smbios.h"
83c9f4ca 37#include "hw/loader.h"
ca20cf32 38#include "elf.h"
47b43a1f 39#include "multiboot.h"
0d09e41a
PB
40#include "hw/timer/mc146818rtc.h"
41#include "hw/timer/i8254.h"
42#include "hw/audio/pcspk.h"
83c9f4ca
PB
43#include "hw/pci/msi.h"
44#include "hw/sysbus.h"
9c17d615 45#include "sysemu/sysemu.h"
e35704ba 46#include "sysemu/numa.h"
9c17d615 47#include "sysemu/kvm.h"
b1c12027 48#include "sysemu/qtest.h"
1d31f66b 49#include "kvm_i386.h"
0d09e41a 50#include "hw/xen/xen.h"
4be74634 51#include "sysemu/block-backend.h"
0d09e41a 52#include "hw/block/block.h"
a19cbfb3 53#include "ui/qemu-spice.h"
022c62cb
PB
54#include "exec/memory.h"
55#include "exec/address-spaces.h"
9c17d615 56#include "sysemu/arch_init.h"
1de7afc9 57#include "qemu/bitmap.h"
0c764a9d 58#include "qemu/config-file.h"
d49b6836 59#include "qemu/error-report.h"
0445259b 60#include "hw/acpi/acpi.h"
5ff020b7 61#include "hw/acpi/cpu_hotplug.h"
53a89e26 62#include "hw/cpu/icc_bus.h"
c649983b 63#include "hw/boards.h"
39848901 64#include "hw/pci/pci_host.h"
72c194f7 65#include "acpi-build.h"
95bee274 66#include "hw/mem/pc-dimm.h"
bf1e8939 67#include "qapi/visitor.h"
d1048bef 68#include "qapi-visit.h"
80cabfad 69
471fd342
BS
70/* debug PC/ISA interrupts */
71//#define DEBUG_IRQ
72
73#ifdef DEBUG_IRQ
74#define DPRINTF(fmt, ...) \
75 do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
76#else
77#define DPRINTF(fmt, ...)
78#endif
79
438f92ee
MT
80/* Leave a chunk of memory at the top of RAM for the BIOS ACPI tables
81 * (128K) and other BIOS datastructures (less than 4K reported to be used at
82 * the moment, 32K should be enough for a while). */
e0bcc42e 83static unsigned acpi_data_size = 0x20000 + 0x8000;
927766c7
MT
84void pc_set_legacy_acpi_data_size(void)
85{
86 acpi_data_size = 0x10000;
87}
88
3cce6243 89#define BIOS_CFG_IOPORT 0x510
8a92ea2f 90#define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0)
b6f6e3d3 91#define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1)
6b35e7bf 92#define FW_CFG_IRQ0_OVERRIDE (FW_CFG_ARCH_LOCAL + 2)
4c5b10b7 93#define FW_CFG_E820_TABLE (FW_CFG_ARCH_LOCAL + 3)
40ac17cd 94#define FW_CFG_HPET (FW_CFG_ARCH_LOCAL + 4)
80cabfad 95
4c5b10b7
JS
96#define E820_NR_ENTRIES 16
97
98struct e820_entry {
99 uint64_t address;
100 uint64_t length;
101 uint32_t type;
541dc0d4 102} QEMU_PACKED __attribute((__aligned__(4)));
4c5b10b7
JS
103
104struct e820_table {
105 uint32_t count;
106 struct e820_entry entry[E820_NR_ENTRIES];
541dc0d4 107} QEMU_PACKED __attribute((__aligned__(4)));
4c5b10b7 108
7d67110f
GH
109static struct e820_table e820_reserve;
110static struct e820_entry *e820_table;
111static unsigned e820_entries;
dd703b99 112struct hpet_fw_config hpet_cfg = {.count = UINT8_MAX};
4c5b10b7 113
b881fbe9 114void gsi_handler(void *opaque, int n, int level)
1452411b 115{
b881fbe9 116 GSIState *s = opaque;
1452411b 117
b881fbe9
JK
118 DPRINTF("pc: %s GSI %d\n", level ? "raising" : "lowering", n);
119 if (n < ISA_NUM_IRQS) {
120 qemu_set_irq(s->i8259_irq[n], level);
1632dc6a 121 }
b881fbe9 122 qemu_set_irq(s->ioapic_irq[n], level);
2e9947d2 123}
1452411b 124
258711c6
JG
125static void ioport80_write(void *opaque, hwaddr addr, uint64_t data,
126 unsigned size)
80cabfad
FB
127{
128}
129
c02e1eac
JG
130static uint64_t ioport80_read(void *opaque, hwaddr addr, unsigned size)
131{
a6fc23e5 132 return 0xffffffffffffffffULL;
c02e1eac
JG
133}
134
f929aad6 135/* MSDOS compatibility mode FPU exception support */
d537cf6c 136static qemu_irq ferr_irq;
8e78eb28
IY
137
138void pc_register_ferr_irq(qemu_irq irq)
139{
140 ferr_irq = irq;
141}
142
f929aad6
FB
143/* XXX: add IGNNE support */
144void cpu_set_ferr(CPUX86State *s)
145{
d537cf6c 146 qemu_irq_raise(ferr_irq);
f929aad6
FB
147}
148
258711c6
JG
149static void ioportF0_write(void *opaque, hwaddr addr, uint64_t data,
150 unsigned size)
f929aad6 151{
d537cf6c 152 qemu_irq_lower(ferr_irq);
f929aad6
FB
153}
154
c02e1eac
JG
155static uint64_t ioportF0_read(void *opaque, hwaddr addr, unsigned size)
156{
a6fc23e5 157 return 0xffffffffffffffffULL;
c02e1eac
JG
158}
159
28ab0e2e 160/* TSC handling */
28ab0e2e
FB
161uint64_t cpu_get_tsc(CPUX86State *env)
162{
4a1418e0 163 return cpu_get_ticks();
28ab0e2e
FB
164}
165
3de388f6 166/* IRQ handling */
4a8fa5dc 167int cpu_get_pic_interrupt(CPUX86State *env)
3de388f6 168{
02e51483 169 X86CPU *cpu = x86_env_get_cpu(env);
3de388f6
FB
170 int intno;
171
02e51483 172 intno = apic_get_interrupt(cpu->apic_state);
3de388f6 173 if (intno >= 0) {
3de388f6
FB
174 return intno;
175 }
3de388f6 176 /* read the irq from the PIC */
02e51483 177 if (!apic_accept_pic_intr(cpu->apic_state)) {
0e21e12b 178 return -1;
cf6d64bf 179 }
0e21e12b 180
3de388f6
FB
181 intno = pic_read_irq(isa_pic);
182 return intno;
183}
184
d537cf6c 185static void pic_irq_request(void *opaque, int irq, int level)
3de388f6 186{
182735ef
AF
187 CPUState *cs = first_cpu;
188 X86CPU *cpu = X86_CPU(cs);
a5b38b51 189
471fd342 190 DPRINTF("pic_irqs: %s irq %d\n", level? "raise" : "lower", irq);
02e51483 191 if (cpu->apic_state) {
bdc44640 192 CPU_FOREACH(cs) {
182735ef 193 cpu = X86_CPU(cs);
02e51483
CF
194 if (apic_accept_pic_intr(cpu->apic_state)) {
195 apic_deliver_pic_intr(cpu->apic_state, level);
cf6d64bf 196 }
d5529471
AJ
197 }
198 } else {
d8ed887b 199 if (level) {
c3affe56 200 cpu_interrupt(cs, CPU_INTERRUPT_HARD);
d8ed887b
AF
201 } else {
202 cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
203 }
a5b38b51 204 }
3de388f6
FB
205}
206
b0a21b53
FB
207/* PC cmos mappings */
208
80cabfad
FB
209#define REG_EQUIPMENT_BYTE 0x14
210
d288c7ba 211static int cmos_get_fd_drive_type(FDriveType fd0)
777428f2
FB
212{
213 int val;
214
215 switch (fd0) {
d288c7ba 216 case FDRIVE_DRV_144:
777428f2
FB
217 /* 1.44 Mb 3"5 drive */
218 val = 4;
219 break;
d288c7ba 220 case FDRIVE_DRV_288:
777428f2
FB
221 /* 2.88 Mb 3"5 drive */
222 val = 5;
223 break;
d288c7ba 224 case FDRIVE_DRV_120:
777428f2
FB
225 /* 1.2 Mb 5"5 drive */
226 val = 2;
227 break;
d288c7ba 228 case FDRIVE_DRV_NONE:
777428f2
FB
229 default:
230 val = 0;
231 break;
232 }
233 return val;
234}
235
9139046c
MA
236static void cmos_init_hd(ISADevice *s, int type_ofs, int info_ofs,
237 int16_t cylinders, int8_t heads, int8_t sectors)
ba6c2377 238{
ba6c2377
FB
239 rtc_set_memory(s, type_ofs, 47);
240 rtc_set_memory(s, info_ofs, cylinders);
241 rtc_set_memory(s, info_ofs + 1, cylinders >> 8);
242 rtc_set_memory(s, info_ofs + 2, heads);
243 rtc_set_memory(s, info_ofs + 3, 0xff);
244 rtc_set_memory(s, info_ofs + 4, 0xff);
245 rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3));
246 rtc_set_memory(s, info_ofs + 6, cylinders);
247 rtc_set_memory(s, info_ofs + 7, cylinders >> 8);
248 rtc_set_memory(s, info_ofs + 8, sectors);
249}
250
6ac0e82d
AZ
251/* convert boot_device letter to something recognizable by the bios */
252static int boot_device2nibble(char boot_device)
253{
254 switch(boot_device) {
255 case 'a':
256 case 'b':
257 return 0x01; /* floppy boot */
258 case 'c':
259 return 0x02; /* hard drive boot */
260 case 'd':
261 return 0x03; /* CD-ROM boot */
262 case 'n':
263 return 0x04; /* Network boot */
264 }
265 return 0;
266}
267
ddcd5531 268static void set_boot_dev(ISADevice *s, const char *boot_device, Error **errp)
0ecdffbb
AJ
269{
270#define PC_MAX_BOOT_DEVICES 3
0ecdffbb
AJ
271 int nbds, bds[3] = { 0, };
272 int i;
273
274 nbds = strlen(boot_device);
275 if (nbds > PC_MAX_BOOT_DEVICES) {
ddcd5531
GA
276 error_setg(errp, "Too many boot devices for PC");
277 return;
0ecdffbb
AJ
278 }
279 for (i = 0; i < nbds; i++) {
280 bds[i] = boot_device2nibble(boot_device[i]);
281 if (bds[i] == 0) {
ddcd5531
GA
282 error_setg(errp, "Invalid boot device for PC: '%c'",
283 boot_device[i]);
284 return;
0ecdffbb
AJ
285 }
286 }
287 rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
d9346e81 288 rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1));
0ecdffbb
AJ
289}
290
ddcd5531 291static void pc_boot_set(void *opaque, const char *boot_device, Error **errp)
d9346e81 292{
ddcd5531 293 set_boot_dev(opaque, boot_device, errp);
d9346e81
MA
294}
295
7444ca4e
LE
296static void pc_cmos_init_floppy(ISADevice *rtc_state, ISADevice *floppy)
297{
298 int val, nb, i;
299 FDriveType fd_type[2] = { FDRIVE_DRV_NONE, FDRIVE_DRV_NONE };
300
301 /* floppy type */
302 if (floppy) {
303 for (i = 0; i < 2; i++) {
304 fd_type[i] = isa_fdc_get_drive_type(floppy, i);
305 }
306 }
307 val = (cmos_get_fd_drive_type(fd_type[0]) << 4) |
308 cmos_get_fd_drive_type(fd_type[1]);
309 rtc_set_memory(rtc_state, 0x10, val);
310
311 val = rtc_get_memory(rtc_state, REG_EQUIPMENT_BYTE);
312 nb = 0;
313 if (fd_type[0] < FDRIVE_DRV_NONE) {
314 nb++;
315 }
316 if (fd_type[1] < FDRIVE_DRV_NONE) {
317 nb++;
318 }
319 switch (nb) {
320 case 0:
321 break;
322 case 1:
323 val |= 0x01; /* 1 drive, ready for boot */
324 break;
325 case 2:
326 val |= 0x41; /* 2 drives, ready for boot */
327 break;
328 }
329 rtc_set_memory(rtc_state, REG_EQUIPMENT_BYTE, val);
330}
331
c0897e0c
MA
332typedef struct pc_cmos_init_late_arg {
333 ISADevice *rtc_state;
9139046c 334 BusState *idebus[2];
c0897e0c
MA
335} pc_cmos_init_late_arg;
336
b86f4613
LE
337typedef struct check_fdc_state {
338 ISADevice *floppy;
339 bool multiple;
340} CheckFdcState;
341
342static int check_fdc(Object *obj, void *opaque)
343{
344 CheckFdcState *state = opaque;
345 Object *fdc;
346 uint32_t iobase;
347 Error *local_err = NULL;
348
349 fdc = object_dynamic_cast(obj, TYPE_ISA_FDC);
350 if (!fdc) {
351 return 0;
352 }
353
354 iobase = object_property_get_int(obj, "iobase", &local_err);
355 if (local_err || iobase != 0x3f0) {
356 error_free(local_err);
357 return 0;
358 }
359
360 if (state->floppy) {
361 state->multiple = true;
362 } else {
363 state->floppy = ISA_DEVICE(obj);
364 }
365 return 0;
366}
367
368static const char * const fdc_container_path[] = {
369 "/unattached", "/peripheral", "/peripheral-anon"
370};
371
c0897e0c
MA
372static void pc_cmos_init_late(void *opaque)
373{
374 pc_cmos_init_late_arg *arg = opaque;
375 ISADevice *s = arg->rtc_state;
9139046c
MA
376 int16_t cylinders;
377 int8_t heads, sectors;
c0897e0c 378 int val;
2adc99b2 379 int i, trans;
b86f4613
LE
380 Object *container;
381 CheckFdcState state = { 0 };
c0897e0c 382
9139046c
MA
383 val = 0;
384 if (ide_get_geometry(arg->idebus[0], 0,
385 &cylinders, &heads, &sectors) >= 0) {
386 cmos_init_hd(s, 0x19, 0x1b, cylinders, heads, sectors);
387 val |= 0xf0;
388 }
389 if (ide_get_geometry(arg->idebus[0], 1,
390 &cylinders, &heads, &sectors) >= 0) {
391 cmos_init_hd(s, 0x1a, 0x24, cylinders, heads, sectors);
392 val |= 0x0f;
393 }
394 rtc_set_memory(s, 0x12, val);
c0897e0c
MA
395
396 val = 0;
397 for (i = 0; i < 4; i++) {
9139046c
MA
398 /* NOTE: ide_get_geometry() returns the physical
399 geometry. It is always such that: 1 <= sects <= 63, 1
400 <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
401 geometry can be different if a translation is done. */
402 if (ide_get_geometry(arg->idebus[i / 2], i % 2,
403 &cylinders, &heads, &sectors) >= 0) {
2adc99b2
MA
404 trans = ide_get_bios_chs_trans(arg->idebus[i / 2], i % 2) - 1;
405 assert((trans & ~3) == 0);
406 val |= trans << (i * 2);
c0897e0c
MA
407 }
408 }
409 rtc_set_memory(s, 0x39, val);
410
b86f4613
LE
411 /*
412 * Locate the FDC at IO address 0x3f0, and configure the CMOS registers
413 * accordingly.
414 */
415 for (i = 0; i < ARRAY_SIZE(fdc_container_path); i++) {
416 container = container_get(qdev_get_machine(), fdc_container_path[i]);
417 object_child_foreach(container, check_fdc, &state);
418 }
419
420 if (state.multiple) {
421 error_report("warning: multiple floppy disk controllers with "
422 "iobase=0x3f0 have been found;\n"
423 "the one being picked for CMOS setup might not reflect "
424 "your intent");
425 }
426 pc_cmos_init_floppy(s, state.floppy);
427
c0897e0c
MA
428 qemu_unregister_reset(pc_cmos_init_late, opaque);
429}
430
845773ab 431void pc_cmos_init(ram_addr_t ram_size, ram_addr_t above_4g_mem_size,
2d996150 432 const char *boot_device, MachineState *machine,
34d4260e 433 ISADevice *floppy, BusState *idebus0, BusState *idebus1,
63ffb564 434 ISADevice *s)
80cabfad 435{
7444ca4e 436 int val;
c0897e0c 437 static pc_cmos_init_late_arg arg;
2d996150 438 PCMachineState *pc_machine = PC_MACHINE(machine);
ddcd5531 439 Error *local_err = NULL;
b0a21b53 440
b0a21b53 441 /* various important CMOS locations needed by PC/Bochs bios */
80cabfad
FB
442
443 /* memory size */
e89001f7
MA
444 /* base memory (first MiB) */
445 val = MIN(ram_size / 1024, 640);
333190eb
FB
446 rtc_set_memory(s, 0x15, val);
447 rtc_set_memory(s, 0x16, val >> 8);
e89001f7
MA
448 /* extended memory (next 64MiB) */
449 if (ram_size > 1024 * 1024) {
450 val = (ram_size - 1024 * 1024) / 1024;
451 } else {
452 val = 0;
453 }
80cabfad
FB
454 if (val > 65535)
455 val = 65535;
b0a21b53
FB
456 rtc_set_memory(s, 0x17, val);
457 rtc_set_memory(s, 0x18, val >> 8);
458 rtc_set_memory(s, 0x30, val);
459 rtc_set_memory(s, 0x31, val >> 8);
e89001f7
MA
460 /* memory between 16MiB and 4GiB */
461 if (ram_size > 16 * 1024 * 1024) {
462 val = (ram_size - 16 * 1024 * 1024) / 65536;
463 } else {
9da98861 464 val = 0;
e89001f7 465 }
80cabfad
FB
466 if (val > 65535)
467 val = 65535;
b0a21b53
FB
468 rtc_set_memory(s, 0x34, val);
469 rtc_set_memory(s, 0x35, val >> 8);
e89001f7
MA
470 /* memory above 4GiB */
471 val = above_4g_mem_size / 65536;
472 rtc_set_memory(s, 0x5b, val);
473 rtc_set_memory(s, 0x5c, val >> 8);
474 rtc_set_memory(s, 0x5d, val >> 16);
3b46e624 475
298e01b6
AJ
476 /* set the number of CPU */
477 rtc_set_memory(s, 0x5f, smp_cpus - 1);
2d996150
GZ
478
479 object_property_add_link(OBJECT(machine), "rtc_state",
480 TYPE_ISA_DEVICE,
481 (Object **)&pc_machine->rtc,
482 object_property_allow_set_link,
483 OBJ_PROP_LINK_UNREF_ON_RELEASE, &error_abort);
484 object_property_set_link(OBJECT(machine), OBJECT(s),
485 "rtc_state", &error_abort);
298e01b6 486
ddcd5531
GA
487 set_boot_dev(s, boot_device, &local_err);
488 if (local_err) {
565f65d2 489 error_report_err(local_err);
28c5af54
JM
490 exit(1);
491 }
80cabfad 492
b0a21b53 493 val = 0;
b0a21b53
FB
494 val |= 0x02; /* FPU is there */
495 val |= 0x04; /* PS/2 mouse installed */
496 rtc_set_memory(s, REG_EQUIPMENT_BYTE, val);
497
b86f4613 498 /* hard drives and FDC */
c0897e0c 499 arg.rtc_state = s;
9139046c
MA
500 arg.idebus[0] = idebus0;
501 arg.idebus[1] = idebus1;
c0897e0c 502 qemu_register_reset(pc_cmos_init_late, &arg);
80cabfad
FB
503}
504
a0881c64
AF
505#define TYPE_PORT92 "port92"
506#define PORT92(obj) OBJECT_CHECK(Port92State, (obj), TYPE_PORT92)
507
4b78a802
BS
508/* port 92 stuff: could be split off */
509typedef struct Port92State {
a0881c64
AF
510 ISADevice parent_obj;
511
23af670e 512 MemoryRegion io;
4b78a802
BS
513 uint8_t outport;
514 qemu_irq *a20_out;
515} Port92State;
516
93ef4192
AG
517static void port92_write(void *opaque, hwaddr addr, uint64_t val,
518 unsigned size)
4b78a802
BS
519{
520 Port92State *s = opaque;
4700a316 521 int oldval = s->outport;
4b78a802 522
c5539cb4 523 DPRINTF("port92: write 0x%02" PRIx64 "\n", val);
4b78a802
BS
524 s->outport = val;
525 qemu_set_irq(*s->a20_out, (val >> 1) & 1);
4700a316 526 if ((val & 1) && !(oldval & 1)) {
4b78a802
BS
527 qemu_system_reset_request();
528 }
529}
530
93ef4192
AG
531static uint64_t port92_read(void *opaque, hwaddr addr,
532 unsigned size)
4b78a802
BS
533{
534 Port92State *s = opaque;
535 uint32_t ret;
536
537 ret = s->outport;
538 DPRINTF("port92: read 0x%02x\n", ret);
539 return ret;
540}
541
542static void port92_init(ISADevice *dev, qemu_irq *a20_out)
543{
a0881c64 544 Port92State *s = PORT92(dev);
4b78a802
BS
545
546 s->a20_out = a20_out;
547}
548
549static const VMStateDescription vmstate_port92_isa = {
550 .name = "port92",
551 .version_id = 1,
552 .minimum_version_id = 1,
d49805ae 553 .fields = (VMStateField[]) {
4b78a802
BS
554 VMSTATE_UINT8(outport, Port92State),
555 VMSTATE_END_OF_LIST()
556 }
557};
558
559static void port92_reset(DeviceState *d)
560{
a0881c64 561 Port92State *s = PORT92(d);
4b78a802
BS
562
563 s->outport &= ~1;
564}
565
23af670e 566static const MemoryRegionOps port92_ops = {
93ef4192
AG
567 .read = port92_read,
568 .write = port92_write,
569 .impl = {
570 .min_access_size = 1,
571 .max_access_size = 1,
572 },
573 .endianness = DEVICE_LITTLE_ENDIAN,
23af670e
RH
574};
575
db895a1e 576static void port92_initfn(Object *obj)
4b78a802 577{
db895a1e 578 Port92State *s = PORT92(obj);
4b78a802 579
1437c94b 580 memory_region_init_io(&s->io, OBJECT(s), &port92_ops, s, "port92", 1);
23af670e 581
4b78a802 582 s->outport = 0;
db895a1e
AF
583}
584
585static void port92_realizefn(DeviceState *dev, Error **errp)
586{
587 ISADevice *isadev = ISA_DEVICE(dev);
588 Port92State *s = PORT92(dev);
589
590 isa_register_ioport(isadev, &s->io, 0x92);
4b78a802
BS
591}
592
8f04ee08
AL
593static void port92_class_initfn(ObjectClass *klass, void *data)
594{
39bffca2 595 DeviceClass *dc = DEVICE_CLASS(klass);
db895a1e 596
db895a1e 597 dc->realize = port92_realizefn;
39bffca2
AL
598 dc->reset = port92_reset;
599 dc->vmsd = &vmstate_port92_isa;
f3b17640
MA
600 /*
601 * Reason: unlike ordinary ISA devices, this one needs additional
602 * wiring: its A20 output line needs to be wired up by
603 * port92_init().
604 */
605 dc->cannot_instantiate_with_device_add_yet = true;
8f04ee08
AL
606}
607
8c43a6f0 608static const TypeInfo port92_info = {
a0881c64 609 .name = TYPE_PORT92,
39bffca2
AL
610 .parent = TYPE_ISA_DEVICE,
611 .instance_size = sizeof(Port92State),
db895a1e 612 .instance_init = port92_initfn,
39bffca2 613 .class_init = port92_class_initfn,
4b78a802
BS
614};
615
83f7d43a 616static void port92_register_types(void)
4b78a802 617{
39bffca2 618 type_register_static(&port92_info);
4b78a802 619}
83f7d43a
AF
620
621type_init(port92_register_types)
4b78a802 622
956a3e6b 623static void handle_a20_line_change(void *opaque, int irq, int level)
59b8ad81 624{
cc36a7a2 625 X86CPU *cpu = opaque;
e1a23744 626
956a3e6b 627 /* XXX: send to all CPUs ? */
4b78a802 628 /* XXX: add logic to handle multiple A20 line sources */
cc36a7a2 629 x86_cpu_set_a20(cpu, level);
e1a23744
FB
630}
631
4c5b10b7
JS
632int e820_add_entry(uint64_t address, uint64_t length, uint32_t type)
633{
7d67110f 634 int index = le32_to_cpu(e820_reserve.count);
4c5b10b7
JS
635 struct e820_entry *entry;
636
7d67110f
GH
637 if (type != E820_RAM) {
638 /* old FW_CFG_E820_TABLE entry -- reservations only */
639 if (index >= E820_NR_ENTRIES) {
640 return -EBUSY;
641 }
642 entry = &e820_reserve.entry[index++];
643
644 entry->address = cpu_to_le64(address);
645 entry->length = cpu_to_le64(length);
646 entry->type = cpu_to_le32(type);
647
648 e820_reserve.count = cpu_to_le32(index);
649 }
4c5b10b7 650
7d67110f 651 /* new "etc/e820" file -- include ram too */
ab3ad07f 652 e820_table = g_renew(struct e820_entry, e820_table, e820_entries + 1);
7d67110f
GH
653 e820_table[e820_entries].address = cpu_to_le64(address);
654 e820_table[e820_entries].length = cpu_to_le64(length);
655 e820_table[e820_entries].type = cpu_to_le32(type);
656 e820_entries++;
4c5b10b7 657
7d67110f 658 return e820_entries;
4c5b10b7
JS
659}
660
7bf8ef19
GS
661int e820_get_num_entries(void)
662{
663 return e820_entries;
664}
665
666bool e820_get_entry(int idx, uint32_t type, uint64_t *address, uint64_t *length)
667{
668 if (idx < e820_entries && e820_table[idx].type == cpu_to_le32(type)) {
669 *address = le64_to_cpu(e820_table[idx].address);
670 *length = le64_to_cpu(e820_table[idx].length);
671 return true;
672 }
673 return false;
674}
675
54a40293
EH
676/* Enables contiguous-apic-ID mode, for compatibility */
677static bool compat_apic_id_mode;
678
679void enable_compat_apic_id_mode(void)
680{
681 compat_apic_id_mode = true;
682}
683
684/* Calculates initial APIC ID for a specific CPU index
685 *
686 * Currently we need to be able to calculate the APIC ID from the CPU index
687 * alone (without requiring a CPU object), as the QEMU<->Seabios interfaces have
688 * no concept of "CPU index", and the NUMA tables on fw_cfg need the APIC ID of
689 * all CPUs up to max_cpus.
690 */
691static uint32_t x86_cpu_apic_id_from_index(unsigned int cpu_index)
692{
693 uint32_t correct_id;
694 static bool warned;
695
696 correct_id = x86_apicid_from_cpu_idx(smp_cores, smp_threads, cpu_index);
697 if (compat_apic_id_mode) {
b1c12027 698 if (cpu_index != correct_id && !warned && !qtest_enabled()) {
54a40293
EH
699 error_report("APIC IDs set in compatibility mode, "
700 "CPU topology won't match the configuration");
701 warned = true;
702 }
703 return cpu_index;
704 } else {
705 return correct_id;
706 }
707}
708
1d934e89
EH
709/* Calculates the limit to CPU APIC ID values
710 *
711 * This function returns the limit for the APIC ID value, so that all
712 * CPU APIC IDs are < pc_apic_id_limit().
713 *
714 * This is used for FW_CFG_MAX_CPUS. See comments on bochs_bios_init().
715 */
716static unsigned int pc_apic_id_limit(unsigned int max_cpus)
717{
718 return x86_cpu_apic_id_from_index(max_cpus - 1) + 1;
719}
720
a88b362c 721static FWCfgState *bochs_bios_init(void)
80cabfad 722{
a88b362c 723 FWCfgState *fw_cfg;
c97294ec
GS
724 uint8_t *smbios_tables, *smbios_anchor;
725 size_t smbios_tables_len, smbios_anchor_len;
11c2fd3e
AL
726 uint64_t *numa_fw_cfg;
727 int i, j;
1d934e89 728 unsigned int apic_id_limit = pc_apic_id_limit(max_cpus);
3cce6243 729
66708822 730 fw_cfg = fw_cfg_init_io(BIOS_CFG_IOPORT);
1d934e89
EH
731 /* FW_CFG_MAX_CPUS is a bit confusing/problematic on x86:
732 *
733 * SeaBIOS needs FW_CFG_MAX_CPUS for CPU hotplug, but the CPU hotplug
734 * QEMU<->SeaBIOS interface is not based on the "CPU index", but on the APIC
735 * ID of hotplugged CPUs[1]. This means that FW_CFG_MAX_CPUS is not the
736 * "maximum number of CPUs", but the "limit to the APIC ID values SeaBIOS
737 * may see".
738 *
739 * So, this means we must not use max_cpus, here, but the maximum possible
740 * APIC ID value, plus one.
741 *
742 * [1] The only kind of "CPU identifier" used between SeaBIOS and QEMU is
743 * the APIC ID, not the "CPU index"
744 */
745 fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)apic_id_limit);
905fdcb5 746 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
089da572
MA
747 fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES,
748 acpi_tables, acpi_tables_len);
9b5b76d4 749 fw_cfg_add_i32(fw_cfg, FW_CFG_IRQ0_OVERRIDE, kvm_allows_irq0_override());
b6f6e3d3 750
c97294ec
GS
751 smbios_tables = smbios_get_table_legacy(&smbios_tables_len);
752 if (smbios_tables) {
b6f6e3d3 753 fw_cfg_add_bytes(fw_cfg, FW_CFG_SMBIOS_ENTRIES,
c97294ec
GS
754 smbios_tables, smbios_tables_len);
755 }
756
757 smbios_get_tables(&smbios_tables, &smbios_tables_len,
758 &smbios_anchor, &smbios_anchor_len);
759 if (smbios_anchor) {
760 fw_cfg_add_file(fw_cfg, "etc/smbios/smbios-tables",
761 smbios_tables, smbios_tables_len);
762 fw_cfg_add_file(fw_cfg, "etc/smbios/smbios-anchor",
763 smbios_anchor, smbios_anchor_len);
764 }
765
089da572 766 fw_cfg_add_bytes(fw_cfg, FW_CFG_E820_TABLE,
7d67110f
GH
767 &e820_reserve, sizeof(e820_reserve));
768 fw_cfg_add_file(fw_cfg, "etc/e820", e820_table,
769 sizeof(struct e820_entry) * e820_entries);
11c2fd3e 770
089da572 771 fw_cfg_add_bytes(fw_cfg, FW_CFG_HPET, &hpet_cfg, sizeof(hpet_cfg));
11c2fd3e
AL
772 /* allocate memory for the NUMA channel: one (64bit) word for the number
773 * of nodes, one word for each VCPU->node and one word for each node to
774 * hold the amount of memory.
775 */
1d934e89 776 numa_fw_cfg = g_new0(uint64_t, 1 + apic_id_limit + nb_numa_nodes);
11c2fd3e 777 numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes);
991dfefd 778 for (i = 0; i < max_cpus; i++) {
1d934e89
EH
779 unsigned int apic_id = x86_cpu_apic_id_from_index(i);
780 assert(apic_id < apic_id_limit);
11c2fd3e 781 for (j = 0; j < nb_numa_nodes; j++) {
8c85901e 782 if (test_bit(i, numa_info[j].node_cpu)) {
1d934e89 783 numa_fw_cfg[apic_id + 1] = cpu_to_le64(j);
11c2fd3e
AL
784 break;
785 }
786 }
787 }
788 for (i = 0; i < nb_numa_nodes; i++) {
8c85901e 789 numa_fw_cfg[apic_id_limit + 1 + i] = cpu_to_le64(numa_info[i].node_mem);
11c2fd3e 790 }
089da572 791 fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, numa_fw_cfg,
1d934e89
EH
792 (1 + apic_id_limit + nb_numa_nodes) *
793 sizeof(*numa_fw_cfg));
bf483392
AG
794
795 return fw_cfg;
80cabfad
FB
796}
797
642a4f96
TS
798static long get_file_size(FILE *f)
799{
800 long where, size;
801
802 /* XXX: on Unix systems, using fstat() probably makes more sense */
803
804 where = ftell(f);
805 fseek(f, 0, SEEK_END);
806 size = ftell(f);
807 fseek(f, where, SEEK_SET);
808
809 return size;
810}
811
a88b362c 812static void load_linux(FWCfgState *fw_cfg,
4fc9af53 813 const char *kernel_filename,
0f9d76e5
LG
814 const char *initrd_filename,
815 const char *kernel_cmdline,
a8170e5e 816 hwaddr max_ram_size)
642a4f96
TS
817{
818 uint16_t protocol;
5cea8590 819 int setup_size, kernel_size, initrd_size = 0, cmdline_size;
642a4f96 820 uint32_t initrd_max;
57a46d05 821 uint8_t header[8192], *setup, *kernel, *initrd_data;
a8170e5e 822 hwaddr real_addr, prot_addr, cmdline_addr, initrd_addr = 0;
45a50b16 823 FILE *f;
bf4e5d92 824 char *vmode;
642a4f96
TS
825
826 /* Align to 16 bytes as a paranoia measure */
827 cmdline_size = (strlen(kernel_cmdline)+16) & ~15;
828
829 /* load the kernel header */
830 f = fopen(kernel_filename, "rb");
831 if (!f || !(kernel_size = get_file_size(f)) ||
0f9d76e5
LG
832 fread(header, 1, MIN(ARRAY_SIZE(header), kernel_size), f) !=
833 MIN(ARRAY_SIZE(header), kernel_size)) {
834 fprintf(stderr, "qemu: could not load kernel '%s': %s\n",
835 kernel_filename, strerror(errno));
836 exit(1);
642a4f96
TS
837 }
838
839 /* kernel protocol version */
bc4edd79 840#if 0
642a4f96 841 fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202));
bc4edd79 842#endif
0f9d76e5
LG
843 if (ldl_p(header+0x202) == 0x53726448) {
844 protocol = lduw_p(header+0x206);
845 } else {
846 /* This looks like a multiboot kernel. If it is, let's stop
847 treating it like a Linux kernel. */
52001445 848 if (load_multiboot(fw_cfg, f, kernel_filename, initrd_filename,
0f9d76e5 849 kernel_cmdline, kernel_size, header)) {
82663ee2 850 return;
0f9d76e5
LG
851 }
852 protocol = 0;
f16408df 853 }
642a4f96
TS
854
855 if (protocol < 0x200 || !(header[0x211] & 0x01)) {
0f9d76e5
LG
856 /* Low kernel */
857 real_addr = 0x90000;
858 cmdline_addr = 0x9a000 - cmdline_size;
859 prot_addr = 0x10000;
642a4f96 860 } else if (protocol < 0x202) {
0f9d76e5
LG
861 /* High but ancient kernel */
862 real_addr = 0x90000;
863 cmdline_addr = 0x9a000 - cmdline_size;
864 prot_addr = 0x100000;
642a4f96 865 } else {
0f9d76e5
LG
866 /* High and recent kernel */
867 real_addr = 0x10000;
868 cmdline_addr = 0x20000;
869 prot_addr = 0x100000;
642a4f96
TS
870 }
871
bc4edd79 872#if 0
642a4f96 873 fprintf(stderr,
0f9d76e5
LG
874 "qemu: real_addr = 0x" TARGET_FMT_plx "\n"
875 "qemu: cmdline_addr = 0x" TARGET_FMT_plx "\n"
876 "qemu: prot_addr = 0x" TARGET_FMT_plx "\n",
877 real_addr,
878 cmdline_addr,
879 prot_addr);
bc4edd79 880#endif
642a4f96
TS
881
882 /* highest address for loading the initrd */
0f9d76e5
LG
883 if (protocol >= 0x203) {
884 initrd_max = ldl_p(header+0x22c);
885 } else {
886 initrd_max = 0x37ffffff;
887 }
642a4f96 888
927766c7
MT
889 if (initrd_max >= max_ram_size - acpi_data_size) {
890 initrd_max = max_ram_size - acpi_data_size - 1;
891 }
642a4f96 892
57a46d05
AG
893 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_ADDR, cmdline_addr);
894 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, strlen(kernel_cmdline)+1);
96f80586 895 fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, kernel_cmdline);
642a4f96
TS
896
897 if (protocol >= 0x202) {
0f9d76e5 898 stl_p(header+0x228, cmdline_addr);
642a4f96 899 } else {
0f9d76e5
LG
900 stw_p(header+0x20, 0xA33F);
901 stw_p(header+0x22, cmdline_addr-real_addr);
642a4f96
TS
902 }
903
bf4e5d92
PT
904 /* handle vga= parameter */
905 vmode = strstr(kernel_cmdline, "vga=");
906 if (vmode) {
907 unsigned int video_mode;
908 /* skip "vga=" */
909 vmode += 4;
910 if (!strncmp(vmode, "normal", 6)) {
911 video_mode = 0xffff;
912 } else if (!strncmp(vmode, "ext", 3)) {
913 video_mode = 0xfffe;
914 } else if (!strncmp(vmode, "ask", 3)) {
915 video_mode = 0xfffd;
916 } else {
917 video_mode = strtol(vmode, NULL, 0);
918 }
919 stw_p(header+0x1fa, video_mode);
920 }
921
642a4f96 922 /* loader type */
5cbdb3a3 923 /* High nybble = B reserved for QEMU; low nybble is revision number.
642a4f96
TS
924 If this code is substantially changed, you may want to consider
925 incrementing the revision. */
0f9d76e5
LG
926 if (protocol >= 0x200) {
927 header[0x210] = 0xB0;
928 }
642a4f96
TS
929 /* heap */
930 if (protocol >= 0x201) {
0f9d76e5
LG
931 header[0x211] |= 0x80; /* CAN_USE_HEAP */
932 stw_p(header+0x224, cmdline_addr-real_addr-0x200);
642a4f96
TS
933 }
934
935 /* load initrd */
936 if (initrd_filename) {
0f9d76e5
LG
937 if (protocol < 0x200) {
938 fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n");
939 exit(1);
940 }
642a4f96 941
0f9d76e5 942 initrd_size = get_image_size(initrd_filename);
d6fa4b77 943 if (initrd_size < 0) {
7454e51d
MT
944 fprintf(stderr, "qemu: error reading initrd %s: %s\n",
945 initrd_filename, strerror(errno));
d6fa4b77
MK
946 exit(1);
947 }
948
45a50b16 949 initrd_addr = (initrd_max-initrd_size) & ~4095;
57a46d05 950
7267c094 951 initrd_data = g_malloc(initrd_size);
57a46d05
AG
952 load_image(initrd_filename, initrd_data);
953
954 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
955 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
956 fw_cfg_add_bytes(fw_cfg, FW_CFG_INITRD_DATA, initrd_data, initrd_size);
642a4f96 957
0f9d76e5
LG
958 stl_p(header+0x218, initrd_addr);
959 stl_p(header+0x21c, initrd_size);
642a4f96
TS
960 }
961
45a50b16 962 /* load kernel and setup */
642a4f96 963 setup_size = header[0x1f1];
0f9d76e5
LG
964 if (setup_size == 0) {
965 setup_size = 4;
966 }
642a4f96 967 setup_size = (setup_size+1)*512;
45a50b16 968 kernel_size -= setup_size;
642a4f96 969
7267c094
AL
970 setup = g_malloc(setup_size);
971 kernel = g_malloc(kernel_size);
45a50b16 972 fseek(f, 0, SEEK_SET);
5a41ecc5
KS
973 if (fread(setup, 1, setup_size, f) != setup_size) {
974 fprintf(stderr, "fread() failed\n");
975 exit(1);
976 }
977 if (fread(kernel, 1, kernel_size, f) != kernel_size) {
978 fprintf(stderr, "fread() failed\n");
979 exit(1);
980 }
642a4f96 981 fclose(f);
45a50b16 982 memcpy(setup, header, MIN(sizeof(header), setup_size));
57a46d05
AG
983
984 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, prot_addr);
985 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
986 fw_cfg_add_bytes(fw_cfg, FW_CFG_KERNEL_DATA, kernel, kernel_size);
987
988 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_ADDR, real_addr);
989 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_SIZE, setup_size);
990 fw_cfg_add_bytes(fw_cfg, FW_CFG_SETUP_DATA, setup, setup_size);
991
2e55e842
GN
992 option_rom[nb_option_roms].name = "linuxboot.bin";
993 option_rom[nb_option_roms].bootindex = 0;
57a46d05 994 nb_option_roms++;
642a4f96
TS
995}
996
b41a2cd1
FB
997#define NE2000_NB_MAX 6
998
675d6f82
BS
999static const int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360,
1000 0x280, 0x380 };
1001static const int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
b41a2cd1 1002
48a18b3c 1003void pc_init_ne2k_isa(ISABus *bus, NICInfo *nd)
a41b2ff2
PB
1004{
1005 static int nb_ne2k = 0;
1006
1007 if (nb_ne2k == NE2000_NB_MAX)
1008 return;
48a18b3c 1009 isa_ne2000_init(bus, ne2000_io[nb_ne2k],
9453c5bc 1010 ne2000_irq[nb_ne2k], nd);
a41b2ff2
PB
1011 nb_ne2k++;
1012}
1013
92a16d7a 1014DeviceState *cpu_get_current_apic(void)
0e26b7b8 1015{
4917cf44
AF
1016 if (current_cpu) {
1017 X86CPU *cpu = X86_CPU(current_cpu);
02e51483 1018 return cpu->apic_state;
0e26b7b8
BS
1019 } else {
1020 return NULL;
1021 }
1022}
1023
845773ab 1024void pc_acpi_smi_interrupt(void *opaque, int irq, int level)
53b67b30 1025{
c3affe56 1026 X86CPU *cpu = opaque;
53b67b30
BS
1027
1028 if (level) {
c3affe56 1029 cpu_interrupt(CPU(cpu), CPU_INTERRUPT_SMI);
53b67b30
BS
1030 }
1031}
1032
62fc403f
IM
1033static X86CPU *pc_new_cpu(const char *cpu_model, int64_t apic_id,
1034 DeviceState *icc_bridge, Error **errp)
31050930 1035{
e1570d00 1036 X86CPU *cpu = NULL;
31050930
IM
1037 Error *local_err = NULL;
1038
e1570d00
EH
1039 if (icc_bridge == NULL) {
1040 error_setg(&local_err, "Invalid icc-bridge value");
1041 goto out;
1042 }
1043
1044 cpu = cpu_x86_create(cpu_model, &local_err);
cd7b87ff 1045 if (local_err != NULL) {
e1570d00 1046 goto out;
31050930
IM
1047 }
1048
e1570d00 1049 qdev_set_parent_bus(DEVICE(cpu), qdev_get_child_bus(icc_bridge, "icc"));
e1570d00 1050
31050930
IM
1051 object_property_set_int(OBJECT(cpu), apic_id, "apic-id", &local_err);
1052 object_property_set_bool(OBJECT(cpu), true, "realized", &local_err);
1053
e1570d00 1054out:
31050930 1055 if (local_err) {
31050930 1056 error_propagate(errp, local_err);
cd7b87ff
AF
1057 object_unref(OBJECT(cpu));
1058 cpu = NULL;
31050930
IM
1059 }
1060 return cpu;
1061}
1062
c649983b
IM
1063static const char *current_cpu_model;
1064
1065void pc_hot_add_cpu(const int64_t id, Error **errp)
1066{
1067 DeviceState *icc_bridge;
0e3bd562 1068 X86CPU *cpu;
c649983b 1069 int64_t apic_id = x86_cpu_apic_id_from_index(id);
0e3bd562 1070 Error *local_err = NULL;
c649983b 1071
8de433cb
IM
1072 if (id < 0) {
1073 error_setg(errp, "Invalid CPU id: %" PRIi64, id);
1074 return;
1075 }
1076
c649983b
IM
1077 if (cpu_exists(apic_id)) {
1078 error_setg(errp, "Unable to add CPU: %" PRIi64
1079 ", it already exists", id);
1080 return;
1081 }
1082
1083 if (id >= max_cpus) {
1084 error_setg(errp, "Unable to add CPU: %" PRIi64
1085 ", max allowed: %d", id, max_cpus - 1);
1086 return;
1087 }
1088
5ff020b7
EH
1089 if (apic_id >= ACPI_CPU_HOTPLUG_ID_LIMIT) {
1090 error_setg(errp, "Unable to add CPU: %" PRIi64
1091 ", resulting APIC ID (%" PRIi64 ") is too large",
1092 id, apic_id);
1093 return;
1094 }
1095
c649983b
IM
1096 icc_bridge = DEVICE(object_resolve_path_type("icc-bridge",
1097 TYPE_ICC_BRIDGE, NULL));
0e3bd562
AF
1098 cpu = pc_new_cpu(current_cpu_model, apic_id, icc_bridge, &local_err);
1099 if (local_err) {
1100 error_propagate(errp, local_err);
1101 return;
1102 }
1103 object_unref(OBJECT(cpu));
c649983b
IM
1104}
1105
62fc403f 1106void pc_cpus_init(const char *cpu_model, DeviceState *icc_bridge)
70166477
IY
1107{
1108 int i;
53a89e26 1109 X86CPU *cpu = NULL;
31050930 1110 Error *error = NULL;
f03bd716 1111 unsigned long apic_id_limit;
70166477
IY
1112
1113 /* init CPUs */
1114 if (cpu_model == NULL) {
1115#ifdef TARGET_X86_64
1116 cpu_model = "qemu64";
1117#else
1118 cpu_model = "qemu32";
1119#endif
1120 }
c649983b 1121 current_cpu_model = cpu_model;
70166477 1122
f03bd716
EH
1123 apic_id_limit = pc_apic_id_limit(max_cpus);
1124 if (apic_id_limit > ACPI_CPU_HOTPLUG_ID_LIMIT) {
1125 error_report("max_cpus is too large. APIC ID of last CPU is %lu",
1126 apic_id_limit - 1);
1127 exit(1);
1128 }
1129
bdeec802 1130 for (i = 0; i < smp_cpus; i++) {
53a89e26
IM
1131 cpu = pc_new_cpu(cpu_model, x86_cpu_apic_id_from_index(i),
1132 icc_bridge, &error);
31050930 1133 if (error) {
565f65d2 1134 error_report_err(error);
bdeec802
IM
1135 exit(1);
1136 }
0e3bd562 1137 object_unref(OBJECT(cpu));
70166477 1138 }
53a89e26
IM
1139
1140 /* map APIC MMIO area if CPU has APIC */
02e51483 1141 if (cpu && cpu->apic_state) {
53a89e26
IM
1142 /* XXX: what if the base changes? */
1143 sysbus_mmio_map_overlap(SYS_BUS_DEVICE(icc_bridge), 0,
1144 APIC_DEFAULT_ADDRESS, 0x1000);
1145 }
c97294ec
GS
1146
1147 /* tell smbios about cpuid version and features */
1148 smbios_set_cpuid(cpu->env.cpuid_version, cpu->env.features[FEAT_1_EDX]);
70166477
IY
1149}
1150
f8c457b8
MT
1151/* pci-info ROM file. Little endian format */
1152typedef struct PcRomPciInfo {
1153 uint64_t w32_min;
1154 uint64_t w32_max;
1155 uint64_t w64_min;
1156 uint64_t w64_max;
1157} PcRomPciInfo;
1158
3459a625
MT
1159typedef struct PcGuestInfoState {
1160 PcGuestInfo info;
1161 Notifier machine_done;
1162} PcGuestInfoState;
1163
1164static
1165void pc_guest_info_machine_done(Notifier *notifier, void *data)
1166{
1167 PcGuestInfoState *guest_info_state = container_of(notifier,
1168 PcGuestInfoState,
1169 machine_done);
2118196b
MA
1170 PCIBus *bus = find_i440fx();
1171
1172 if (bus) {
1173 int extra_hosts = 0;
1174
1175 QLIST_FOREACH(bus, &bus->child, sibling) {
1176 /* look for expander root buses */
1177 if (pci_bus_is_root(bus)) {
1178 extra_hosts++;
1179 }
1180 }
1181 if (extra_hosts && guest_info_state->info.fw_cfg) {
1182 uint64_t *val = g_malloc(sizeof(*val));
1183 *val = cpu_to_le64(extra_hosts);
1184 fw_cfg_add_file(guest_info_state->info.fw_cfg,
1185 "etc/extra-pci-roots", val, sizeof(*val));
1186 }
1187 }
1188
72c194f7 1189 acpi_setup(&guest_info_state->info);
3459a625
MT
1190}
1191
1192PcGuestInfo *pc_guest_info_init(ram_addr_t below_4g_mem_size,
1193 ram_addr_t above_4g_mem_size)
1194{
1195 PcGuestInfoState *guest_info_state = g_malloc0(sizeof *guest_info_state);
1196 PcGuestInfo *guest_info = &guest_info_state->info;
b20c9bd5
MT
1197 int i, j;
1198
f30ee8a9 1199 guest_info->ram_size_below_4g = below_4g_mem_size;
b20c9bd5
MT
1200 guest_info->ram_size = below_4g_mem_size + above_4g_mem_size;
1201 guest_info->apic_id_limit = pc_apic_id_limit(max_cpus);
1202 guest_info->apic_xrupt_override = kvm_allows_irq0_override();
1203 guest_info->numa_nodes = nb_numa_nodes;
8c85901e 1204 guest_info->node_mem = g_malloc0(guest_info->numa_nodes *
b20c9bd5 1205 sizeof *guest_info->node_mem);
8c85901e
WG
1206 for (i = 0; i < nb_numa_nodes; i++) {
1207 guest_info->node_mem[i] = numa_info[i].node_mem;
1208 }
1209
b20c9bd5
MT
1210 guest_info->node_cpu = g_malloc0(guest_info->apic_id_limit *
1211 sizeof *guest_info->node_cpu);
1212
1213 for (i = 0; i < max_cpus; i++) {
1214 unsigned int apic_id = x86_cpu_apic_id_from_index(i);
1215 assert(apic_id < guest_info->apic_id_limit);
1216 for (j = 0; j < nb_numa_nodes; j++) {
8c85901e 1217 if (test_bit(i, numa_info[j].node_cpu)) {
b20c9bd5
MT
1218 guest_info->node_cpu[apic_id] = j;
1219 break;
1220 }
1221 }
1222 }
3459a625 1223
3459a625
MT
1224 guest_info_state->machine_done.notify = pc_guest_info_machine_done;
1225 qemu_add_machine_init_done_notifier(&guest_info_state->machine_done);
1226 return guest_info;
1227}
1228
83d08f26
MT
1229/* setup pci memory address space mapping into system address space */
1230void pc_pci_as_mapping_init(Object *owner, MemoryRegion *system_memory,
1231 MemoryRegion *pci_address_space)
39848901 1232{
83d08f26
MT
1233 /* Set to lower priority than RAM */
1234 memory_region_add_subregion_overlap(system_memory, 0x0,
1235 pci_address_space, -1);
39848901
IM
1236}
1237
f7e4dd6c
GH
1238void pc_acpi_init(const char *default_dsdt)
1239{
c5a98cf3 1240 char *filename;
f7e4dd6c
GH
1241
1242 if (acpi_tables != NULL) {
1243 /* manually set via -acpitable, leave it alone */
1244 return;
1245 }
1246
1247 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, default_dsdt);
1248 if (filename == NULL) {
1249 fprintf(stderr, "WARNING: failed to find %s\n", default_dsdt);
c5a98cf3 1250 } else {
5bdb59a2
MA
1251 QemuOpts *opts = qemu_opts_create(qemu_find_opts("acpi"), NULL, 0,
1252 &error_abort);
c5a98cf3 1253 Error *err = NULL;
f7e4dd6c 1254
5bdb59a2 1255 qemu_opt_set(opts, "file", filename, &error_abort);
0c764a9d 1256
1a4b2666 1257 acpi_table_add_builtin(opts, &err);
c5a98cf3 1258 if (err) {
4a44d85e
SA
1259 error_report("WARNING: failed to load %s: %s", filename,
1260 error_get_pretty(err));
c5a98cf3
LE
1261 error_free(err);
1262 }
c5a98cf3 1263 g_free(filename);
f7e4dd6c 1264 }
f7e4dd6c
GH
1265}
1266
b33a5bbf
CL
1267FWCfgState *xen_load_linux(const char *kernel_filename,
1268 const char *kernel_cmdline,
1269 const char *initrd_filename,
1270 ram_addr_t below_4g_mem_size,
1271 PcGuestInfo *guest_info)
1272{
1273 int i;
1274 FWCfgState *fw_cfg;
1275
1276 assert(kernel_filename != NULL);
1277
66708822 1278 fw_cfg = fw_cfg_init_io(BIOS_CFG_IOPORT);
b33a5bbf
CL
1279 rom_set_fw(fw_cfg);
1280
1281 load_linux(fw_cfg, kernel_filename, initrd_filename,
1282 kernel_cmdline, below_4g_mem_size);
1283 for (i = 0; i < nb_option_roms; i++) {
1284 assert(!strcmp(option_rom[i].name, "linuxboot.bin") ||
1285 !strcmp(option_rom[i].name, "multiboot.bin"));
1286 rom_add_option(option_rom[i].name, option_rom[i].bootindex);
1287 }
1288 guest_info->fw_cfg = fw_cfg;
1289 return fw_cfg;
1290}
1291
9521d42b
PB
1292FWCfgState *pc_memory_init(MachineState *machine,
1293 MemoryRegion *system_memory,
a88b362c
LE
1294 ram_addr_t below_4g_mem_size,
1295 ram_addr_t above_4g_mem_size,
1296 MemoryRegion *rom_memory,
3459a625
MT
1297 MemoryRegion **ram_memory,
1298 PcGuestInfo *guest_info)
80cabfad 1299{
cbc5b5f3
JJ
1300 int linux_boot, i;
1301 MemoryRegion *ram, *option_rom_mr;
00cb2a99 1302 MemoryRegion *ram_below_4g, *ram_above_4g;
a88b362c 1303 FWCfgState *fw_cfg;
619d11e4 1304 PCMachineState *pcms = PC_MACHINE(machine);
d592d303 1305
9521d42b
PB
1306 assert(machine->ram_size == below_4g_mem_size + above_4g_mem_size);
1307
1308 linux_boot = (machine->kernel_filename != NULL);
80cabfad 1309
00cb2a99 1310 /* Allocate RAM. We allocate it as a single memory region and use
66a0a2cb 1311 * aliases to address portions of it, mostly for backwards compatibility
00cb2a99
AK
1312 * with older qemus that used qemu_ram_alloc().
1313 */
7267c094 1314 ram = g_malloc(sizeof(*ram));
9521d42b
PB
1315 memory_region_allocate_system_memory(ram, NULL, "pc.ram",
1316 machine->ram_size);
ae0a5466 1317 *ram_memory = ram;
7267c094 1318 ram_below_4g = g_malloc(sizeof(*ram_below_4g));
2c9b15ca 1319 memory_region_init_alias(ram_below_4g, NULL, "ram-below-4g", ram,
00cb2a99
AK
1320 0, below_4g_mem_size);
1321 memory_region_add_subregion(system_memory, 0, ram_below_4g);
7db16f24 1322 e820_add_entry(0, below_4g_mem_size, E820_RAM);
bbe80adf 1323 if (above_4g_mem_size > 0) {
7267c094 1324 ram_above_4g = g_malloc(sizeof(*ram_above_4g));
2c9b15ca 1325 memory_region_init_alias(ram_above_4g, NULL, "ram-above-4g", ram,
00cb2a99
AK
1326 below_4g_mem_size, above_4g_mem_size);
1327 memory_region_add_subregion(system_memory, 0x100000000ULL,
1328 ram_above_4g);
0624c7f9 1329 e820_add_entry(0x100000000ULL, above_4g_mem_size, E820_RAM);
bbe80adf 1330 }
82b36dc3 1331
ca8336f3
IM
1332 if (!guest_info->has_reserved_memory &&
1333 (machine->ram_slots ||
9521d42b 1334 (machine->maxram_size > machine->ram_size))) {
ca8336f3
IM
1335 MachineClass *mc = MACHINE_GET_CLASS(machine);
1336
1337 error_report("\"-memory 'slots|maxmem'\" is not supported by: %s",
1338 mc->name);
1339 exit(EXIT_FAILURE);
1340 }
1341
619d11e4 1342 /* initialize hotplug memory address space */
de268e13 1343 if (guest_info->has_reserved_memory &&
9521d42b 1344 (machine->ram_size < machine->maxram_size)) {
619d11e4 1345 ram_addr_t hotplug_mem_size =
9521d42b 1346 machine->maxram_size - machine->ram_size;
619d11e4 1347
a0cc8856
IM
1348 if (machine->ram_slots > ACPI_MAX_RAM_SLOTS) {
1349 error_report("unsupported amount of memory slots: %"PRIu64,
1350 machine->ram_slots);
1351 exit(EXIT_FAILURE);
1352 }
1353
f2c38522
PK
1354 if (QEMU_ALIGN_UP(machine->maxram_size,
1355 TARGET_PAGE_SIZE) != machine->maxram_size) {
1356 error_report("maximum memory size must by aligned to multiple of "
1357 "%d bytes", TARGET_PAGE_SIZE);
1358 exit(EXIT_FAILURE);
1359 }
1360
a7d69ff1 1361 pcms->hotplug_memory.base =
619d11e4
IM
1362 ROUND_UP(0x100000000ULL + above_4g_mem_size, 1ULL << 30);
1363
085f8e88
IM
1364 if (pcms->enforce_aligned_dimm) {
1365 /* size hotplug region assuming 1G page max alignment per slot */
1366 hotplug_mem_size += (1ULL << 30) * machine->ram_slots;
1367 }
1368
a7d69ff1 1369 if ((pcms->hotplug_memory.base + hotplug_mem_size) <
619d11e4
IM
1370 hotplug_mem_size) {
1371 error_report("unsupported amount of maximum memory: " RAM_ADDR_FMT,
1372 machine->maxram_size);
1373 exit(EXIT_FAILURE);
1374 }
1375
a7d69ff1 1376 memory_region_init(&pcms->hotplug_memory.mr, OBJECT(pcms),
619d11e4 1377 "hotplug-memory", hotplug_mem_size);
a7d69ff1
BR
1378 memory_region_add_subregion(system_memory, pcms->hotplug_memory.base,
1379 &pcms->hotplug_memory.mr);
619d11e4 1380 }
cbc5b5f3
JJ
1381
1382 /* Initialize PC system firmware */
6dd2a5c9 1383 pc_system_firmware_init(rom_memory, guest_info->isapc_ram_fw);
00cb2a99 1384
7267c094 1385 option_rom_mr = g_malloc(sizeof(*option_rom_mr));
49946538
HT
1386 memory_region_init_ram(option_rom_mr, NULL, "pc.rom", PC_ROM_SIZE,
1387 &error_abort);
c5705a77 1388 vmstate_register_ram_global(option_rom_mr);
4463aee6 1389 memory_region_add_subregion_overlap(rom_memory,
00cb2a99
AK
1390 PC_ROM_MIN_VGA,
1391 option_rom_mr,
1392 1);
f753ff16 1393
bf483392 1394 fw_cfg = bochs_bios_init();
8832cb80 1395 rom_set_fw(fw_cfg);
1d108d97 1396
a7d69ff1 1397 if (guest_info->has_reserved_memory && pcms->hotplug_memory.base) {
de268e13 1398 uint64_t *val = g_malloc(sizeof(*val));
a7d69ff1 1399 *val = cpu_to_le64(ROUND_UP(pcms->hotplug_memory.base, 0x1ULL << 30));
de268e13
IM
1400 fw_cfg_add_file(fw_cfg, "etc/reserved-memory-end", val, sizeof(*val));
1401 }
1402
f753ff16 1403 if (linux_boot) {
9521d42b
PB
1404 load_linux(fw_cfg, machine->kernel_filename, machine->initrd_filename,
1405 machine->kernel_cmdline, below_4g_mem_size);
f753ff16
PB
1406 }
1407
1408 for (i = 0; i < nb_option_roms; i++) {
2e55e842 1409 rom_add_option(option_rom[i].name, option_rom[i].bootindex);
406c8df3 1410 }
3459a625 1411 guest_info->fw_cfg = fw_cfg;
459ae5ea 1412 return fw_cfg;
3d53f5c3
IY
1413}
1414
0b0cc076 1415qemu_irq pc_allocate_cpu_irq(void)
845773ab 1416{
0b0cc076 1417 return qemu_allocate_irq(pic_irq_request, NULL, 0);
845773ab
IY
1418}
1419
48a18b3c 1420DeviceState *pc_vga_init(ISABus *isa_bus, PCIBus *pci_bus)
765d7908 1421{
ad6d45fa
AL
1422 DeviceState *dev = NULL;
1423
16094b75
AJ
1424 if (pci_bus) {
1425 PCIDevice *pcidev = pci_vga_init(pci_bus);
1426 dev = pcidev ? &pcidev->qdev : NULL;
1427 } else if (isa_bus) {
1428 ISADevice *isadev = isa_vga_init(isa_bus);
4a17cc4f 1429 dev = isadev ? DEVICE(isadev) : NULL;
765d7908 1430 }
ad6d45fa 1431 return dev;
765d7908
IY
1432}
1433
4556bd8b
BS
1434static void cpu_request_exit(void *opaque, int irq, int level)
1435{
4917cf44 1436 CPUState *cpu = current_cpu;
4556bd8b 1437
4917cf44
AF
1438 if (cpu && level) {
1439 cpu_exit(cpu);
4556bd8b
BS
1440 }
1441}
1442
258711c6
JG
1443static const MemoryRegionOps ioport80_io_ops = {
1444 .write = ioport80_write,
c02e1eac 1445 .read = ioport80_read,
258711c6
JG
1446 .endianness = DEVICE_NATIVE_ENDIAN,
1447 .impl = {
1448 .min_access_size = 1,
1449 .max_access_size = 1,
1450 },
1451};
1452
1453static const MemoryRegionOps ioportF0_io_ops = {
1454 .write = ioportF0_write,
c02e1eac 1455 .read = ioportF0_read,
258711c6
JG
1456 .endianness = DEVICE_NATIVE_ENDIAN,
1457 .impl = {
1458 .min_access_size = 1,
1459 .max_access_size = 1,
1460 },
1461};
1462
48a18b3c 1463void pc_basic_device_init(ISABus *isa_bus, qemu_irq *gsi,
1611977c 1464 ISADevice **rtc_state,
fd53c87c 1465 bool create_fdctrl,
34d4260e 1466 ISADevice **floppy,
7a10ef51
LPF
1467 bool no_vmport,
1468 uint32 hpet_irqs)
ffe513da
IY
1469{
1470 int i;
1471 DriveInfo *fd[MAX_FD];
ce967e2f
JK
1472 DeviceState *hpet = NULL;
1473 int pit_isa_irq = 0;
1474 qemu_irq pit_alt_irq = NULL;
7d932dfd 1475 qemu_irq rtc_irq = NULL;
956a3e6b 1476 qemu_irq *a20_line;
c2d8d311 1477 ISADevice *i8042, *port92, *vmmouse, *pit = NULL;
4556bd8b 1478 qemu_irq *cpu_exit_irq;
258711c6
JG
1479 MemoryRegion *ioport80_io = g_new(MemoryRegion, 1);
1480 MemoryRegion *ioportF0_io = g_new(MemoryRegion, 1);
ffe513da 1481
2c9b15ca 1482 memory_region_init_io(ioport80_io, NULL, &ioport80_io_ops, NULL, "ioport80", 1);
258711c6 1483 memory_region_add_subregion(isa_bus->address_space_io, 0x80, ioport80_io);
ffe513da 1484
2c9b15ca 1485 memory_region_init_io(ioportF0_io, NULL, &ioportF0_io_ops, NULL, "ioportF0", 1);
258711c6 1486 memory_region_add_subregion(isa_bus->address_space_io, 0xf0, ioportF0_io);
ffe513da 1487
5d17c0d2
JK
1488 /*
1489 * Check if an HPET shall be created.
1490 *
1491 * Without KVM_CAP_PIT_STATE2, we cannot switch off the in-kernel PIT
1492 * when the HPET wants to take over. Thus we have to disable the latter.
1493 */
1494 if (!no_hpet && (!kvm_irqchip_in_kernel() || kvm_has_pit_state2())) {
7a10ef51 1495 /* In order to set property, here not using sysbus_try_create_simple */
51116102 1496 hpet = qdev_try_create(NULL, TYPE_HPET);
dd703b99 1497 if (hpet) {
7a10ef51
LPF
1498 /* For pc-piix-*, hpet's intcap is always IRQ2. For pc-q35-1.7
1499 * and earlier, use IRQ2 for compat. Otherwise, use IRQ16~23,
1500 * IRQ8 and IRQ2.
1501 */
1502 uint8_t compat = object_property_get_int(OBJECT(hpet),
1503 HPET_INTCAP, NULL);
1504 if (!compat) {
1505 qdev_prop_set_uint32(hpet, HPET_INTCAP, hpet_irqs);
1506 }
1507 qdev_init_nofail(hpet);
1508 sysbus_mmio_map(SYS_BUS_DEVICE(hpet), 0, HPET_BASE);
1509
b881fbe9 1510 for (i = 0; i < GSI_NUM_PINS; i++) {
1356b98d 1511 sysbus_connect_irq(SYS_BUS_DEVICE(hpet), i, gsi[i]);
dd703b99 1512 }
ce967e2f
JK
1513 pit_isa_irq = -1;
1514 pit_alt_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_PIT_INT);
1515 rtc_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_RTC_INT);
822557eb 1516 }
ffe513da 1517 }
48a18b3c 1518 *rtc_state = rtc_init(isa_bus, 2000, rtc_irq);
7d932dfd
JK
1519
1520 qemu_register_boot_set(pc_boot_set, *rtc_state);
1521
c2d8d311
SS
1522 if (!xen_enabled()) {
1523 if (kvm_irqchip_in_kernel()) {
1524 pit = kvm_pit_init(isa_bus, 0x40);
1525 } else {
1526 pit = pit_init(isa_bus, 0x40, pit_isa_irq, pit_alt_irq);
1527 }
1528 if (hpet) {
1529 /* connect PIT to output control line of the HPET */
4a17cc4f 1530 qdev_connect_gpio_out(hpet, 0, qdev_get_gpio_in(DEVICE(pit), 0));
c2d8d311
SS
1531 }
1532 pcspk_init(isa_bus, pit);
ce967e2f 1533 }
ffe513da 1534
b6607a1a 1535 serial_hds_isa_init(isa_bus, MAX_SERIAL_PORTS);
07dc7880 1536 parallel_hds_isa_init(isa_bus, MAX_PARALLEL_PORTS);
ffe513da 1537
182735ef 1538 a20_line = qemu_allocate_irqs(handle_a20_line_change, first_cpu, 2);
48a18b3c 1539 i8042 = isa_create_simple(isa_bus, "i8042");
4b78a802 1540 i8042_setup_a20_line(i8042, &a20_line[0]);
1611977c 1541 if (!no_vmport) {
48a18b3c
HP
1542 vmport_init(isa_bus);
1543 vmmouse = isa_try_create(isa_bus, "vmmouse");
1611977c
AP
1544 } else {
1545 vmmouse = NULL;
1546 }
86d86414 1547 if (vmmouse) {
4a17cc4f
AF
1548 DeviceState *dev = DEVICE(vmmouse);
1549 qdev_prop_set_ptr(dev, "ps2_mouse", i8042);
1550 qdev_init_nofail(dev);
86d86414 1551 }
48a18b3c 1552 port92 = isa_create_simple(isa_bus, "port92");
4b78a802 1553 port92_init(port92, &a20_line[1]);
956a3e6b 1554
4556bd8b
BS
1555 cpu_exit_irq = qemu_allocate_irqs(cpu_request_exit, NULL, 1);
1556 DMA_init(0, cpu_exit_irq);
ffe513da
IY
1557
1558 for(i = 0; i < MAX_FD; i++) {
1559 fd[i] = drive_get(IF_FLOPPY, 0, i);
936a7c1c 1560 create_fdctrl |= !!fd[i];
ffe513da 1561 }
fd53c87c 1562 *floppy = create_fdctrl ? fdctrl_init_isa(isa_bus, fd) : NULL;
ffe513da
IY
1563}
1564
9011a1a7
IY
1565void pc_nic_init(ISABus *isa_bus, PCIBus *pci_bus)
1566{
1567 int i;
1568
1569 for (i = 0; i < nb_nics; i++) {
1570 NICInfo *nd = &nd_table[i];
1571
1572 if (!pci_bus || (nd->model && strcmp(nd->model, "ne2k_isa") == 0)) {
1573 pc_init_ne2k_isa(isa_bus, nd);
1574 } else {
29b358f9 1575 pci_nic_init_nofail(nd, pci_bus, "e1000", NULL);
9011a1a7
IY
1576 }
1577 }
1578}
1579
845773ab 1580void pc_pci_device_init(PCIBus *pci_bus)
e3a5cf42
IY
1581{
1582 int max_bus;
1583 int bus;
1584
1585 max_bus = drive_get_max_bus(IF_SCSI);
1586 for (bus = 0; bus <= max_bus; bus++) {
1587 pci_create_simple(pci_bus, -1, "lsi53c895a");
1588 }
1589}
a39e3564
JB
1590
1591void ioapic_init_gsi(GSIState *gsi_state, const char *parent_name)
1592{
1593 DeviceState *dev;
1594 SysBusDevice *d;
1595 unsigned int i;
1596
1597 if (kvm_irqchip_in_kernel()) {
1598 dev = qdev_create(NULL, "kvm-ioapic");
1599 } else {
1600 dev = qdev_create(NULL, "ioapic");
1601 }
1602 if (parent_name) {
1603 object_property_add_child(object_resolve_path(parent_name, NULL),
1604 "ioapic", OBJECT(dev), NULL);
1605 }
1606 qdev_init_nofail(dev);
1356b98d 1607 d = SYS_BUS_DEVICE(dev);
3a4a4697 1608 sysbus_mmio_map(d, 0, IO_APIC_DEFAULT_ADDRESS);
a39e3564
JB
1609
1610 for (i = 0; i < IOAPIC_NUM_PINS; i++) {
1611 gsi_state->ioapic_irq[i] = qdev_get_gpio_in(dev, i);
1612 }
1613}
d5747cac 1614
95bee274
IM
1615static void pc_dimm_plug(HotplugHandler *hotplug_dev,
1616 DeviceState *dev, Error **errp)
1617{
3fbcdc27 1618 HotplugHandlerClass *hhc;
95bee274
IM
1619 Error *local_err = NULL;
1620 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
1621 PCDIMMDevice *dimm = PC_DIMM(dev);
1622 PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
1623 MemoryRegion *mr = ddc->get_memory_region(dimm);
92a37a04 1624 uint64_t align = TARGET_PAGE_SIZE;
95bee274 1625
91aa70ab
IM
1626 if (memory_region_get_alignment(mr) && pcms->enforce_aligned_dimm) {
1627 align = memory_region_get_alignment(mr);
1628 }
1629
3fbcdc27
IM
1630 if (!pcms->acpi_dev) {
1631 error_setg(&local_err,
1632 "memory hotplug is not enabled: missing acpi device");
1633 goto out;
1634 }
1635
43bbb49e
BR
1636 pc_dimm_memory_plug(dev, &pcms->hotplug_memory, mr, align, &local_err);
1637 if (local_err) {
b8865591
IM
1638 goto out;
1639 }
1640
3fbcdc27 1641 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
8e23184b 1642 hhc->plug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &error_abort);
95bee274
IM
1643out:
1644 error_propagate(errp, local_err);
1645}
1646
64fec58e
TC
1647static void pc_dimm_unplug_request(HotplugHandler *hotplug_dev,
1648 DeviceState *dev, Error **errp)
1649{
1650 HotplugHandlerClass *hhc;
1651 Error *local_err = NULL;
1652 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
1653
1654 if (!pcms->acpi_dev) {
1655 error_setg(&local_err,
1656 "memory hotplug is not enabled: missing acpi device");
1657 goto out;
1658 }
1659
1660 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
1661 hhc->unplug_request(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
1662
1663out:
1664 error_propagate(errp, local_err);
1665}
1666
f7d3e29d
TC
1667static void pc_dimm_unplug(HotplugHandler *hotplug_dev,
1668 DeviceState *dev, Error **errp)
1669{
1670 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
1671 PCDIMMDevice *dimm = PC_DIMM(dev);
1672 PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
1673 MemoryRegion *mr = ddc->get_memory_region(dimm);
1674 HotplugHandlerClass *hhc;
1675 Error *local_err = NULL;
1676
1677 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
1678 hhc->unplug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
1679
1680 if (local_err) {
1681 goto out;
1682 }
1683
43bbb49e 1684 pc_dimm_memory_unplug(dev, &pcms->hotplug_memory, mr);
f7d3e29d
TC
1685 object_unparent(OBJECT(dev));
1686
1687 out:
1688 error_propagate(errp, local_err);
1689}
1690
5279569e
GZ
1691static void pc_cpu_plug(HotplugHandler *hotplug_dev,
1692 DeviceState *dev, Error **errp)
1693{
1694 HotplugHandlerClass *hhc;
1695 Error *local_err = NULL;
1696 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
1697
1698 if (!dev->hotplugged) {
1699 goto out;
1700 }
1701
1702 if (!pcms->acpi_dev) {
1703 error_setg(&local_err,
1704 "cpu hotplug is not enabled: missing acpi device");
1705 goto out;
1706 }
1707
1708 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
1709 hhc->plug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
2d996150
GZ
1710 if (local_err) {
1711 goto out;
1712 }
1713
1714 /* increment the number of CPUs */
1715 rtc_set_memory(pcms->rtc, 0x5f, rtc_get_memory(pcms->rtc, 0x5f) + 1);
5279569e
GZ
1716out:
1717 error_propagate(errp, local_err);
1718}
1719
95bee274
IM
1720static void pc_machine_device_plug_cb(HotplugHandler *hotplug_dev,
1721 DeviceState *dev, Error **errp)
1722{
1723 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
1724 pc_dimm_plug(hotplug_dev, dev, errp);
5279569e
GZ
1725 } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
1726 pc_cpu_plug(hotplug_dev, dev, errp);
95bee274
IM
1727 }
1728}
1729
d9c5c5b8
TC
1730static void pc_machine_device_unplug_request_cb(HotplugHandler *hotplug_dev,
1731 DeviceState *dev, Error **errp)
1732{
64fec58e
TC
1733 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
1734 pc_dimm_unplug_request(hotplug_dev, dev, errp);
1735 } else {
1736 error_setg(errp, "acpi: device unplug request for not supported device"
1737 " type: %s", object_get_typename(OBJECT(dev)));
1738 }
d9c5c5b8
TC
1739}
1740
232391c1
TC
1741static void pc_machine_device_unplug_cb(HotplugHandler *hotplug_dev,
1742 DeviceState *dev, Error **errp)
1743{
f7d3e29d
TC
1744 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
1745 pc_dimm_unplug(hotplug_dev, dev, errp);
1746 } else {
1747 error_setg(errp, "acpi: device unplug for not supported device"
1748 " type: %s", object_get_typename(OBJECT(dev)));
1749 }
232391c1
TC
1750}
1751
95bee274
IM
1752static HotplugHandler *pc_get_hotpug_handler(MachineState *machine,
1753 DeviceState *dev)
1754{
1755 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(machine);
1756
5279569e
GZ
1757 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM) ||
1758 object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
95bee274
IM
1759 return HOTPLUG_HANDLER(machine);
1760 }
1761
1762 return pcmc->get_hotplug_handler ?
1763 pcmc->get_hotplug_handler(machine, dev) : NULL;
1764}
1765
bf1e8939
IM
1766static void
1767pc_machine_get_hotplug_memory_region_size(Object *obj, Visitor *v, void *opaque,
1768 const char *name, Error **errp)
1769{
1770 PCMachineState *pcms = PC_MACHINE(obj);
a7d69ff1 1771 int64_t value = memory_region_size(&pcms->hotplug_memory.mr);
bf1e8939
IM
1772
1773 visit_type_int(v, &value, name, errp);
1774}
1775
c87b1520
DS
1776static void pc_machine_get_max_ram_below_4g(Object *obj, Visitor *v,
1777 void *opaque, const char *name,
1778 Error **errp)
1779{
1780 PCMachineState *pcms = PC_MACHINE(obj);
1781 uint64_t value = pcms->max_ram_below_4g;
1782
1783 visit_type_size(v, &value, name, errp);
1784}
1785
1786static void pc_machine_set_max_ram_below_4g(Object *obj, Visitor *v,
1787 void *opaque, const char *name,
1788 Error **errp)
1789{
1790 PCMachineState *pcms = PC_MACHINE(obj);
1791 Error *error = NULL;
1792 uint64_t value;
1793
1794 visit_type_size(v, &value, name, &error);
1795 if (error) {
1796 error_propagate(errp, error);
1797 return;
1798 }
1799 if (value > (1ULL << 32)) {
1800 error_set(&error, ERROR_CLASS_GENERIC_ERROR,
1801 "Machine option 'max-ram-below-4g=%"PRIu64
1802 "' expects size less than or equal to 4G", value);
1803 error_propagate(errp, error);
1804 return;
1805 }
1806
1807 if (value < (1ULL << 20)) {
1808 error_report("Warning: small max_ram_below_4g(%"PRIu64
1809 ") less than 1M. BIOS may not work..",
1810 value);
1811 }
1812
1813 pcms->max_ram_below_4g = value;
1814}
1815
d1048bef
DS
1816static void pc_machine_get_vmport(Object *obj, Visitor *v, void *opaque,
1817 const char *name, Error **errp)
9b23cfb7
DDAG
1818{
1819 PCMachineState *pcms = PC_MACHINE(obj);
d1048bef 1820 OnOffAuto vmport = pcms->vmport;
9b23cfb7 1821
d1048bef 1822 visit_type_OnOffAuto(v, &vmport, name, errp);
9b23cfb7
DDAG
1823}
1824
d1048bef
DS
1825static void pc_machine_set_vmport(Object *obj, Visitor *v, void *opaque,
1826 const char *name, Error **errp)
9b23cfb7
DDAG
1827{
1828 PCMachineState *pcms = PC_MACHINE(obj);
1829
d1048bef 1830 visit_type_OnOffAuto(v, &pcms->vmport, name, errp);
9b23cfb7
DDAG
1831}
1832
355023f2
PB
1833bool pc_machine_is_smm_enabled(PCMachineState *pcms)
1834{
1835 bool smm_available = false;
1836
1837 if (pcms->smm == ON_OFF_AUTO_OFF) {
1838 return false;
1839 }
1840
1841 if (tcg_enabled() || qtest_enabled()) {
1842 smm_available = true;
1843 } else if (kvm_enabled()) {
1844 smm_available = kvm_has_smm();
1845 }
1846
1847 if (smm_available) {
1848 return true;
1849 }
1850
1851 if (pcms->smm == ON_OFF_AUTO_ON) {
1852 error_report("System Management Mode not supported by this hypervisor.");
1853 exit(1);
1854 }
1855 return false;
1856}
1857
1858static void pc_machine_get_smm(Object *obj, Visitor *v, void *opaque,
1859 const char *name, Error **errp)
1860{
1861 PCMachineState *pcms = PC_MACHINE(obj);
1862 OnOffAuto smm = pcms->smm;
1863
1864 visit_type_OnOffAuto(v, &smm, name, errp);
1865}
1866
1867static void pc_machine_set_smm(Object *obj, Visitor *v, void *opaque,
1868 const char *name, Error **errp)
1869{
1870 PCMachineState *pcms = PC_MACHINE(obj);
1871
1872 visit_type_OnOffAuto(v, &pcms->smm, name, errp);
1873}
1874
91aa70ab
IM
1875static bool pc_machine_get_aligned_dimm(Object *obj, Error **errp)
1876{
1877 PCMachineState *pcms = PC_MACHINE(obj);
1878
1879 return pcms->enforce_aligned_dimm;
1880}
1881
bf1e8939
IM
1882static void pc_machine_initfn(Object *obj)
1883{
c87b1520
DS
1884 PCMachineState *pcms = PC_MACHINE(obj);
1885
bf1e8939
IM
1886 object_property_add(obj, PC_MACHINE_MEMHP_REGION_SIZE, "int",
1887 pc_machine_get_hotplug_memory_region_size,
1888 NULL, NULL, NULL, NULL);
49d2e648 1889
c87b1520
DS
1890 pcms->max_ram_below_4g = 1ULL << 32; /* 4G */
1891 object_property_add(obj, PC_MACHINE_MAX_RAM_BELOW_4G, "size",
1892 pc_machine_get_max_ram_below_4g,
1893 pc_machine_set_max_ram_below_4g,
1894 NULL, NULL, NULL);
49d2e648
MA
1895 object_property_set_description(obj, PC_MACHINE_MAX_RAM_BELOW_4G,
1896 "Maximum ram below the 4G boundary (32bit boundary)",
1897 NULL);
91aa70ab 1898
355023f2
PB
1899 pcms->smm = ON_OFF_AUTO_AUTO;
1900 object_property_add(obj, PC_MACHINE_SMM, "OnOffAuto",
1901 pc_machine_get_smm,
1902 pc_machine_set_smm,
1903 NULL, NULL, NULL);
1904 object_property_set_description(obj, PC_MACHINE_SMM,
1905 "Enable SMM (pc & q35)",
1906 NULL);
1907
d1048bef
DS
1908 pcms->vmport = ON_OFF_AUTO_AUTO;
1909 object_property_add(obj, PC_MACHINE_VMPORT, "OnOffAuto",
1910 pc_machine_get_vmport,
1911 pc_machine_set_vmport,
1912 NULL, NULL, NULL);
49d2e648
MA
1913 object_property_set_description(obj, PC_MACHINE_VMPORT,
1914 "Enable vmport (pc & q35)",
1915 NULL);
91aa70ab
IM
1916
1917 pcms->enforce_aligned_dimm = true;
1918 object_property_add_bool(obj, PC_MACHINE_ENFORCE_ALIGNED_DIMM,
1919 pc_machine_get_aligned_dimm,
1920 NULL, NULL);
bf1e8939
IM
1921}
1922
fb43b73b
IM
1923static unsigned pc_cpu_index_to_socket_id(unsigned cpu_index)
1924{
1925 unsigned pkg_id, core_id, smt_id;
1926 x86_topo_ids_from_idx(smp_cores, smp_threads, cpu_index,
1927 &pkg_id, &core_id, &smt_id);
1928 return pkg_id;
1929}
1930
95bee274
IM
1931static void pc_machine_class_init(ObjectClass *oc, void *data)
1932{
1933 MachineClass *mc = MACHINE_CLASS(oc);
1934 PCMachineClass *pcmc = PC_MACHINE_CLASS(oc);
1935 HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
1936
1937 pcmc->get_hotplug_handler = mc->get_hotplug_handler;
1938 mc->get_hotplug_handler = pc_get_hotpug_handler;
fb43b73b 1939 mc->cpu_index_to_socket_id = pc_cpu_index_to_socket_id;
95bee274 1940 hc->plug = pc_machine_device_plug_cb;
d9c5c5b8 1941 hc->unplug_request = pc_machine_device_unplug_request_cb;
232391c1 1942 hc->unplug = pc_machine_device_unplug_cb;
95bee274
IM
1943}
1944
d5747cac
IM
1945static const TypeInfo pc_machine_info = {
1946 .name = TYPE_PC_MACHINE,
1947 .parent = TYPE_MACHINE,
1948 .abstract = true,
1949 .instance_size = sizeof(PCMachineState),
bf1e8939 1950 .instance_init = pc_machine_initfn,
d5747cac 1951 .class_size = sizeof(PCMachineClass),
95bee274
IM
1952 .class_init = pc_machine_class_init,
1953 .interfaces = (InterfaceInfo[]) {
1954 { TYPE_HOTPLUG_HANDLER },
1955 { }
1956 },
d5747cac
IM
1957};
1958
1959static void pc_machine_register_types(void)
1960{
1961 type_register_static(&pc_machine_info);
1962}
1963
1964type_init(pc_machine_register_types)