]> git.proxmox.com Git - mirror_qemu.git/blame - hw/i386/pc.c
pc: Delay setting number of boot CPUs to machine_done time
[mirror_qemu.git] / hw / i386 / pc.c
CommitLineData
80cabfad
FB
1/*
2 * QEMU PC System Emulator
5fafdf24 3 *
80cabfad 4 * Copyright (c) 2003-2004 Fabrice Bellard
5fafdf24 5 *
80cabfad
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
b6a0aa05 24#include "qemu/osdep.h"
83c9f4ca 25#include "hw/hw.h"
0d09e41a
PB
26#include "hw/i386/pc.h"
27#include "hw/char/serial.h"
28#include "hw/i386/apic.h"
54a40293
EH
29#include "hw/i386/topology.h"
30#include "sysemu/cpus.h"
0d09e41a 31#include "hw/block/fdc.h"
83c9f4ca
PB
32#include "hw/ide.h"
33#include "hw/pci/pci.h"
2118196b 34#include "hw/pci/pci_bus.h"
0d09e41a
PB
35#include "hw/nvram/fw_cfg.h"
36#include "hw/timer/hpet.h"
60d8f328 37#include "hw/smbios/smbios.h"
83c9f4ca 38#include "hw/loader.h"
ca20cf32 39#include "elf.h"
47b43a1f 40#include "multiboot.h"
0d09e41a
PB
41#include "hw/timer/mc146818rtc.h"
42#include "hw/timer/i8254.h"
43#include "hw/audio/pcspk.h"
83c9f4ca
PB
44#include "hw/pci/msi.h"
45#include "hw/sysbus.h"
9c17d615 46#include "sysemu/sysemu.h"
e35704ba 47#include "sysemu/numa.h"
9c17d615 48#include "sysemu/kvm.h"
b1c12027 49#include "sysemu/qtest.h"
1d31f66b 50#include "kvm_i386.h"
0d09e41a 51#include "hw/xen/xen.h"
4be74634 52#include "sysemu/block-backend.h"
0d09e41a 53#include "hw/block/block.h"
a19cbfb3 54#include "ui/qemu-spice.h"
022c62cb
PB
55#include "exec/memory.h"
56#include "exec/address-spaces.h"
9c17d615 57#include "sysemu/arch_init.h"
1de7afc9 58#include "qemu/bitmap.h"
0c764a9d 59#include "qemu/config-file.h"
d49b6836 60#include "qemu/error-report.h"
0445259b 61#include "hw/acpi/acpi.h"
5ff020b7 62#include "hw/acpi/cpu_hotplug.h"
c649983b 63#include "hw/boards.h"
39848901 64#include "hw/pci/pci_host.h"
72c194f7 65#include "acpi-build.h"
95bee274 66#include "hw/mem/pc-dimm.h"
bf1e8939 67#include "qapi/visitor.h"
d1048bef 68#include "qapi-visit.h"
15eafc2e 69#include "qom/cpu.h"
1255166b 70#include "hw/nmi.h"
80cabfad 71
471fd342
BS
72/* debug PC/ISA interrupts */
73//#define DEBUG_IRQ
74
75#ifdef DEBUG_IRQ
76#define DPRINTF(fmt, ...) \
77 do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
78#else
79#define DPRINTF(fmt, ...)
80#endif
81
8a92ea2f 82#define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0)
b6f6e3d3 83#define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1)
6b35e7bf 84#define FW_CFG_IRQ0_OVERRIDE (FW_CFG_ARCH_LOCAL + 2)
4c5b10b7 85#define FW_CFG_E820_TABLE (FW_CFG_ARCH_LOCAL + 3)
40ac17cd 86#define FW_CFG_HPET (FW_CFG_ARCH_LOCAL + 4)
80cabfad 87
4c5b10b7
JS
88#define E820_NR_ENTRIES 16
89
90struct e820_entry {
91 uint64_t address;
92 uint64_t length;
93 uint32_t type;
541dc0d4 94} QEMU_PACKED __attribute((__aligned__(4)));
4c5b10b7
JS
95
96struct e820_table {
97 uint32_t count;
98 struct e820_entry entry[E820_NR_ENTRIES];
541dc0d4 99} QEMU_PACKED __attribute((__aligned__(4)));
4c5b10b7 100
7d67110f
GH
101static struct e820_table e820_reserve;
102static struct e820_entry *e820_table;
103static unsigned e820_entries;
dd703b99 104struct hpet_fw_config hpet_cfg = {.count = UINT8_MAX};
4c5b10b7 105
b881fbe9 106void gsi_handler(void *opaque, int n, int level)
1452411b 107{
b881fbe9 108 GSIState *s = opaque;
1452411b 109
b881fbe9
JK
110 DPRINTF("pc: %s GSI %d\n", level ? "raising" : "lowering", n);
111 if (n < ISA_NUM_IRQS) {
112 qemu_set_irq(s->i8259_irq[n], level);
1632dc6a 113 }
b881fbe9 114 qemu_set_irq(s->ioapic_irq[n], level);
2e9947d2 115}
1452411b 116
258711c6
JG
117static void ioport80_write(void *opaque, hwaddr addr, uint64_t data,
118 unsigned size)
80cabfad
FB
119{
120}
121
c02e1eac
JG
122static uint64_t ioport80_read(void *opaque, hwaddr addr, unsigned size)
123{
a6fc23e5 124 return 0xffffffffffffffffULL;
c02e1eac
JG
125}
126
f929aad6 127/* MSDOS compatibility mode FPU exception support */
d537cf6c 128static qemu_irq ferr_irq;
8e78eb28
IY
129
130void pc_register_ferr_irq(qemu_irq irq)
131{
132 ferr_irq = irq;
133}
134
f929aad6
FB
135/* XXX: add IGNNE support */
136void cpu_set_ferr(CPUX86State *s)
137{
d537cf6c 138 qemu_irq_raise(ferr_irq);
f929aad6
FB
139}
140
258711c6
JG
141static void ioportF0_write(void *opaque, hwaddr addr, uint64_t data,
142 unsigned size)
f929aad6 143{
d537cf6c 144 qemu_irq_lower(ferr_irq);
f929aad6
FB
145}
146
c02e1eac
JG
147static uint64_t ioportF0_read(void *opaque, hwaddr addr, unsigned size)
148{
a6fc23e5 149 return 0xffffffffffffffffULL;
c02e1eac
JG
150}
151
28ab0e2e 152/* TSC handling */
28ab0e2e
FB
153uint64_t cpu_get_tsc(CPUX86State *env)
154{
4a1418e0 155 return cpu_get_ticks();
28ab0e2e
FB
156}
157
3de388f6 158/* IRQ handling */
4a8fa5dc 159int cpu_get_pic_interrupt(CPUX86State *env)
3de388f6 160{
02e51483 161 X86CPU *cpu = x86_env_get_cpu(env);
3de388f6
FB
162 int intno;
163
02e51483 164 intno = apic_get_interrupt(cpu->apic_state);
3de388f6 165 if (intno >= 0) {
3de388f6
FB
166 return intno;
167 }
3de388f6 168 /* read the irq from the PIC */
02e51483 169 if (!apic_accept_pic_intr(cpu->apic_state)) {
0e21e12b 170 return -1;
cf6d64bf 171 }
0e21e12b 172
3de388f6
FB
173 intno = pic_read_irq(isa_pic);
174 return intno;
175}
176
d537cf6c 177static void pic_irq_request(void *opaque, int irq, int level)
3de388f6 178{
182735ef
AF
179 CPUState *cs = first_cpu;
180 X86CPU *cpu = X86_CPU(cs);
a5b38b51 181
471fd342 182 DPRINTF("pic_irqs: %s irq %d\n", level? "raise" : "lower", irq);
02e51483 183 if (cpu->apic_state) {
bdc44640 184 CPU_FOREACH(cs) {
182735ef 185 cpu = X86_CPU(cs);
02e51483
CF
186 if (apic_accept_pic_intr(cpu->apic_state)) {
187 apic_deliver_pic_intr(cpu->apic_state, level);
cf6d64bf 188 }
d5529471
AJ
189 }
190 } else {
d8ed887b 191 if (level) {
c3affe56 192 cpu_interrupt(cs, CPU_INTERRUPT_HARD);
d8ed887b
AF
193 } else {
194 cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
195 }
a5b38b51 196 }
3de388f6
FB
197}
198
b0a21b53
FB
199/* PC cmos mappings */
200
80cabfad
FB
201#define REG_EQUIPMENT_BYTE 0x14
202
bda05509 203int cmos_get_fd_drive_type(FloppyDriveType fd0)
777428f2
FB
204{
205 int val;
206
207 switch (fd0) {
2da44dd0 208 case FLOPPY_DRIVE_TYPE_144:
777428f2
FB
209 /* 1.44 Mb 3"5 drive */
210 val = 4;
211 break;
2da44dd0 212 case FLOPPY_DRIVE_TYPE_288:
777428f2
FB
213 /* 2.88 Mb 3"5 drive */
214 val = 5;
215 break;
2da44dd0 216 case FLOPPY_DRIVE_TYPE_120:
777428f2
FB
217 /* 1.2 Mb 5"5 drive */
218 val = 2;
219 break;
2da44dd0 220 case FLOPPY_DRIVE_TYPE_NONE:
777428f2
FB
221 default:
222 val = 0;
223 break;
224 }
225 return val;
226}
227
9139046c
MA
228static void cmos_init_hd(ISADevice *s, int type_ofs, int info_ofs,
229 int16_t cylinders, int8_t heads, int8_t sectors)
ba6c2377 230{
ba6c2377
FB
231 rtc_set_memory(s, type_ofs, 47);
232 rtc_set_memory(s, info_ofs, cylinders);
233 rtc_set_memory(s, info_ofs + 1, cylinders >> 8);
234 rtc_set_memory(s, info_ofs + 2, heads);
235 rtc_set_memory(s, info_ofs + 3, 0xff);
236 rtc_set_memory(s, info_ofs + 4, 0xff);
237 rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3));
238 rtc_set_memory(s, info_ofs + 6, cylinders);
239 rtc_set_memory(s, info_ofs + 7, cylinders >> 8);
240 rtc_set_memory(s, info_ofs + 8, sectors);
241}
242
6ac0e82d
AZ
243/* convert boot_device letter to something recognizable by the bios */
244static int boot_device2nibble(char boot_device)
245{
246 switch(boot_device) {
247 case 'a':
248 case 'b':
249 return 0x01; /* floppy boot */
250 case 'c':
251 return 0x02; /* hard drive boot */
252 case 'd':
253 return 0x03; /* CD-ROM boot */
254 case 'n':
255 return 0x04; /* Network boot */
256 }
257 return 0;
258}
259
ddcd5531 260static void set_boot_dev(ISADevice *s, const char *boot_device, Error **errp)
0ecdffbb
AJ
261{
262#define PC_MAX_BOOT_DEVICES 3
0ecdffbb
AJ
263 int nbds, bds[3] = { 0, };
264 int i;
265
266 nbds = strlen(boot_device);
267 if (nbds > PC_MAX_BOOT_DEVICES) {
ddcd5531
GA
268 error_setg(errp, "Too many boot devices for PC");
269 return;
0ecdffbb
AJ
270 }
271 for (i = 0; i < nbds; i++) {
272 bds[i] = boot_device2nibble(boot_device[i]);
273 if (bds[i] == 0) {
ddcd5531
GA
274 error_setg(errp, "Invalid boot device for PC: '%c'",
275 boot_device[i]);
276 return;
0ecdffbb
AJ
277 }
278 }
279 rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
d9346e81 280 rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1));
0ecdffbb
AJ
281}
282
ddcd5531 283static void pc_boot_set(void *opaque, const char *boot_device, Error **errp)
d9346e81 284{
ddcd5531 285 set_boot_dev(opaque, boot_device, errp);
d9346e81
MA
286}
287
7444ca4e
LE
288static void pc_cmos_init_floppy(ISADevice *rtc_state, ISADevice *floppy)
289{
290 int val, nb, i;
2da44dd0
JS
291 FloppyDriveType fd_type[2] = { FLOPPY_DRIVE_TYPE_NONE,
292 FLOPPY_DRIVE_TYPE_NONE };
7444ca4e
LE
293
294 /* floppy type */
295 if (floppy) {
296 for (i = 0; i < 2; i++) {
297 fd_type[i] = isa_fdc_get_drive_type(floppy, i);
298 }
299 }
300 val = (cmos_get_fd_drive_type(fd_type[0]) << 4) |
301 cmos_get_fd_drive_type(fd_type[1]);
302 rtc_set_memory(rtc_state, 0x10, val);
303
304 val = rtc_get_memory(rtc_state, REG_EQUIPMENT_BYTE);
305 nb = 0;
2da44dd0 306 if (fd_type[0] != FLOPPY_DRIVE_TYPE_NONE) {
7444ca4e
LE
307 nb++;
308 }
2da44dd0 309 if (fd_type[1] != FLOPPY_DRIVE_TYPE_NONE) {
7444ca4e
LE
310 nb++;
311 }
312 switch (nb) {
313 case 0:
314 break;
315 case 1:
316 val |= 0x01; /* 1 drive, ready for boot */
317 break;
318 case 2:
319 val |= 0x41; /* 2 drives, ready for boot */
320 break;
321 }
322 rtc_set_memory(rtc_state, REG_EQUIPMENT_BYTE, val);
323}
324
c0897e0c
MA
325typedef struct pc_cmos_init_late_arg {
326 ISADevice *rtc_state;
9139046c 327 BusState *idebus[2];
c0897e0c
MA
328} pc_cmos_init_late_arg;
329
b86f4613
LE
330typedef struct check_fdc_state {
331 ISADevice *floppy;
332 bool multiple;
333} CheckFdcState;
334
335static int check_fdc(Object *obj, void *opaque)
336{
337 CheckFdcState *state = opaque;
338 Object *fdc;
339 uint32_t iobase;
340 Error *local_err = NULL;
341
342 fdc = object_dynamic_cast(obj, TYPE_ISA_FDC);
343 if (!fdc) {
344 return 0;
345 }
346
347 iobase = object_property_get_int(obj, "iobase", &local_err);
348 if (local_err || iobase != 0x3f0) {
349 error_free(local_err);
350 return 0;
351 }
352
353 if (state->floppy) {
354 state->multiple = true;
355 } else {
356 state->floppy = ISA_DEVICE(obj);
357 }
358 return 0;
359}
360
361static const char * const fdc_container_path[] = {
362 "/unattached", "/peripheral", "/peripheral-anon"
363};
364
424e4a87
RK
365/*
366 * Locate the FDC at IO address 0x3f0, in order to configure the CMOS registers
367 * and ACPI objects.
368 */
369ISADevice *pc_find_fdc0(void)
370{
371 int i;
372 Object *container;
373 CheckFdcState state = { 0 };
374
375 for (i = 0; i < ARRAY_SIZE(fdc_container_path); i++) {
376 container = container_get(qdev_get_machine(), fdc_container_path[i]);
377 object_child_foreach(container, check_fdc, &state);
378 }
379
380 if (state.multiple) {
381 error_report("warning: multiple floppy disk controllers with "
433672b0
MA
382 "iobase=0x3f0 have been found");
383 error_printf("the one being picked for CMOS setup might not reflect "
424e4a87
RK
384 "your intent");
385 }
386
387 return state.floppy;
388}
389
c0897e0c
MA
390static void pc_cmos_init_late(void *opaque)
391{
392 pc_cmos_init_late_arg *arg = opaque;
393 ISADevice *s = arg->rtc_state;
9139046c
MA
394 int16_t cylinders;
395 int8_t heads, sectors;
c0897e0c 396 int val;
2adc99b2 397 int i, trans;
c0897e0c 398
9139046c
MA
399 val = 0;
400 if (ide_get_geometry(arg->idebus[0], 0,
401 &cylinders, &heads, &sectors) >= 0) {
402 cmos_init_hd(s, 0x19, 0x1b, cylinders, heads, sectors);
403 val |= 0xf0;
404 }
405 if (ide_get_geometry(arg->idebus[0], 1,
406 &cylinders, &heads, &sectors) >= 0) {
407 cmos_init_hd(s, 0x1a, 0x24, cylinders, heads, sectors);
408 val |= 0x0f;
409 }
410 rtc_set_memory(s, 0x12, val);
c0897e0c
MA
411
412 val = 0;
413 for (i = 0; i < 4; i++) {
9139046c
MA
414 /* NOTE: ide_get_geometry() returns the physical
415 geometry. It is always such that: 1 <= sects <= 63, 1
416 <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
417 geometry can be different if a translation is done. */
418 if (ide_get_geometry(arg->idebus[i / 2], i % 2,
419 &cylinders, &heads, &sectors) >= 0) {
2adc99b2
MA
420 trans = ide_get_bios_chs_trans(arg->idebus[i / 2], i % 2) - 1;
421 assert((trans & ~3) == 0);
422 val |= trans << (i * 2);
c0897e0c
MA
423 }
424 }
425 rtc_set_memory(s, 0x39, val);
426
424e4a87 427 pc_cmos_init_floppy(s, pc_find_fdc0());
b86f4613 428
c0897e0c
MA
429 qemu_unregister_reset(pc_cmos_init_late, opaque);
430}
431
23d30407 432void pc_cmos_init(PCMachineState *pcms,
220a8846 433 BusState *idebus0, BusState *idebus1,
63ffb564 434 ISADevice *s)
80cabfad 435{
7444ca4e 436 int val;
c0897e0c 437 static pc_cmos_init_late_arg arg;
b0a21b53 438
b0a21b53 439 /* various important CMOS locations needed by PC/Bochs bios */
80cabfad
FB
440
441 /* memory size */
e89001f7 442 /* base memory (first MiB) */
88076854 443 val = MIN(pcms->below_4g_mem_size / 1024, 640);
333190eb
FB
444 rtc_set_memory(s, 0x15, val);
445 rtc_set_memory(s, 0x16, val >> 8);
e89001f7 446 /* extended memory (next 64MiB) */
88076854
EH
447 if (pcms->below_4g_mem_size > 1024 * 1024) {
448 val = (pcms->below_4g_mem_size - 1024 * 1024) / 1024;
e89001f7
MA
449 } else {
450 val = 0;
451 }
80cabfad
FB
452 if (val > 65535)
453 val = 65535;
b0a21b53
FB
454 rtc_set_memory(s, 0x17, val);
455 rtc_set_memory(s, 0x18, val >> 8);
456 rtc_set_memory(s, 0x30, val);
457 rtc_set_memory(s, 0x31, val >> 8);
e89001f7 458 /* memory between 16MiB and 4GiB */
88076854
EH
459 if (pcms->below_4g_mem_size > 16 * 1024 * 1024) {
460 val = (pcms->below_4g_mem_size - 16 * 1024 * 1024) / 65536;
e89001f7 461 } else {
9da98861 462 val = 0;
e89001f7 463 }
80cabfad
FB
464 if (val > 65535)
465 val = 65535;
b0a21b53
FB
466 rtc_set_memory(s, 0x34, val);
467 rtc_set_memory(s, 0x35, val >> 8);
e89001f7 468 /* memory above 4GiB */
88076854 469 val = pcms->above_4g_mem_size / 65536;
e89001f7
MA
470 rtc_set_memory(s, 0x5b, val);
471 rtc_set_memory(s, 0x5c, val >> 8);
472 rtc_set_memory(s, 0x5d, val >> 16);
3b46e624 473
23d30407 474 object_property_add_link(OBJECT(pcms), "rtc_state",
2d996150 475 TYPE_ISA_DEVICE,
ec68007a 476 (Object **)&pcms->rtc,
2d996150
GZ
477 object_property_allow_set_link,
478 OBJ_PROP_LINK_UNREF_ON_RELEASE, &error_abort);
23d30407 479 object_property_set_link(OBJECT(pcms), OBJECT(s),
2d996150 480 "rtc_state", &error_abort);
298e01b6 481
007b0657 482 set_boot_dev(s, MACHINE(pcms)->boot_order, &error_fatal);
80cabfad 483
b0a21b53 484 val = 0;
b0a21b53
FB
485 val |= 0x02; /* FPU is there */
486 val |= 0x04; /* PS/2 mouse installed */
487 rtc_set_memory(s, REG_EQUIPMENT_BYTE, val);
488
b86f4613 489 /* hard drives and FDC */
c0897e0c 490 arg.rtc_state = s;
9139046c
MA
491 arg.idebus[0] = idebus0;
492 arg.idebus[1] = idebus1;
c0897e0c 493 qemu_register_reset(pc_cmos_init_late, &arg);
80cabfad
FB
494}
495
a0881c64
AF
496#define TYPE_PORT92 "port92"
497#define PORT92(obj) OBJECT_CHECK(Port92State, (obj), TYPE_PORT92)
498
4b78a802
BS
499/* port 92 stuff: could be split off */
500typedef struct Port92State {
a0881c64
AF
501 ISADevice parent_obj;
502
23af670e 503 MemoryRegion io;
4b78a802 504 uint8_t outport;
d812b3d6 505 qemu_irq a20_out;
4b78a802
BS
506} Port92State;
507
93ef4192
AG
508static void port92_write(void *opaque, hwaddr addr, uint64_t val,
509 unsigned size)
4b78a802
BS
510{
511 Port92State *s = opaque;
4700a316 512 int oldval = s->outport;
4b78a802 513
c5539cb4 514 DPRINTF("port92: write 0x%02" PRIx64 "\n", val);
4b78a802 515 s->outport = val;
d812b3d6 516 qemu_set_irq(s->a20_out, (val >> 1) & 1);
4700a316 517 if ((val & 1) && !(oldval & 1)) {
4b78a802
BS
518 qemu_system_reset_request();
519 }
520}
521
93ef4192
AG
522static uint64_t port92_read(void *opaque, hwaddr addr,
523 unsigned size)
4b78a802
BS
524{
525 Port92State *s = opaque;
526 uint32_t ret;
527
528 ret = s->outport;
529 DPRINTF("port92: read 0x%02x\n", ret);
530 return ret;
531}
532
533static void port92_init(ISADevice *dev, qemu_irq *a20_out)
534{
d812b3d6 535 qdev_connect_gpio_out_named(DEVICE(dev), PORT92_A20_LINE, 0, *a20_out);
4b78a802
BS
536}
537
538static const VMStateDescription vmstate_port92_isa = {
539 .name = "port92",
540 .version_id = 1,
541 .minimum_version_id = 1,
d49805ae 542 .fields = (VMStateField[]) {
4b78a802
BS
543 VMSTATE_UINT8(outport, Port92State),
544 VMSTATE_END_OF_LIST()
545 }
546};
547
548static void port92_reset(DeviceState *d)
549{
a0881c64 550 Port92State *s = PORT92(d);
4b78a802
BS
551
552 s->outport &= ~1;
553}
554
23af670e 555static const MemoryRegionOps port92_ops = {
93ef4192
AG
556 .read = port92_read,
557 .write = port92_write,
558 .impl = {
559 .min_access_size = 1,
560 .max_access_size = 1,
561 },
562 .endianness = DEVICE_LITTLE_ENDIAN,
23af670e
RH
563};
564
db895a1e 565static void port92_initfn(Object *obj)
4b78a802 566{
db895a1e 567 Port92State *s = PORT92(obj);
4b78a802 568
1437c94b 569 memory_region_init_io(&s->io, OBJECT(s), &port92_ops, s, "port92", 1);
23af670e 570
4b78a802 571 s->outport = 0;
d812b3d6
EV
572
573 qdev_init_gpio_out_named(DEVICE(obj), &s->a20_out, PORT92_A20_LINE, 1);
db895a1e
AF
574}
575
576static void port92_realizefn(DeviceState *dev, Error **errp)
577{
578 ISADevice *isadev = ISA_DEVICE(dev);
579 Port92State *s = PORT92(dev);
580
581 isa_register_ioport(isadev, &s->io, 0x92);
4b78a802
BS
582}
583
8f04ee08
AL
584static void port92_class_initfn(ObjectClass *klass, void *data)
585{
39bffca2 586 DeviceClass *dc = DEVICE_CLASS(klass);
db895a1e 587
db895a1e 588 dc->realize = port92_realizefn;
39bffca2
AL
589 dc->reset = port92_reset;
590 dc->vmsd = &vmstate_port92_isa;
f3b17640
MA
591 /*
592 * Reason: unlike ordinary ISA devices, this one needs additional
593 * wiring: its A20 output line needs to be wired up by
594 * port92_init().
595 */
596 dc->cannot_instantiate_with_device_add_yet = true;
8f04ee08
AL
597}
598
8c43a6f0 599static const TypeInfo port92_info = {
a0881c64 600 .name = TYPE_PORT92,
39bffca2
AL
601 .parent = TYPE_ISA_DEVICE,
602 .instance_size = sizeof(Port92State),
db895a1e 603 .instance_init = port92_initfn,
39bffca2 604 .class_init = port92_class_initfn,
4b78a802
BS
605};
606
83f7d43a 607static void port92_register_types(void)
4b78a802 608{
39bffca2 609 type_register_static(&port92_info);
4b78a802 610}
83f7d43a
AF
611
612type_init(port92_register_types)
4b78a802 613
956a3e6b 614static void handle_a20_line_change(void *opaque, int irq, int level)
59b8ad81 615{
cc36a7a2 616 X86CPU *cpu = opaque;
e1a23744 617
956a3e6b 618 /* XXX: send to all CPUs ? */
4b78a802 619 /* XXX: add logic to handle multiple A20 line sources */
cc36a7a2 620 x86_cpu_set_a20(cpu, level);
e1a23744
FB
621}
622
4c5b10b7
JS
623int e820_add_entry(uint64_t address, uint64_t length, uint32_t type)
624{
7d67110f 625 int index = le32_to_cpu(e820_reserve.count);
4c5b10b7
JS
626 struct e820_entry *entry;
627
7d67110f
GH
628 if (type != E820_RAM) {
629 /* old FW_CFG_E820_TABLE entry -- reservations only */
630 if (index >= E820_NR_ENTRIES) {
631 return -EBUSY;
632 }
633 entry = &e820_reserve.entry[index++];
634
635 entry->address = cpu_to_le64(address);
636 entry->length = cpu_to_le64(length);
637 entry->type = cpu_to_le32(type);
638
639 e820_reserve.count = cpu_to_le32(index);
640 }
4c5b10b7 641
7d67110f 642 /* new "etc/e820" file -- include ram too */
ab3ad07f 643 e820_table = g_renew(struct e820_entry, e820_table, e820_entries + 1);
7d67110f
GH
644 e820_table[e820_entries].address = cpu_to_le64(address);
645 e820_table[e820_entries].length = cpu_to_le64(length);
646 e820_table[e820_entries].type = cpu_to_le32(type);
647 e820_entries++;
4c5b10b7 648
7d67110f 649 return e820_entries;
4c5b10b7
JS
650}
651
7bf8ef19
GS
652int e820_get_num_entries(void)
653{
654 return e820_entries;
655}
656
657bool e820_get_entry(int idx, uint32_t type, uint64_t *address, uint64_t *length)
658{
659 if (idx < e820_entries && e820_table[idx].type == cpu_to_le32(type)) {
660 *address = le64_to_cpu(e820_table[idx].address);
661 *length = le64_to_cpu(e820_table[idx].length);
662 return true;
663 }
664 return false;
665}
666
54a40293
EH
667/* Enables contiguous-apic-ID mode, for compatibility */
668static bool compat_apic_id_mode;
669
670void enable_compat_apic_id_mode(void)
671{
672 compat_apic_id_mode = true;
673}
674
675/* Calculates initial APIC ID for a specific CPU index
676 *
677 * Currently we need to be able to calculate the APIC ID from the CPU index
678 * alone (without requiring a CPU object), as the QEMU<->Seabios interfaces have
679 * no concept of "CPU index", and the NUMA tables on fw_cfg need the APIC ID of
680 * all CPUs up to max_cpus.
681 */
682static uint32_t x86_cpu_apic_id_from_index(unsigned int cpu_index)
683{
684 uint32_t correct_id;
685 static bool warned;
686
687 correct_id = x86_apicid_from_cpu_idx(smp_cores, smp_threads, cpu_index);
688 if (compat_apic_id_mode) {
b1c12027 689 if (cpu_index != correct_id && !warned && !qtest_enabled()) {
54a40293
EH
690 error_report("APIC IDs set in compatibility mode, "
691 "CPU topology won't match the configuration");
692 warned = true;
693 }
694 return cpu_index;
695 } else {
696 return correct_id;
697 }
698}
699
5fd0a9d4 700static void pc_build_smbios(FWCfgState *fw_cfg)
80cabfad 701{
c97294ec
GS
702 uint8_t *smbios_tables, *smbios_anchor;
703 size_t smbios_tables_len, smbios_anchor_len;
89cc4a27
WH
704 struct smbios_phys_mem_area *mem_array;
705 unsigned i, array_count;
5fd0a9d4
WH
706
707 smbios_tables = smbios_get_table_legacy(&smbios_tables_len);
708 if (smbios_tables) {
709 fw_cfg_add_bytes(fw_cfg, FW_CFG_SMBIOS_ENTRIES,
710 smbios_tables, smbios_tables_len);
711 }
712
89cc4a27
WH
713 /* build the array of physical mem area from e820 table */
714 mem_array = g_malloc0(sizeof(*mem_array) * e820_get_num_entries());
715 for (i = 0, array_count = 0; i < e820_get_num_entries(); i++) {
716 uint64_t addr, len;
717
718 if (e820_get_entry(i, E820_RAM, &addr, &len)) {
719 mem_array[array_count].address = addr;
720 mem_array[array_count].length = len;
721 array_count++;
722 }
723 }
724 smbios_get_tables(mem_array, array_count,
725 &smbios_tables, &smbios_tables_len,
5fd0a9d4 726 &smbios_anchor, &smbios_anchor_len);
89cc4a27
WH
727 g_free(mem_array);
728
5fd0a9d4
WH
729 if (smbios_anchor) {
730 fw_cfg_add_file(fw_cfg, "etc/smbios/smbios-tables",
731 smbios_tables, smbios_tables_len);
732 fw_cfg_add_file(fw_cfg, "etc/smbios/smbios-anchor",
733 smbios_anchor, smbios_anchor_len);
734 }
735}
736
ebde2465 737static FWCfgState *bochs_bios_init(AddressSpace *as, PCMachineState *pcms)
5fd0a9d4
WH
738{
739 FWCfgState *fw_cfg;
11c2fd3e
AL
740 uint64_t *numa_fw_cfg;
741 int i, j;
3cce6243 742
305ae888 743 fw_cfg = fw_cfg_init_io_dma(FW_CFG_IO_BASE, FW_CFG_IO_BASE + 4, as);
c886fc4c 744
1d934e89
EH
745 /* FW_CFG_MAX_CPUS is a bit confusing/problematic on x86:
746 *
747 * SeaBIOS needs FW_CFG_MAX_CPUS for CPU hotplug, but the CPU hotplug
748 * QEMU<->SeaBIOS interface is not based on the "CPU index", but on the APIC
749 * ID of hotplugged CPUs[1]. This means that FW_CFG_MAX_CPUS is not the
750 * "maximum number of CPUs", but the "limit to the APIC ID values SeaBIOS
751 * may see".
752 *
753 * So, this means we must not use max_cpus, here, but the maximum possible
754 * APIC ID value, plus one.
755 *
756 * [1] The only kind of "CPU identifier" used between SeaBIOS and QEMU is
757 * the APIC ID, not the "CPU index"
758 */
ebde2465 759 fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)pcms->apic_id_limit);
905fdcb5 760 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
089da572
MA
761 fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES,
762 acpi_tables, acpi_tables_len);
9b5b76d4 763 fw_cfg_add_i32(fw_cfg, FW_CFG_IRQ0_OVERRIDE, kvm_allows_irq0_override());
b6f6e3d3 764
089da572 765 fw_cfg_add_bytes(fw_cfg, FW_CFG_E820_TABLE,
7d67110f
GH
766 &e820_reserve, sizeof(e820_reserve));
767 fw_cfg_add_file(fw_cfg, "etc/e820", e820_table,
768 sizeof(struct e820_entry) * e820_entries);
11c2fd3e 769
089da572 770 fw_cfg_add_bytes(fw_cfg, FW_CFG_HPET, &hpet_cfg, sizeof(hpet_cfg));
11c2fd3e
AL
771 /* allocate memory for the NUMA channel: one (64bit) word for the number
772 * of nodes, one word for each VCPU->node and one word for each node to
773 * hold the amount of memory.
774 */
ebde2465 775 numa_fw_cfg = g_new0(uint64_t, 1 + pcms->apic_id_limit + nb_numa_nodes);
11c2fd3e 776 numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes);
991dfefd 777 for (i = 0; i < max_cpus; i++) {
1d934e89 778 unsigned int apic_id = x86_cpu_apic_id_from_index(i);
ebde2465 779 assert(apic_id < pcms->apic_id_limit);
11c2fd3e 780 for (j = 0; j < nb_numa_nodes; j++) {
8c85901e 781 if (test_bit(i, numa_info[j].node_cpu)) {
1d934e89 782 numa_fw_cfg[apic_id + 1] = cpu_to_le64(j);
11c2fd3e
AL
783 break;
784 }
785 }
786 }
787 for (i = 0; i < nb_numa_nodes; i++) {
ebde2465
IM
788 numa_fw_cfg[pcms->apic_id_limit + 1 + i] =
789 cpu_to_le64(numa_info[i].node_mem);
11c2fd3e 790 }
089da572 791 fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, numa_fw_cfg,
ebde2465 792 (1 + pcms->apic_id_limit + nb_numa_nodes) *
1d934e89 793 sizeof(*numa_fw_cfg));
bf483392
AG
794
795 return fw_cfg;
80cabfad
FB
796}
797
642a4f96
TS
798static long get_file_size(FILE *f)
799{
800 long where, size;
801
802 /* XXX: on Unix systems, using fstat() probably makes more sense */
803
804 where = ftell(f);
805 fseek(f, 0, SEEK_END);
806 size = ftell(f);
807 fseek(f, where, SEEK_SET);
808
809 return size;
810}
811
3cbeb524
AB
812/* setup_data types */
813#define SETUP_NONE 0
814#define SETUP_E820_EXT 1
815#define SETUP_DTB 2
816#define SETUP_PCI 3
817#define SETUP_EFI 4
818
819struct setup_data {
820 uint64_t next;
821 uint32_t type;
822 uint32_t len;
823 uint8_t data[0];
824} __attribute__((packed));
825
df1f79fd
EH
826static void load_linux(PCMachineState *pcms,
827 FWCfgState *fw_cfg)
642a4f96
TS
828{
829 uint16_t protocol;
5cea8590 830 int setup_size, kernel_size, initrd_size = 0, cmdline_size;
3cbeb524 831 int dtb_size, setup_data_offset;
642a4f96 832 uint32_t initrd_max;
57a46d05 833 uint8_t header[8192], *setup, *kernel, *initrd_data;
a8170e5e 834 hwaddr real_addr, prot_addr, cmdline_addr, initrd_addr = 0;
45a50b16 835 FILE *f;
bf4e5d92 836 char *vmode;
df1f79fd 837 MachineState *machine = MACHINE(pcms);
cd4040ec 838 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
3cbeb524 839 struct setup_data *setup_data;
df1f79fd
EH
840 const char *kernel_filename = machine->kernel_filename;
841 const char *initrd_filename = machine->initrd_filename;
3cbeb524 842 const char *dtb_filename = machine->dtb;
df1f79fd 843 const char *kernel_cmdline = machine->kernel_cmdline;
642a4f96
TS
844
845 /* Align to 16 bytes as a paranoia measure */
846 cmdline_size = (strlen(kernel_cmdline)+16) & ~15;
847
848 /* load the kernel header */
849 f = fopen(kernel_filename, "rb");
850 if (!f || !(kernel_size = get_file_size(f)) ||
0f9d76e5
LG
851 fread(header, 1, MIN(ARRAY_SIZE(header), kernel_size), f) !=
852 MIN(ARRAY_SIZE(header), kernel_size)) {
853 fprintf(stderr, "qemu: could not load kernel '%s': %s\n",
854 kernel_filename, strerror(errno));
855 exit(1);
642a4f96
TS
856 }
857
858 /* kernel protocol version */
bc4edd79 859#if 0
642a4f96 860 fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202));
bc4edd79 861#endif
0f9d76e5
LG
862 if (ldl_p(header+0x202) == 0x53726448) {
863 protocol = lduw_p(header+0x206);
864 } else {
865 /* This looks like a multiboot kernel. If it is, let's stop
866 treating it like a Linux kernel. */
52001445 867 if (load_multiboot(fw_cfg, f, kernel_filename, initrd_filename,
0f9d76e5 868 kernel_cmdline, kernel_size, header)) {
82663ee2 869 return;
0f9d76e5
LG
870 }
871 protocol = 0;
f16408df 872 }
642a4f96
TS
873
874 if (protocol < 0x200 || !(header[0x211] & 0x01)) {
0f9d76e5
LG
875 /* Low kernel */
876 real_addr = 0x90000;
877 cmdline_addr = 0x9a000 - cmdline_size;
878 prot_addr = 0x10000;
642a4f96 879 } else if (protocol < 0x202) {
0f9d76e5
LG
880 /* High but ancient kernel */
881 real_addr = 0x90000;
882 cmdline_addr = 0x9a000 - cmdline_size;
883 prot_addr = 0x100000;
642a4f96 884 } else {
0f9d76e5
LG
885 /* High and recent kernel */
886 real_addr = 0x10000;
887 cmdline_addr = 0x20000;
888 prot_addr = 0x100000;
642a4f96
TS
889 }
890
bc4edd79 891#if 0
642a4f96 892 fprintf(stderr,
0f9d76e5
LG
893 "qemu: real_addr = 0x" TARGET_FMT_plx "\n"
894 "qemu: cmdline_addr = 0x" TARGET_FMT_plx "\n"
895 "qemu: prot_addr = 0x" TARGET_FMT_plx "\n",
896 real_addr,
897 cmdline_addr,
898 prot_addr);
bc4edd79 899#endif
642a4f96
TS
900
901 /* highest address for loading the initrd */
0f9d76e5
LG
902 if (protocol >= 0x203) {
903 initrd_max = ldl_p(header+0x22c);
904 } else {
905 initrd_max = 0x37ffffff;
906 }
642a4f96 907
cd4040ec
EH
908 if (initrd_max >= pcms->below_4g_mem_size - pcmc->acpi_data_size) {
909 initrd_max = pcms->below_4g_mem_size - pcmc->acpi_data_size - 1;
927766c7 910 }
642a4f96 911
57a46d05
AG
912 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_ADDR, cmdline_addr);
913 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, strlen(kernel_cmdline)+1);
96f80586 914 fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, kernel_cmdline);
642a4f96
TS
915
916 if (protocol >= 0x202) {
0f9d76e5 917 stl_p(header+0x228, cmdline_addr);
642a4f96 918 } else {
0f9d76e5
LG
919 stw_p(header+0x20, 0xA33F);
920 stw_p(header+0x22, cmdline_addr-real_addr);
642a4f96
TS
921 }
922
bf4e5d92
PT
923 /* handle vga= parameter */
924 vmode = strstr(kernel_cmdline, "vga=");
925 if (vmode) {
926 unsigned int video_mode;
927 /* skip "vga=" */
928 vmode += 4;
929 if (!strncmp(vmode, "normal", 6)) {
930 video_mode = 0xffff;
931 } else if (!strncmp(vmode, "ext", 3)) {
932 video_mode = 0xfffe;
933 } else if (!strncmp(vmode, "ask", 3)) {
934 video_mode = 0xfffd;
935 } else {
936 video_mode = strtol(vmode, NULL, 0);
937 }
938 stw_p(header+0x1fa, video_mode);
939 }
940
642a4f96 941 /* loader type */
5cbdb3a3 942 /* High nybble = B reserved for QEMU; low nybble is revision number.
642a4f96
TS
943 If this code is substantially changed, you may want to consider
944 incrementing the revision. */
0f9d76e5
LG
945 if (protocol >= 0x200) {
946 header[0x210] = 0xB0;
947 }
642a4f96
TS
948 /* heap */
949 if (protocol >= 0x201) {
0f9d76e5
LG
950 header[0x211] |= 0x80; /* CAN_USE_HEAP */
951 stw_p(header+0x224, cmdline_addr-real_addr-0x200);
642a4f96
TS
952 }
953
954 /* load initrd */
955 if (initrd_filename) {
0f9d76e5
LG
956 if (protocol < 0x200) {
957 fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n");
958 exit(1);
959 }
642a4f96 960
0f9d76e5 961 initrd_size = get_image_size(initrd_filename);
d6fa4b77 962 if (initrd_size < 0) {
7454e51d
MT
963 fprintf(stderr, "qemu: error reading initrd %s: %s\n",
964 initrd_filename, strerror(errno));
d6fa4b77
MK
965 exit(1);
966 }
967
45a50b16 968 initrd_addr = (initrd_max-initrd_size) & ~4095;
57a46d05 969
7267c094 970 initrd_data = g_malloc(initrd_size);
57a46d05
AG
971 load_image(initrd_filename, initrd_data);
972
973 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
974 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
975 fw_cfg_add_bytes(fw_cfg, FW_CFG_INITRD_DATA, initrd_data, initrd_size);
642a4f96 976
0f9d76e5
LG
977 stl_p(header+0x218, initrd_addr);
978 stl_p(header+0x21c, initrd_size);
642a4f96
TS
979 }
980
45a50b16 981 /* load kernel and setup */
642a4f96 982 setup_size = header[0x1f1];
0f9d76e5
LG
983 if (setup_size == 0) {
984 setup_size = 4;
985 }
642a4f96 986 setup_size = (setup_size+1)*512;
ec5fd402
PB
987 if (setup_size > kernel_size) {
988 fprintf(stderr, "qemu: invalid kernel header\n");
989 exit(1);
990 }
45a50b16 991 kernel_size -= setup_size;
642a4f96 992
7267c094
AL
993 setup = g_malloc(setup_size);
994 kernel = g_malloc(kernel_size);
45a50b16 995 fseek(f, 0, SEEK_SET);
5a41ecc5
KS
996 if (fread(setup, 1, setup_size, f) != setup_size) {
997 fprintf(stderr, "fread() failed\n");
998 exit(1);
999 }
1000 if (fread(kernel, 1, kernel_size, f) != kernel_size) {
1001 fprintf(stderr, "fread() failed\n");
1002 exit(1);
1003 }
642a4f96 1004 fclose(f);
3cbeb524
AB
1005
1006 /* append dtb to kernel */
1007 if (dtb_filename) {
1008 if (protocol < 0x209) {
1009 fprintf(stderr, "qemu: Linux kernel too old to load a dtb\n");
1010 exit(1);
1011 }
1012
1013 dtb_size = get_image_size(dtb_filename);
1014 if (dtb_size <= 0) {
1015 fprintf(stderr, "qemu: error reading dtb %s: %s\n",
1016 dtb_filename, strerror(errno));
1017 exit(1);
1018 }
1019
1020 setup_data_offset = QEMU_ALIGN_UP(kernel_size, 16);
1021 kernel_size = setup_data_offset + sizeof(struct setup_data) + dtb_size;
1022 kernel = g_realloc(kernel, kernel_size);
1023
1024 stq_p(header+0x250, prot_addr + setup_data_offset);
1025
1026 setup_data = (struct setup_data *)(kernel + setup_data_offset);
1027 setup_data->next = 0;
1028 setup_data->type = cpu_to_le32(SETUP_DTB);
1029 setup_data->len = cpu_to_le32(dtb_size);
1030
1031 load_image_size(dtb_filename, setup_data->data, dtb_size);
1032 }
1033
45a50b16 1034 memcpy(setup, header, MIN(sizeof(header), setup_size));
57a46d05
AG
1035
1036 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, prot_addr);
1037 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
1038 fw_cfg_add_bytes(fw_cfg, FW_CFG_KERNEL_DATA, kernel, kernel_size);
1039
1040 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_ADDR, real_addr);
1041 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_SIZE, setup_size);
1042 fw_cfg_add_bytes(fw_cfg, FW_CFG_SETUP_DATA, setup, setup_size);
1043
b2a575a1
MM
1044 if (fw_cfg_dma_enabled(fw_cfg)) {
1045 option_rom[nb_option_roms].name = "linuxboot_dma.bin";
1046 option_rom[nb_option_roms].bootindex = 0;
1047 } else {
1048 option_rom[nb_option_roms].name = "linuxboot.bin";
1049 option_rom[nb_option_roms].bootindex = 0;
1050 }
57a46d05 1051 nb_option_roms++;
642a4f96
TS
1052}
1053
b41a2cd1
FB
1054#define NE2000_NB_MAX 6
1055
675d6f82
BS
1056static const int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360,
1057 0x280, 0x380 };
1058static const int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
b41a2cd1 1059
48a18b3c 1060void pc_init_ne2k_isa(ISABus *bus, NICInfo *nd)
a41b2ff2
PB
1061{
1062 static int nb_ne2k = 0;
1063
1064 if (nb_ne2k == NE2000_NB_MAX)
1065 return;
48a18b3c 1066 isa_ne2000_init(bus, ne2000_io[nb_ne2k],
9453c5bc 1067 ne2000_irq[nb_ne2k], nd);
a41b2ff2
PB
1068 nb_ne2k++;
1069}
1070
92a16d7a 1071DeviceState *cpu_get_current_apic(void)
0e26b7b8 1072{
4917cf44
AF
1073 if (current_cpu) {
1074 X86CPU *cpu = X86_CPU(current_cpu);
02e51483 1075 return cpu->apic_state;
0e26b7b8
BS
1076 } else {
1077 return NULL;
1078 }
1079}
1080
845773ab 1081void pc_acpi_smi_interrupt(void *opaque, int irq, int level)
53b67b30 1082{
c3affe56 1083 X86CPU *cpu = opaque;
53b67b30
BS
1084
1085 if (level) {
c3affe56 1086 cpu_interrupt(CPU(cpu), CPU_INTERRUPT_SMI);
53b67b30
BS
1087 }
1088}
1089
ba157b69
IM
1090static int pc_present_cpus_count(PCMachineState *pcms)
1091{
1092 int i, boot_cpus = 0;
1093 for (i = 0; i < pcms->possible_cpus->len; i++) {
1094 if (pcms->possible_cpus->cpus[i].cpu) {
1095 boot_cpus++;
1096 }
1097 }
1098 return boot_cpus;
1099}
1100
6aff24c6 1101static X86CPU *pc_new_cpu(const char *typename, int64_t apic_id,
46232aaa 1102 Error **errp)
31050930 1103{
e1570d00 1104 X86CPU *cpu = NULL;
31050930
IM
1105 Error *local_err = NULL;
1106
6aff24c6 1107 cpu = X86_CPU(object_new(typename));
31050930
IM
1108
1109 object_property_set_int(OBJECT(cpu), apic_id, "apic-id", &local_err);
1110 object_property_set_bool(OBJECT(cpu), true, "realized", &local_err);
1111
1112 if (local_err) {
31050930 1113 error_propagate(errp, local_err);
cd7b87ff
AF
1114 object_unref(OBJECT(cpu));
1115 cpu = NULL;
31050930
IM
1116 }
1117 return cpu;
1118}
1119
c649983b
IM
1120void pc_hot_add_cpu(const int64_t id, Error **errp)
1121{
0e3bd562 1122 X86CPU *cpu;
6aff24c6
IM
1123 ObjectClass *oc;
1124 PCMachineState *pcms = PC_MACHINE(qdev_get_machine());
c649983b 1125 int64_t apic_id = x86_cpu_apic_id_from_index(id);
0e3bd562 1126 Error *local_err = NULL;
c649983b 1127
8de433cb
IM
1128 if (id < 0) {
1129 error_setg(errp, "Invalid CPU id: %" PRIi64, id);
1130 return;
1131 }
1132
5ff020b7
EH
1133 if (apic_id >= ACPI_CPU_HOTPLUG_ID_LIMIT) {
1134 error_setg(errp, "Unable to add CPU: %" PRIi64
1135 ", resulting APIC ID (%" PRIi64 ") is too large",
1136 id, apic_id);
1137 return;
1138 }
1139
6aff24c6
IM
1140 assert(pcms->possible_cpus->cpus[0].cpu); /* BSP is always present */
1141 oc = OBJECT_CLASS(CPU_GET_CLASS(pcms->possible_cpus->cpus[0].cpu));
1142 cpu = pc_new_cpu(object_class_get_name(oc), apic_id, &local_err);
0e3bd562
AF
1143 if (local_err) {
1144 error_propagate(errp, local_err);
1145 return;
1146 }
1147 object_unref(OBJECT(cpu));
c649983b
IM
1148}
1149
4884b7bf 1150void pc_cpus_init(PCMachineState *pcms)
70166477
IY
1151{
1152 int i;
6aff24c6
IM
1153 CPUClass *cc;
1154 ObjectClass *oc;
1155 const char *typename;
1156 gchar **model_pieces;
53a89e26 1157 X86CPU *cpu = NULL;
4884b7bf 1158 MachineState *machine = MACHINE(pcms);
70166477
IY
1159
1160 /* init CPUs */
4884b7bf 1161 if (machine->cpu_model == NULL) {
70166477 1162#ifdef TARGET_X86_64
4884b7bf 1163 machine->cpu_model = "qemu64";
70166477 1164#else
4884b7bf 1165 machine->cpu_model = "qemu32";
70166477
IY
1166#endif
1167 }
1168
6aff24c6
IM
1169 model_pieces = g_strsplit(machine->cpu_model, ",", 2);
1170 if (!model_pieces[0]) {
1171 error_report("Invalid/empty CPU model name");
1172 exit(1);
1173 }
1174
1175 oc = cpu_class_by_name(TYPE_X86_CPU, model_pieces[0]);
1176 if (oc == NULL) {
1177 error_report("Unable to find CPU definition: %s", model_pieces[0]);
1178 exit(1);
1179 }
1180 typename = object_class_get_name(oc);
1181 cc = CPU_CLASS(oc);
1182 cc->parse_features(typename, model_pieces[1], &error_fatal);
1183 g_strfreev(model_pieces);
1184
ebde2465
IM
1185 /* Calculates the limit to CPU APIC ID values
1186 *
1187 * Limit for the APIC ID value, so that all
1188 * CPU APIC IDs are < pcms->apic_id_limit.
1189 *
1190 * This is used for FW_CFG_MAX_CPUS. See comments on bochs_bios_init().
1191 */
1192 pcms->apic_id_limit = x86_cpu_apic_id_from_index(max_cpus - 1) + 1;
1193 if (pcms->apic_id_limit > ACPI_CPU_HOTPLUG_ID_LIMIT) {
1194 error_report("max_cpus is too large. APIC ID of last CPU is %u",
1195 pcms->apic_id_limit - 1);
f03bd716
EH
1196 exit(1);
1197 }
1198
3811ef14
IM
1199 pcms->possible_cpus = g_malloc0(sizeof(CPUArchIdList) +
1200 sizeof(CPUArchId) * max_cpus);
1201 for (i = 0; i < max_cpus; i++) {
1202 pcms->possible_cpus->cpus[i].arch_id = x86_cpu_apic_id_from_index(i);
1203 pcms->possible_cpus->len++;
1204 if (i < smp_cpus) {
6aff24c6 1205 cpu = pc_new_cpu(typename, x86_cpu_apic_id_from_index(i),
3811ef14
IM
1206 &error_fatal);
1207 pcms->possible_cpus->cpus[i].cpu = CPU(cpu);
1208 object_unref(OBJECT(cpu));
1209 }
70166477 1210 }
53a89e26 1211
c97294ec
GS
1212 /* tell smbios about cpuid version and features */
1213 smbios_set_cpuid(cpu->env.cpuid_version, cpu->env.features[FEAT_1_EDX]);
70166477
IY
1214}
1215
217f1b4a
HZ
1216static void pc_build_feature_control_file(PCMachineState *pcms)
1217{
1218 X86CPU *cpu = X86_CPU(pcms->possible_cpus->cpus[0].cpu);
1219 CPUX86State *env = &cpu->env;
1220 uint32_t unused, ecx, edx;
1221 uint64_t feature_control_bits = 0;
1222 uint64_t *val;
1223
1224 cpu_x86_cpuid(env, 1, 0, &unused, &unused, &ecx, &edx);
1225 if (ecx & CPUID_EXT_VMX) {
1226 feature_control_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
1227 }
1228
1229 if ((edx & (CPUID_EXT2_MCE | CPUID_EXT2_MCA)) ==
1230 (CPUID_EXT2_MCE | CPUID_EXT2_MCA) &&
1231 (env->mcg_cap & MCG_LMCE_P)) {
1232 feature_control_bits |= FEATURE_CONTROL_LMCE;
1233 }
1234
1235 if (!feature_control_bits) {
1236 return;
1237 }
1238
1239 val = g_malloc(sizeof(*val));
1240 *val = cpu_to_le64(feature_control_bits | FEATURE_CONTROL_LOCKED);
1241 fw_cfg_add_file(pcms->fw_cfg, "etc/msr_feature_control", val, sizeof(*val));
1242}
1243
3459a625 1244static
9ebeed0c 1245void pc_machine_done(Notifier *notifier, void *data)
3459a625 1246{
9ebeed0c
EH
1247 PCMachineState *pcms = container_of(notifier,
1248 PCMachineState, machine_done);
1249 PCIBus *bus = pcms->bus;
2118196b 1250
ba157b69
IM
1251 /* set the number of CPUs */
1252 rtc_set_memory(pcms->rtc, 0x5f, pc_present_cpus_count(pcms) - 1);
1253
2118196b
MA
1254 if (bus) {
1255 int extra_hosts = 0;
1256
1257 QLIST_FOREACH(bus, &bus->child, sibling) {
1258 /* look for expander root buses */
1259 if (pci_bus_is_root(bus)) {
1260 extra_hosts++;
1261 }
1262 }
f264d360 1263 if (extra_hosts && pcms->fw_cfg) {
2118196b
MA
1264 uint64_t *val = g_malloc(sizeof(*val));
1265 *val = cpu_to_le64(extra_hosts);
f264d360 1266 fw_cfg_add_file(pcms->fw_cfg,
2118196b
MA
1267 "etc/extra-pci-roots", val, sizeof(*val));
1268 }
1269 }
1270
bb292f5a 1271 acpi_setup();
6d42eefa
CM
1272 if (pcms->fw_cfg) {
1273 pc_build_smbios(pcms->fw_cfg);
217f1b4a 1274 pc_build_feature_control_file(pcms);
6d42eefa 1275 }
3459a625
MT
1276}
1277
e4e8ba04 1278void pc_guest_info_init(PCMachineState *pcms)
3459a625 1279{
1f3aba37 1280 int i;
b20c9bd5 1281
dd4c2f01
EH
1282 pcms->apic_xrupt_override = kvm_allows_irq0_override();
1283 pcms->numa_nodes = nb_numa_nodes;
1284 pcms->node_mem = g_malloc0(pcms->numa_nodes *
1285 sizeof *pcms->node_mem);
8c85901e 1286 for (i = 0; i < nb_numa_nodes; i++) {
dd4c2f01 1287 pcms->node_mem[i] = numa_info[i].node_mem;
8c85901e
WG
1288 }
1289
9ebeed0c
EH
1290 pcms->machine_done.notify = pc_machine_done;
1291 qemu_add_machine_init_done_notifier(&pcms->machine_done);
3459a625
MT
1292}
1293
83d08f26
MT
1294/* setup pci memory address space mapping into system address space */
1295void pc_pci_as_mapping_init(Object *owner, MemoryRegion *system_memory,
1296 MemoryRegion *pci_address_space)
39848901 1297{
83d08f26
MT
1298 /* Set to lower priority than RAM */
1299 memory_region_add_subregion_overlap(system_memory, 0x0,
1300 pci_address_space, -1);
39848901
IM
1301}
1302
f7e4dd6c
GH
1303void pc_acpi_init(const char *default_dsdt)
1304{
c5a98cf3 1305 char *filename;
f7e4dd6c
GH
1306
1307 if (acpi_tables != NULL) {
1308 /* manually set via -acpitable, leave it alone */
1309 return;
1310 }
1311
1312 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, default_dsdt);
1313 if (filename == NULL) {
1314 fprintf(stderr, "WARNING: failed to find %s\n", default_dsdt);
c5a98cf3 1315 } else {
5bdb59a2
MA
1316 QemuOpts *opts = qemu_opts_create(qemu_find_opts("acpi"), NULL, 0,
1317 &error_abort);
c5a98cf3 1318 Error *err = NULL;
f7e4dd6c 1319
5bdb59a2 1320 qemu_opt_set(opts, "file", filename, &error_abort);
0c764a9d 1321
1a4b2666 1322 acpi_table_add_builtin(opts, &err);
c5a98cf3 1323 if (err) {
c29b77f9
MA
1324 error_reportf_err(err, "WARNING: failed to load %s: ",
1325 filename);
c5a98cf3 1326 }
c5a98cf3 1327 g_free(filename);
f7e4dd6c 1328 }
f7e4dd6c
GH
1329}
1330
7bc35e0f 1331void xen_load_linux(PCMachineState *pcms)
b33a5bbf
CL
1332{
1333 int i;
1334 FWCfgState *fw_cfg;
1335
df1f79fd 1336 assert(MACHINE(pcms)->kernel_filename != NULL);
b33a5bbf 1337
305ae888 1338 fw_cfg = fw_cfg_init_io(FW_CFG_IO_BASE);
b33a5bbf
CL
1339 rom_set_fw(fw_cfg);
1340
df1f79fd 1341 load_linux(pcms, fw_cfg);
b33a5bbf
CL
1342 for (i = 0; i < nb_option_roms; i++) {
1343 assert(!strcmp(option_rom[i].name, "linuxboot.bin") ||
b2a575a1 1344 !strcmp(option_rom[i].name, "linuxboot_dma.bin") ||
b33a5bbf
CL
1345 !strcmp(option_rom[i].name, "multiboot.bin"));
1346 rom_add_option(option_rom[i].name, option_rom[i].bootindex);
1347 }
f264d360 1348 pcms->fw_cfg = fw_cfg;
b33a5bbf
CL
1349}
1350
5934e216
EH
1351void pc_memory_init(PCMachineState *pcms,
1352 MemoryRegion *system_memory,
1353 MemoryRegion *rom_memory,
1354 MemoryRegion **ram_memory)
80cabfad 1355{
cbc5b5f3
JJ
1356 int linux_boot, i;
1357 MemoryRegion *ram, *option_rom_mr;
00cb2a99 1358 MemoryRegion *ram_below_4g, *ram_above_4g;
a88b362c 1359 FWCfgState *fw_cfg;
62b160c0 1360 MachineState *machine = MACHINE(pcms);
16a9e8a5 1361 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
d592d303 1362
c8d163bc
EH
1363 assert(machine->ram_size == pcms->below_4g_mem_size +
1364 pcms->above_4g_mem_size);
9521d42b
PB
1365
1366 linux_boot = (machine->kernel_filename != NULL);
80cabfad 1367
00cb2a99 1368 /* Allocate RAM. We allocate it as a single memory region and use
66a0a2cb 1369 * aliases to address portions of it, mostly for backwards compatibility
00cb2a99
AK
1370 * with older qemus that used qemu_ram_alloc().
1371 */
7267c094 1372 ram = g_malloc(sizeof(*ram));
9521d42b
PB
1373 memory_region_allocate_system_memory(ram, NULL, "pc.ram",
1374 machine->ram_size);
ae0a5466 1375 *ram_memory = ram;
7267c094 1376 ram_below_4g = g_malloc(sizeof(*ram_below_4g));
2c9b15ca 1377 memory_region_init_alias(ram_below_4g, NULL, "ram-below-4g", ram,
c8d163bc 1378 0, pcms->below_4g_mem_size);
00cb2a99 1379 memory_region_add_subregion(system_memory, 0, ram_below_4g);
c8d163bc
EH
1380 e820_add_entry(0, pcms->below_4g_mem_size, E820_RAM);
1381 if (pcms->above_4g_mem_size > 0) {
7267c094 1382 ram_above_4g = g_malloc(sizeof(*ram_above_4g));
2c9b15ca 1383 memory_region_init_alias(ram_above_4g, NULL, "ram-above-4g", ram,
c8d163bc
EH
1384 pcms->below_4g_mem_size,
1385 pcms->above_4g_mem_size);
00cb2a99
AK
1386 memory_region_add_subregion(system_memory, 0x100000000ULL,
1387 ram_above_4g);
c8d163bc 1388 e820_add_entry(0x100000000ULL, pcms->above_4g_mem_size, E820_RAM);
bbe80adf 1389 }
82b36dc3 1390
bb292f5a 1391 if (!pcmc->has_reserved_memory &&
ca8336f3 1392 (machine->ram_slots ||
9521d42b 1393 (machine->maxram_size > machine->ram_size))) {
ca8336f3
IM
1394 MachineClass *mc = MACHINE_GET_CLASS(machine);
1395
1396 error_report("\"-memory 'slots|maxmem'\" is not supported by: %s",
1397 mc->name);
1398 exit(EXIT_FAILURE);
1399 }
1400
619d11e4 1401 /* initialize hotplug memory address space */
bb292f5a 1402 if (pcmc->has_reserved_memory &&
9521d42b 1403 (machine->ram_size < machine->maxram_size)) {
619d11e4 1404 ram_addr_t hotplug_mem_size =
9521d42b 1405 machine->maxram_size - machine->ram_size;
619d11e4 1406
a0cc8856
IM
1407 if (machine->ram_slots > ACPI_MAX_RAM_SLOTS) {
1408 error_report("unsupported amount of memory slots: %"PRIu64,
1409 machine->ram_slots);
1410 exit(EXIT_FAILURE);
1411 }
1412
f2c38522
PK
1413 if (QEMU_ALIGN_UP(machine->maxram_size,
1414 TARGET_PAGE_SIZE) != machine->maxram_size) {
1415 error_report("maximum memory size must by aligned to multiple of "
1416 "%d bytes", TARGET_PAGE_SIZE);
1417 exit(EXIT_FAILURE);
1418 }
1419
a7d69ff1 1420 pcms->hotplug_memory.base =
c8d163bc 1421 ROUND_UP(0x100000000ULL + pcms->above_4g_mem_size, 1ULL << 30);
619d11e4 1422
16a9e8a5 1423 if (pcmc->enforce_aligned_dimm) {
085f8e88
IM
1424 /* size hotplug region assuming 1G page max alignment per slot */
1425 hotplug_mem_size += (1ULL << 30) * machine->ram_slots;
1426 }
1427
a7d69ff1 1428 if ((pcms->hotplug_memory.base + hotplug_mem_size) <
619d11e4
IM
1429 hotplug_mem_size) {
1430 error_report("unsupported amount of maximum memory: " RAM_ADDR_FMT,
1431 machine->maxram_size);
1432 exit(EXIT_FAILURE);
1433 }
1434
a7d69ff1 1435 memory_region_init(&pcms->hotplug_memory.mr, OBJECT(pcms),
619d11e4 1436 "hotplug-memory", hotplug_mem_size);
a7d69ff1
BR
1437 memory_region_add_subregion(system_memory, pcms->hotplug_memory.base,
1438 &pcms->hotplug_memory.mr);
619d11e4 1439 }
cbc5b5f3
JJ
1440
1441 /* Initialize PC system firmware */
5db3f0de 1442 pc_system_firmware_init(rom_memory, !pcmc->pci_enabled);
00cb2a99 1443
7267c094 1444 option_rom_mr = g_malloc(sizeof(*option_rom_mr));
49946538 1445 memory_region_init_ram(option_rom_mr, NULL, "pc.rom", PC_ROM_SIZE,
f8ed85ac 1446 &error_fatal);
c5705a77 1447 vmstate_register_ram_global(option_rom_mr);
4463aee6 1448 memory_region_add_subregion_overlap(rom_memory,
00cb2a99
AK
1449 PC_ROM_MIN_VGA,
1450 option_rom_mr,
1451 1);
f753ff16 1452
ebde2465 1453 fw_cfg = bochs_bios_init(&address_space_memory, pcms);
c886fc4c 1454
8832cb80 1455 rom_set_fw(fw_cfg);
1d108d97 1456
bb292f5a 1457 if (pcmc->has_reserved_memory && pcms->hotplug_memory.base) {
de268e13 1458 uint64_t *val = g_malloc(sizeof(*val));
2f8b5008
IM
1459 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
1460 uint64_t res_mem_end = pcms->hotplug_memory.base;
1461
1462 if (!pcmc->broken_reserved_end) {
1463 res_mem_end += memory_region_size(&pcms->hotplug_memory.mr);
1464 }
3385e8e2 1465 *val = cpu_to_le64(ROUND_UP(res_mem_end, 0x1ULL << 30));
de268e13
IM
1466 fw_cfg_add_file(fw_cfg, "etc/reserved-memory-end", val, sizeof(*val));
1467 }
1468
f753ff16 1469 if (linux_boot) {
df1f79fd 1470 load_linux(pcms, fw_cfg);
f753ff16
PB
1471 }
1472
1473 for (i = 0; i < nb_option_roms; i++) {
2e55e842 1474 rom_add_option(option_rom[i].name, option_rom[i].bootindex);
406c8df3 1475 }
f264d360 1476 pcms->fw_cfg = fw_cfg;
3d53f5c3
IY
1477}
1478
0b0cc076 1479qemu_irq pc_allocate_cpu_irq(void)
845773ab 1480{
0b0cc076 1481 return qemu_allocate_irq(pic_irq_request, NULL, 0);
845773ab
IY
1482}
1483
48a18b3c 1484DeviceState *pc_vga_init(ISABus *isa_bus, PCIBus *pci_bus)
765d7908 1485{
ad6d45fa
AL
1486 DeviceState *dev = NULL;
1487
bab47d9a 1488 rom_set_order_override(FW_CFG_ORDER_OVERRIDE_VGA);
16094b75
AJ
1489 if (pci_bus) {
1490 PCIDevice *pcidev = pci_vga_init(pci_bus);
1491 dev = pcidev ? &pcidev->qdev : NULL;
1492 } else if (isa_bus) {
1493 ISADevice *isadev = isa_vga_init(isa_bus);
4a17cc4f 1494 dev = isadev ? DEVICE(isadev) : NULL;
765d7908 1495 }
bab47d9a 1496 rom_reset_order_override();
ad6d45fa 1497 return dev;
765d7908
IY
1498}
1499
258711c6
JG
1500static const MemoryRegionOps ioport80_io_ops = {
1501 .write = ioport80_write,
c02e1eac 1502 .read = ioport80_read,
258711c6
JG
1503 .endianness = DEVICE_NATIVE_ENDIAN,
1504 .impl = {
1505 .min_access_size = 1,
1506 .max_access_size = 1,
1507 },
1508};
1509
1510static const MemoryRegionOps ioportF0_io_ops = {
1511 .write = ioportF0_write,
c02e1eac 1512 .read = ioportF0_read,
258711c6
JG
1513 .endianness = DEVICE_NATIVE_ENDIAN,
1514 .impl = {
1515 .min_access_size = 1,
1516 .max_access_size = 1,
1517 },
1518};
1519
48a18b3c 1520void pc_basic_device_init(ISABus *isa_bus, qemu_irq *gsi,
1611977c 1521 ISADevice **rtc_state,
fd53c87c 1522 bool create_fdctrl,
7a10ef51 1523 bool no_vmport,
3a87d009 1524 uint32_t hpet_irqs)
ffe513da
IY
1525{
1526 int i;
1527 DriveInfo *fd[MAX_FD];
ce967e2f
JK
1528 DeviceState *hpet = NULL;
1529 int pit_isa_irq = 0;
1530 qemu_irq pit_alt_irq = NULL;
7d932dfd 1531 qemu_irq rtc_irq = NULL;
956a3e6b 1532 qemu_irq *a20_line;
c2d8d311 1533 ISADevice *i8042, *port92, *vmmouse, *pit = NULL;
258711c6
JG
1534 MemoryRegion *ioport80_io = g_new(MemoryRegion, 1);
1535 MemoryRegion *ioportF0_io = g_new(MemoryRegion, 1);
ffe513da 1536
2c9b15ca 1537 memory_region_init_io(ioport80_io, NULL, &ioport80_io_ops, NULL, "ioport80", 1);
258711c6 1538 memory_region_add_subregion(isa_bus->address_space_io, 0x80, ioport80_io);
ffe513da 1539
2c9b15ca 1540 memory_region_init_io(ioportF0_io, NULL, &ioportF0_io_ops, NULL, "ioportF0", 1);
258711c6 1541 memory_region_add_subregion(isa_bus->address_space_io, 0xf0, ioportF0_io);
ffe513da 1542
5d17c0d2
JK
1543 /*
1544 * Check if an HPET shall be created.
1545 *
1546 * Without KVM_CAP_PIT_STATE2, we cannot switch off the in-kernel PIT
1547 * when the HPET wants to take over. Thus we have to disable the latter.
1548 */
1549 if (!no_hpet && (!kvm_irqchip_in_kernel() || kvm_has_pit_state2())) {
7a10ef51 1550 /* In order to set property, here not using sysbus_try_create_simple */
51116102 1551 hpet = qdev_try_create(NULL, TYPE_HPET);
dd703b99 1552 if (hpet) {
7a10ef51
LPF
1553 /* For pc-piix-*, hpet's intcap is always IRQ2. For pc-q35-1.7
1554 * and earlier, use IRQ2 for compat. Otherwise, use IRQ16~23,
1555 * IRQ8 and IRQ2.
1556 */
1557 uint8_t compat = object_property_get_int(OBJECT(hpet),
1558 HPET_INTCAP, NULL);
1559 if (!compat) {
1560 qdev_prop_set_uint32(hpet, HPET_INTCAP, hpet_irqs);
1561 }
1562 qdev_init_nofail(hpet);
1563 sysbus_mmio_map(SYS_BUS_DEVICE(hpet), 0, HPET_BASE);
1564
b881fbe9 1565 for (i = 0; i < GSI_NUM_PINS; i++) {
1356b98d 1566 sysbus_connect_irq(SYS_BUS_DEVICE(hpet), i, gsi[i]);
dd703b99 1567 }
ce967e2f
JK
1568 pit_isa_irq = -1;
1569 pit_alt_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_PIT_INT);
1570 rtc_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_RTC_INT);
822557eb 1571 }
ffe513da 1572 }
48a18b3c 1573 *rtc_state = rtc_init(isa_bus, 2000, rtc_irq);
7d932dfd
JK
1574
1575 qemu_register_boot_set(pc_boot_set, *rtc_state);
1576
c2d8d311 1577 if (!xen_enabled()) {
15eafc2e 1578 if (kvm_pit_in_kernel()) {
c2d8d311
SS
1579 pit = kvm_pit_init(isa_bus, 0x40);
1580 } else {
1581 pit = pit_init(isa_bus, 0x40, pit_isa_irq, pit_alt_irq);
1582 }
1583 if (hpet) {
1584 /* connect PIT to output control line of the HPET */
4a17cc4f 1585 qdev_connect_gpio_out(hpet, 0, qdev_get_gpio_in(DEVICE(pit), 0));
c2d8d311
SS
1586 }
1587 pcspk_init(isa_bus, pit);
ce967e2f 1588 }
ffe513da 1589
b6607a1a 1590 serial_hds_isa_init(isa_bus, MAX_SERIAL_PORTS);
07dc7880 1591 parallel_hds_isa_init(isa_bus, MAX_PARALLEL_PORTS);
ffe513da 1592
182735ef 1593 a20_line = qemu_allocate_irqs(handle_a20_line_change, first_cpu, 2);
48a18b3c 1594 i8042 = isa_create_simple(isa_bus, "i8042");
4b78a802 1595 i8042_setup_a20_line(i8042, &a20_line[0]);
1611977c 1596 if (!no_vmport) {
48a18b3c
HP
1597 vmport_init(isa_bus);
1598 vmmouse = isa_try_create(isa_bus, "vmmouse");
1611977c
AP
1599 } else {
1600 vmmouse = NULL;
1601 }
86d86414 1602 if (vmmouse) {
4a17cc4f
AF
1603 DeviceState *dev = DEVICE(vmmouse);
1604 qdev_prop_set_ptr(dev, "ps2_mouse", i8042);
1605 qdev_init_nofail(dev);
86d86414 1606 }
48a18b3c 1607 port92 = isa_create_simple(isa_bus, "port92");
4b78a802 1608 port92_init(port92, &a20_line[1]);
956a3e6b 1609
57146941 1610 DMA_init(isa_bus, 0);
ffe513da
IY
1611
1612 for(i = 0; i < MAX_FD; i++) {
1613 fd[i] = drive_get(IF_FLOPPY, 0, i);
936a7c1c 1614 create_fdctrl |= !!fd[i];
ffe513da 1615 }
220a8846
LE
1616 if (create_fdctrl) {
1617 fdctrl_init_isa(isa_bus, fd);
1618 }
ffe513da
IY
1619}
1620
9011a1a7
IY
1621void pc_nic_init(ISABus *isa_bus, PCIBus *pci_bus)
1622{
1623 int i;
1624
bab47d9a 1625 rom_set_order_override(FW_CFG_ORDER_OVERRIDE_NIC);
9011a1a7
IY
1626 for (i = 0; i < nb_nics; i++) {
1627 NICInfo *nd = &nd_table[i];
1628
1629 if (!pci_bus || (nd->model && strcmp(nd->model, "ne2k_isa") == 0)) {
1630 pc_init_ne2k_isa(isa_bus, nd);
1631 } else {
29b358f9 1632 pci_nic_init_nofail(nd, pci_bus, "e1000", NULL);
9011a1a7
IY
1633 }
1634 }
bab47d9a 1635 rom_reset_order_override();
9011a1a7
IY
1636}
1637
845773ab 1638void pc_pci_device_init(PCIBus *pci_bus)
e3a5cf42
IY
1639{
1640 int max_bus;
1641 int bus;
1642
1643 max_bus = drive_get_max_bus(IF_SCSI);
1644 for (bus = 0; bus <= max_bus; bus++) {
1645 pci_create_simple(pci_bus, -1, "lsi53c895a");
1646 }
1647}
a39e3564
JB
1648
1649void ioapic_init_gsi(GSIState *gsi_state, const char *parent_name)
1650{
1651 DeviceState *dev;
1652 SysBusDevice *d;
1653 unsigned int i;
1654
15eafc2e 1655 if (kvm_ioapic_in_kernel()) {
a39e3564
JB
1656 dev = qdev_create(NULL, "kvm-ioapic");
1657 } else {
1658 dev = qdev_create(NULL, "ioapic");
1659 }
1660 if (parent_name) {
1661 object_property_add_child(object_resolve_path(parent_name, NULL),
1662 "ioapic", OBJECT(dev), NULL);
1663 }
1664 qdev_init_nofail(dev);
1356b98d 1665 d = SYS_BUS_DEVICE(dev);
3a4a4697 1666 sysbus_mmio_map(d, 0, IO_APIC_DEFAULT_ADDRESS);
a39e3564
JB
1667
1668 for (i = 0; i < IOAPIC_NUM_PINS; i++) {
1669 gsi_state->ioapic_irq[i] = qdev_get_gpio_in(dev, i);
1670 }
1671}
d5747cac 1672
95bee274
IM
1673static void pc_dimm_plug(HotplugHandler *hotplug_dev,
1674 DeviceState *dev, Error **errp)
1675{
3fbcdc27 1676 HotplugHandlerClass *hhc;
95bee274
IM
1677 Error *local_err = NULL;
1678 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
16a9e8a5 1679 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
95bee274
IM
1680 PCDIMMDevice *dimm = PC_DIMM(dev);
1681 PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
1682 MemoryRegion *mr = ddc->get_memory_region(dimm);
92a37a04 1683 uint64_t align = TARGET_PAGE_SIZE;
95bee274 1684
16a9e8a5 1685 if (memory_region_get_alignment(mr) && pcmc->enforce_aligned_dimm) {
91aa70ab
IM
1686 align = memory_region_get_alignment(mr);
1687 }
1688
3fbcdc27
IM
1689 if (!pcms->acpi_dev) {
1690 error_setg(&local_err,
1691 "memory hotplug is not enabled: missing acpi device");
1692 goto out;
1693 }
1694
d6a9b0b8 1695 pc_dimm_memory_plug(dev, &pcms->hotplug_memory, mr, align, &local_err);
43bbb49e 1696 if (local_err) {
b8865591
IM
1697 goto out;
1698 }
1699
3fbcdc27 1700 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
8e23184b 1701 hhc->plug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &error_abort);
95bee274
IM
1702out:
1703 error_propagate(errp, local_err);
1704}
1705
64fec58e
TC
1706static void pc_dimm_unplug_request(HotplugHandler *hotplug_dev,
1707 DeviceState *dev, Error **errp)
1708{
1709 HotplugHandlerClass *hhc;
1710 Error *local_err = NULL;
1711 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
1712
1713 if (!pcms->acpi_dev) {
1714 error_setg(&local_err,
1715 "memory hotplug is not enabled: missing acpi device");
1716 goto out;
1717 }
1718
1719 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
1720 hhc->unplug_request(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
1721
1722out:
1723 error_propagate(errp, local_err);
1724}
1725
f7d3e29d
TC
1726static void pc_dimm_unplug(HotplugHandler *hotplug_dev,
1727 DeviceState *dev, Error **errp)
1728{
1729 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
1730 PCDIMMDevice *dimm = PC_DIMM(dev);
1731 PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
1732 MemoryRegion *mr = ddc->get_memory_region(dimm);
1733 HotplugHandlerClass *hhc;
1734 Error *local_err = NULL;
1735
1736 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
1737 hhc->unplug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
1738
1739 if (local_err) {
1740 goto out;
1741 }
1742
43bbb49e 1743 pc_dimm_memory_unplug(dev, &pcms->hotplug_memory, mr);
f7d3e29d
TC
1744 object_unparent(OBJECT(dev));
1745
1746 out:
1747 error_propagate(errp, local_err);
1748}
1749
3811ef14
IM
1750static int pc_apic_cmp(const void *a, const void *b)
1751{
1752 CPUArchId *apic_a = (CPUArchId *)a;
1753 CPUArchId *apic_b = (CPUArchId *)b;
1754
1755 return apic_a->arch_id - apic_b->arch_id;
1756}
1757
7baef5cf
IM
1758/* returns pointer to CPUArchId descriptor that matches CPU's apic_id
1759 * in pcms->possible_cpus->cpus, if pcms->possible_cpus->cpus has no
1760 * entry correponding to CPU's apic_id returns NULL.
1761 */
1762static CPUArchId *pc_find_cpu_slot(PCMachineState *pcms, CPUState *cpu,
1763 int *idx)
1764{
1765 CPUClass *cc = CPU_GET_CLASS(cpu);
1766 CPUArchId apic_id, *found_cpu;
1767
1768 apic_id.arch_id = cc->get_arch_id(CPU(cpu));
1769 found_cpu = bsearch(&apic_id, pcms->possible_cpus->cpus,
1770 pcms->possible_cpus->len, sizeof(*pcms->possible_cpus->cpus),
1771 pc_apic_cmp);
1772 if (found_cpu && idx) {
1773 *idx = found_cpu - pcms->possible_cpus->cpus;
1774 }
1775 return found_cpu;
1776}
1777
5279569e
GZ
1778static void pc_cpu_plug(HotplugHandler *hotplug_dev,
1779 DeviceState *dev, Error **errp)
1780{
7baef5cf 1781 CPUArchId *found_cpu;
5279569e
GZ
1782 HotplugHandlerClass *hhc;
1783 Error *local_err = NULL;
1784 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
1785
1786 if (!dev->hotplugged) {
1787 goto out;
1788 }
1789
1790 if (!pcms->acpi_dev) {
1791 error_setg(&local_err,
1792 "cpu hotplug is not enabled: missing acpi device");
1793 goto out;
1794 }
1795
1796 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
1797 hhc->plug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
2d996150
GZ
1798 if (local_err) {
1799 goto out;
1800 }
1801
1802 /* increment the number of CPUs */
1803 rtc_set_memory(pcms->rtc, 0x5f, rtc_get_memory(pcms->rtc, 0x5f) + 1);
3811ef14 1804
7baef5cf 1805 found_cpu = pc_find_cpu_slot(pcms, CPU(dev), NULL);
3811ef14 1806 found_cpu->cpu = CPU(dev);
5279569e
GZ
1807out:
1808 error_propagate(errp, local_err);
1809}
8872c25a
IM
1810static void pc_cpu_unplug_request_cb(HotplugHandler *hotplug_dev,
1811 DeviceState *dev, Error **errp)
1812{
1813 HotplugHandlerClass *hhc;
1814 Error *local_err = NULL;
1815 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
1816
1817 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
1818 hhc->unplug_request(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
1819
1820 if (local_err) {
1821 goto out;
1822 }
1823
1824 out:
1825 error_propagate(errp, local_err);
1826
1827}
1828
1829static void pc_cpu_unplug_cb(HotplugHandler *hotplug_dev,
1830 DeviceState *dev, Error **errp)
1831{
1832 HotplugHandlerClass *hhc;
1833 Error *local_err = NULL;
1834 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
1835
1836 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
1837 hhc->unplug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
1838
1839 if (local_err) {
1840 goto out;
1841 }
1842
1843 /*
1844 * TODO: enable unplug once generic CPU remove bits land
1845 * for now guest will be able to eject CPU ACPI wise but
1846 * it will come back again on machine reset.
1847 */
1848 /* object_unparent(OBJECT(dev)); */
1849
1850 out:
1851 error_propagate(errp, local_err);
1852}
5279569e 1853
4ec60c76
IM
1854static void pc_cpu_pre_plug(HotplugHandler *hotplug_dev,
1855 DeviceState *dev, Error **errp)
1856{
1857 int idx;
e8f7b83e 1858 CPUArchId *cpu_slot;
d89c2b8b 1859 X86CPUTopoInfo topo;
4ec60c76
IM
1860 X86CPU *cpu = X86_CPU(dev);
1861 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
4ec60c76 1862
e8f7b83e
IM
1863 /* if APIC ID is not set, set it based on socket/core/thread properties */
1864 if (cpu->apic_id == UNASSIGNED_APIC_ID) {
1865 int max_socket = (max_cpus - 1) / smp_threads / smp_cores;
1866
1867 if (cpu->socket_id < 0) {
1868 error_setg(errp, "CPU socket-id is not set");
1869 return;
1870 } else if (cpu->socket_id > max_socket) {
1871 error_setg(errp, "Invalid CPU socket-id: %u must be in range 0:%u",
1872 cpu->socket_id, max_socket);
1873 return;
1874 }
1875 if (cpu->core_id < 0) {
1876 error_setg(errp, "CPU core-id is not set");
1877 return;
1878 } else if (cpu->core_id > (smp_cores - 1)) {
1879 error_setg(errp, "Invalid CPU core-id: %u must be in range 0:%u",
1880 cpu->core_id, smp_cores - 1);
1881 return;
1882 }
1883 if (cpu->thread_id < 0) {
1884 error_setg(errp, "CPU thread-id is not set");
1885 return;
1886 } else if (cpu->thread_id > (smp_threads - 1)) {
1887 error_setg(errp, "Invalid CPU thread-id: %u must be in range 0:%u",
1888 cpu->thread_id, smp_threads - 1);
1889 return;
1890 }
1891
1892 topo.pkg_id = cpu->socket_id;
1893 topo.core_id = cpu->core_id;
1894 topo.smt_id = cpu->thread_id;
1895 cpu->apic_id = apicid_from_topo_ids(smp_cores, smp_threads, &topo);
1896 }
1897
1898 cpu_slot = pc_find_cpu_slot(pcms, CPU(dev), &idx);
4ec60c76 1899 if (!cpu_slot) {
e8f7b83e
IM
1900 x86_topo_ids_from_apicid(cpu->apic_id, smp_cores, smp_threads, &topo);
1901 error_setg(errp, "Invalid CPU [socket: %u, core: %u, thread: %u] with"
1902 " APIC ID %" PRIu32 ", valid index range 0:%d",
1903 topo.pkg_id, topo.core_id, topo.smt_id, cpu->apic_id,
4ec60c76
IM
1904 pcms->possible_cpus->len - 1);
1905 return;
1906 }
1907
1908 if (cpu_slot->cpu) {
1909 error_setg(errp, "CPU[%d] with APIC ID %" PRIu32 " exists",
1910 idx, cpu->apic_id);
1911 return;
1912 }
d89c2b8b
IM
1913
1914 /* if 'address' properties socket-id/core-id/thread-id are not set, set them
1915 * so that query_hotpluggable_cpus would show correct values
1916 */
1917 /* TODO: move socket_id/core_id/thread_id checks into x86_cpu_realizefn()
1918 * once -smp refactoring is complete and there will be CPU private
1919 * CPUState::nr_cores and CPUState::nr_threads fields instead of globals */
1920 x86_topo_ids_from_apicid(cpu->apic_id, smp_cores, smp_threads, &topo);
1921 if (cpu->socket_id != -1 && cpu->socket_id != topo.pkg_id) {
1922 error_setg(errp, "property socket-id: %u doesn't match set apic-id:"
1923 " 0x%x (socket-id: %u)", cpu->socket_id, cpu->apic_id, topo.pkg_id);
1924 return;
1925 }
1926 cpu->socket_id = topo.pkg_id;
1927
1928 if (cpu->core_id != -1 && cpu->core_id != topo.core_id) {
1929 error_setg(errp, "property core-id: %u doesn't match set apic-id:"
1930 " 0x%x (core-id: %u)", cpu->core_id, cpu->apic_id, topo.core_id);
1931 return;
1932 }
1933 cpu->core_id = topo.core_id;
1934
1935 if (cpu->thread_id != -1 && cpu->thread_id != topo.smt_id) {
1936 error_setg(errp, "property thread-id: %u doesn't match set apic-id:"
1937 " 0x%x (thread-id: %u)", cpu->thread_id, cpu->apic_id, topo.smt_id);
1938 return;
1939 }
1940 cpu->thread_id = topo.smt_id;
4ec60c76
IM
1941}
1942
1943static void pc_machine_device_pre_plug_cb(HotplugHandler *hotplug_dev,
1944 DeviceState *dev, Error **errp)
1945{
1946 if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
1947 pc_cpu_pre_plug(hotplug_dev, dev, errp);
1948 }
1949}
1950
95bee274
IM
1951static void pc_machine_device_plug_cb(HotplugHandler *hotplug_dev,
1952 DeviceState *dev, Error **errp)
1953{
1954 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
1955 pc_dimm_plug(hotplug_dev, dev, errp);
5279569e
GZ
1956 } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
1957 pc_cpu_plug(hotplug_dev, dev, errp);
95bee274
IM
1958 }
1959}
1960
d9c5c5b8
TC
1961static void pc_machine_device_unplug_request_cb(HotplugHandler *hotplug_dev,
1962 DeviceState *dev, Error **errp)
1963{
64fec58e
TC
1964 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
1965 pc_dimm_unplug_request(hotplug_dev, dev, errp);
8872c25a
IM
1966 } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
1967 pc_cpu_unplug_request_cb(hotplug_dev, dev, errp);
64fec58e
TC
1968 } else {
1969 error_setg(errp, "acpi: device unplug request for not supported device"
1970 " type: %s", object_get_typename(OBJECT(dev)));
1971 }
d9c5c5b8
TC
1972}
1973
232391c1
TC
1974static void pc_machine_device_unplug_cb(HotplugHandler *hotplug_dev,
1975 DeviceState *dev, Error **errp)
1976{
f7d3e29d
TC
1977 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
1978 pc_dimm_unplug(hotplug_dev, dev, errp);
8872c25a
IM
1979 } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
1980 pc_cpu_unplug_cb(hotplug_dev, dev, errp);
f7d3e29d
TC
1981 } else {
1982 error_setg(errp, "acpi: device unplug for not supported device"
1983 " type: %s", object_get_typename(OBJECT(dev)));
1984 }
232391c1
TC
1985}
1986
95bee274
IM
1987static HotplugHandler *pc_get_hotpug_handler(MachineState *machine,
1988 DeviceState *dev)
1989{
1990 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(machine);
1991
5279569e
GZ
1992 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM) ||
1993 object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
95bee274
IM
1994 return HOTPLUG_HANDLER(machine);
1995 }
1996
1997 return pcmc->get_hotplug_handler ?
1998 pcmc->get_hotplug_handler(machine, dev) : NULL;
1999}
2000
bf1e8939 2001static void
d7bce999
EB
2002pc_machine_get_hotplug_memory_region_size(Object *obj, Visitor *v,
2003 const char *name, void *opaque,
2004 Error **errp)
bf1e8939
IM
2005{
2006 PCMachineState *pcms = PC_MACHINE(obj);
a7d69ff1 2007 int64_t value = memory_region_size(&pcms->hotplug_memory.mr);
bf1e8939 2008
51e72bc1 2009 visit_type_int(v, name, &value, errp);
bf1e8939
IM
2010}
2011
c87b1520 2012static void pc_machine_get_max_ram_below_4g(Object *obj, Visitor *v,
d7bce999
EB
2013 const char *name, void *opaque,
2014 Error **errp)
c87b1520
DS
2015{
2016 PCMachineState *pcms = PC_MACHINE(obj);
2017 uint64_t value = pcms->max_ram_below_4g;
2018
51e72bc1 2019 visit_type_size(v, name, &value, errp);
c87b1520
DS
2020}
2021
2022static void pc_machine_set_max_ram_below_4g(Object *obj, Visitor *v,
d7bce999
EB
2023 const char *name, void *opaque,
2024 Error **errp)
c87b1520
DS
2025{
2026 PCMachineState *pcms = PC_MACHINE(obj);
2027 Error *error = NULL;
2028 uint64_t value;
2029
51e72bc1 2030 visit_type_size(v, name, &value, &error);
c87b1520
DS
2031 if (error) {
2032 error_propagate(errp, error);
2033 return;
2034 }
2035 if (value > (1ULL << 32)) {
455b0fde
EB
2036 error_setg(&error,
2037 "Machine option 'max-ram-below-4g=%"PRIu64
2038 "' expects size less than or equal to 4G", value);
c87b1520
DS
2039 error_propagate(errp, error);
2040 return;
2041 }
2042
2043 if (value < (1ULL << 20)) {
2044 error_report("Warning: small max_ram_below_4g(%"PRIu64
2045 ") less than 1M. BIOS may not work..",
2046 value);
2047 }
2048
2049 pcms->max_ram_below_4g = value;
2050}
2051
d7bce999
EB
2052static void pc_machine_get_vmport(Object *obj, Visitor *v, const char *name,
2053 void *opaque, Error **errp)
9b23cfb7
DDAG
2054{
2055 PCMachineState *pcms = PC_MACHINE(obj);
d1048bef 2056 OnOffAuto vmport = pcms->vmport;
9b23cfb7 2057
51e72bc1 2058 visit_type_OnOffAuto(v, name, &vmport, errp);
9b23cfb7
DDAG
2059}
2060
d7bce999
EB
2061static void pc_machine_set_vmport(Object *obj, Visitor *v, const char *name,
2062 void *opaque, Error **errp)
9b23cfb7
DDAG
2063{
2064 PCMachineState *pcms = PC_MACHINE(obj);
2065
51e72bc1 2066 visit_type_OnOffAuto(v, name, &pcms->vmport, errp);
9b23cfb7
DDAG
2067}
2068
355023f2
PB
2069bool pc_machine_is_smm_enabled(PCMachineState *pcms)
2070{
2071 bool smm_available = false;
2072
2073 if (pcms->smm == ON_OFF_AUTO_OFF) {
2074 return false;
2075 }
2076
2077 if (tcg_enabled() || qtest_enabled()) {
2078 smm_available = true;
2079 } else if (kvm_enabled()) {
2080 smm_available = kvm_has_smm();
2081 }
2082
2083 if (smm_available) {
2084 return true;
2085 }
2086
2087 if (pcms->smm == ON_OFF_AUTO_ON) {
2088 error_report("System Management Mode not supported by this hypervisor.");
2089 exit(1);
2090 }
2091 return false;
2092}
2093
d7bce999
EB
2094static void pc_machine_get_smm(Object *obj, Visitor *v, const char *name,
2095 void *opaque, Error **errp)
355023f2
PB
2096{
2097 PCMachineState *pcms = PC_MACHINE(obj);
2098 OnOffAuto smm = pcms->smm;
2099
51e72bc1 2100 visit_type_OnOffAuto(v, name, &smm, errp);
355023f2
PB
2101}
2102
d7bce999
EB
2103static void pc_machine_set_smm(Object *obj, Visitor *v, const char *name,
2104 void *opaque, Error **errp)
355023f2
PB
2105{
2106 PCMachineState *pcms = PC_MACHINE(obj);
2107
51e72bc1 2108 visit_type_OnOffAuto(v, name, &pcms->smm, errp);
355023f2
PB
2109}
2110
87252e1b
XG
2111static bool pc_machine_get_nvdimm(Object *obj, Error **errp)
2112{
2113 PCMachineState *pcms = PC_MACHINE(obj);
2114
5fe79386 2115 return pcms->acpi_nvdimm_state.is_enabled;
87252e1b
XG
2116}
2117
2118static void pc_machine_set_nvdimm(Object *obj, bool value, Error **errp)
2119{
2120 PCMachineState *pcms = PC_MACHINE(obj);
2121
5fe79386 2122 pcms->acpi_nvdimm_state.is_enabled = value;
87252e1b
XG
2123}
2124
bf1e8939
IM
2125static void pc_machine_initfn(Object *obj)
2126{
c87b1520
DS
2127 PCMachineState *pcms = PC_MACHINE(obj);
2128
bf1e8939
IM
2129 object_property_add(obj, PC_MACHINE_MEMHP_REGION_SIZE, "int",
2130 pc_machine_get_hotplug_memory_region_size,
dda65c7c 2131 NULL, NULL, NULL, &error_abort);
49d2e648 2132
5ec7d098 2133 pcms->max_ram_below_4g = 0; /* use default */
c87b1520
DS
2134 object_property_add(obj, PC_MACHINE_MAX_RAM_BELOW_4G, "size",
2135 pc_machine_get_max_ram_below_4g,
2136 pc_machine_set_max_ram_below_4g,
dda65c7c 2137 NULL, NULL, &error_abort);
49d2e648
MA
2138 object_property_set_description(obj, PC_MACHINE_MAX_RAM_BELOW_4G,
2139 "Maximum ram below the 4G boundary (32bit boundary)",
dda65c7c 2140 &error_abort);
91aa70ab 2141
355023f2
PB
2142 pcms->smm = ON_OFF_AUTO_AUTO;
2143 object_property_add(obj, PC_MACHINE_SMM, "OnOffAuto",
2144 pc_machine_get_smm,
2145 pc_machine_set_smm,
dda65c7c 2146 NULL, NULL, &error_abort);
355023f2
PB
2147 object_property_set_description(obj, PC_MACHINE_SMM,
2148 "Enable SMM (pc & q35)",
dda65c7c 2149 &error_abort);
355023f2 2150
d1048bef
DS
2151 pcms->vmport = ON_OFF_AUTO_AUTO;
2152 object_property_add(obj, PC_MACHINE_VMPORT, "OnOffAuto",
2153 pc_machine_get_vmport,
2154 pc_machine_set_vmport,
dda65c7c 2155 NULL, NULL, &error_abort);
49d2e648
MA
2156 object_property_set_description(obj, PC_MACHINE_VMPORT,
2157 "Enable vmport (pc & q35)",
dda65c7c 2158 &error_abort);
87252e1b
XG
2159
2160 /* nvdimm is disabled on default. */
5fe79386 2161 pcms->acpi_nvdimm_state.is_enabled = false;
87252e1b
XG
2162 object_property_add_bool(obj, PC_MACHINE_NVDIMM, pc_machine_get_nvdimm,
2163 pc_machine_set_nvdimm, &error_abort);
bf1e8939
IM
2164}
2165
ae50c55a
ZG
2166static void pc_machine_reset(void)
2167{
2168 CPUState *cs;
2169 X86CPU *cpu;
2170
2171 qemu_devices_reset();
2172
2173 /* Reset APIC after devices have been reset to cancel
2174 * any changes that qemu_devices_reset() might have done.
2175 */
2176 CPU_FOREACH(cs) {
2177 cpu = X86_CPU(cs);
2178
2179 if (cpu->apic_state) {
2180 device_reset(cpu->apic_state);
2181 }
2182 }
2183}
2184
fb43b73b
IM
2185static unsigned pc_cpu_index_to_socket_id(unsigned cpu_index)
2186{
ed256144 2187 X86CPUTopoInfo topo;
fb43b73b 2188 x86_topo_ids_from_idx(smp_cores, smp_threads, cpu_index,
ed256144
CF
2189 &topo);
2190 return topo.pkg_id;
fb43b73b
IM
2191}
2192
3811ef14
IM
2193static CPUArchIdList *pc_possible_cpu_arch_ids(MachineState *machine)
2194{
2195 PCMachineState *pcms = PC_MACHINE(machine);
2196 int len = sizeof(CPUArchIdList) +
2197 sizeof(CPUArchId) * (pcms->possible_cpus->len);
2198 CPUArchIdList *list = g_malloc(len);
2199
2200 memcpy(list, pcms->possible_cpus, len);
2201 return list;
2202}
2203
1255166b
BD
2204static void x86_nmi(NMIState *n, int cpu_index, Error **errp)
2205{
2206 /* cpu index isn't used */
2207 CPUState *cs;
2208
2209 CPU_FOREACH(cs) {
2210 X86CPU *cpu = X86_CPU(cs);
2211
2212 if (!cpu->apic_state) {
2213 cpu_interrupt(cs, CPU_INTERRUPT_NMI);
2214 } else {
2215 apic_deliver_nmi(cpu->apic_state);
2216 }
2217 }
2218}
2219
95bee274
IM
2220static void pc_machine_class_init(ObjectClass *oc, void *data)
2221{
2222 MachineClass *mc = MACHINE_CLASS(oc);
2223 PCMachineClass *pcmc = PC_MACHINE_CLASS(oc);
2224 HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
1255166b 2225 NMIClass *nc = NMI_CLASS(oc);
95bee274
IM
2226
2227 pcmc->get_hotplug_handler = mc->get_hotplug_handler;
7102fa70
EH
2228 pcmc->pci_enabled = true;
2229 pcmc->has_acpi_build = true;
2230 pcmc->rsdp_in_ram = true;
2231 pcmc->smbios_defaults = true;
2232 pcmc->smbios_uuid_encoded = true;
2233 pcmc->gigabyte_align = true;
2234 pcmc->has_reserved_memory = true;
2235 pcmc->kvmclock_enabled = true;
16a9e8a5 2236 pcmc->enforce_aligned_dimm = true;
cd4040ec
EH
2237 /* BIOS ACPI tables: 128K. Other BIOS datastructures: less than 4K reported
2238 * to be used at the moment, 32K should be enough for a while. */
2239 pcmc->acpi_data_size = 0x20000 + 0x8000;
36f96c4b 2240 pcmc->save_tsc_khz = true;
95bee274 2241 mc->get_hotplug_handler = pc_get_hotpug_handler;
fb43b73b 2242 mc->cpu_index_to_socket_id = pc_cpu_index_to_socket_id;
3811ef14 2243 mc->possible_cpu_arch_ids = pc_possible_cpu_arch_ids;
41742767 2244 mc->default_boot_order = "cad";
4458fb3a
EH
2245 mc->hot_add_cpu = pc_hot_add_cpu;
2246 mc->max_cpus = 255;
ae50c55a 2247 mc->reset = pc_machine_reset;
4ec60c76 2248 hc->pre_plug = pc_machine_device_pre_plug_cb;
95bee274 2249 hc->plug = pc_machine_device_plug_cb;
d9c5c5b8 2250 hc->unplug_request = pc_machine_device_unplug_request_cb;
232391c1 2251 hc->unplug = pc_machine_device_unplug_cb;
1255166b 2252 nc->nmi_monitor_handler = x86_nmi;
95bee274
IM
2253}
2254
d5747cac
IM
2255static const TypeInfo pc_machine_info = {
2256 .name = TYPE_PC_MACHINE,
2257 .parent = TYPE_MACHINE,
2258 .abstract = true,
2259 .instance_size = sizeof(PCMachineState),
bf1e8939 2260 .instance_init = pc_machine_initfn,
d5747cac 2261 .class_size = sizeof(PCMachineClass),
95bee274
IM
2262 .class_init = pc_machine_class_init,
2263 .interfaces = (InterfaceInfo[]) {
2264 { TYPE_HOTPLUG_HANDLER },
1255166b 2265 { TYPE_NMI },
95bee274
IM
2266 { }
2267 },
d5747cac
IM
2268};
2269
2270static void pc_machine_register_types(void)
2271{
2272 type_register_static(&pc_machine_info);
2273}
2274
2275type_init(pc_machine_register_types)