]> git.proxmox.com Git - mirror_qemu.git/blame - hw/i386/pc_q35.c
compat: replace PC_COMPAT_2_7 & HW_COMPAT_2_7 macros
[mirror_qemu.git] / hw / i386 / pc_q35.c
CommitLineData
df2d8b3e
IY
1/*
2 * Q35 chipset based pc system emulator
3 *
4 * Copyright (c) 2003-2004 Fabrice Bellard
5 * Copyright (c) 2009, 2010
6 * Isaku Yamahata <yamahata at valinux co jp>
7 * VA Linux Systems Japan K.K.
8 * Copyright (C) 2012 Jason Baron <jbaron@redhat.com>
9 *
10 * This is based on pc.c, but heavily modified.
11 *
12 * Permission is hereby granted, free of charge, to any person obtaining a copy
13 * of this software and associated documentation files (the "Software"), to deal
14 * in the Software without restriction, including without limitation the rights
15 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
16 * copies of the Software, and to permit persons to whom the Software is
17 * furnished to do so, subject to the following conditions:
18 *
19 * The above copyright notice and this permission notice shall be included in
20 * all copies or substantial portions of the Software.
21 *
22 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
23 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
24 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
25 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
26 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
27 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
28 * THE SOFTWARE.
29 */
e688df6b 30
b6a0aa05 31#include "qemu/osdep.h"
d471bf3e 32#include "qemu/units.h"
83c9f4ca 33#include "hw/hw.h"
04920fc0 34#include "hw/loader.h"
9c17d615 35#include "sysemu/arch_init.h"
0d09e41a 36#include "hw/i2c/smbus.h"
83c9f4ca 37#include "hw/boards.h"
0d09e41a
PB
38#include "hw/timer/mc146818rtc.h"
39#include "hw/xen/xen.h"
9c17d615 40#include "sysemu/kvm.h"
2099935d 41#include "kvm_i386.h"
83c9f4ca 42#include "hw/kvm/clock.h"
0d09e41a 43#include "hw/pci-host/q35.h"
022c62cb 44#include "exec/address-spaces.h"
b094f2e0 45#include "hw/i386/pc.h"
0d09e41a 46#include "hw/i386/ich9.h"
ef18310d
EH
47#include "hw/i386/amd_iommu.h"
48#include "hw/i386/intel_iommu.h"
94692dcd 49#include "hw/display/ramfb.h"
a2eb5c0c 50#include "hw/firmware/smbios.h"
df2d8b3e
IY
51#include "hw/ide/pci.h"
52#include "hw/ide/ahci.h"
53#include "hw/usb.h"
e688df6b 54#include "qapi/error.h"
c87b1520 55#include "qemu/error-report.h"
3bfe5716 56#include "sysemu/numa.h"
df2d8b3e
IY
57
58/* ICH9 AHCI has 6 ports */
59#define MAX_SATA_PORTS 6
60
df2d8b3e 61/* PC hardware initialisation */
3ef96221 62static void pc_q35_init(MachineState *machine)
df2d8b3e 63{
ec68007a 64 PCMachineState *pcms = PC_MACHINE(machine);
7102fa70 65 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
df2d8b3e 66 Q35PCIHost *q35_host;
ce88812f 67 PCIHostState *phb;
df2d8b3e
IY
68 PCIBus *host_bus;
69 PCIDevice *lpc;
f999c0de 70 DeviceState *lpc_dev;
df2d8b3e
IY
71 BusState *idebus[MAX_SATA_PORTS];
72 ISADevice *rtc_state;
5fe79386 73 MemoryRegion *system_io = get_system_io();
df2d8b3e
IY
74 MemoryRegion *pci_memory;
75 MemoryRegion *rom_memory;
76 MemoryRegion *ram_memory;
77 GSIState *gsi_state;
78 ISABus *isa_bus;
df2d8b3e
IY
79 qemu_irq *i8259;
80 int i;
81 ICH9LPCState *ich9_lpc;
82 PCIDevice *ahci;
c87b1520 83 ram_addr_t lowmem;
d93162e1 84 DriveInfo *hd[MAX_SATA_PORTS];
6cd2234c 85 MachineClass *mc = MACHINE_GET_CLASS(machine);
f0513d2c 86
4e17997d
MT
87 /* Check whether RAM fits below 4G (leaving 1/2 GByte for IO memory
88 * and 256 Mbytes for PCI Express Enhanced Configuration Access Mapping
89 * also known as MMCFG).
90 * If it doesn't, we need to split it in chunks below and above 4G.
91 * In any case, try to make sure that guest addresses aligned at
92 * 1G boundaries get mapped to host addresses aligned at 1G boundaries.
4e17997d 93 */
3ef96221 94 if (machine->ram_size >= 0xb0000000) {
533e8bbb 95 lowmem = 0x80000000;
c87b1520
DS
96 } else {
97 lowmem = 0xb0000000;
98 }
99
a9dd38db 100 /* Handle the machine opt max-ram-below-4g. It is basically doing
c87b1520
DS
101 * min(qemu limit, user limit).
102 */
5ec7d098
GH
103 if (!pcms->max_ram_below_4g) {
104 pcms->max_ram_below_4g = 1ULL << 32; /* default: 4G */;
105 }
ec68007a
EH
106 if (lowmem > pcms->max_ram_below_4g) {
107 lowmem = pcms->max_ram_below_4g;
c87b1520 108 if (machine->ram_size - lowmem > lowmem &&
d471bf3e 109 lowmem & (1 * GiB - 1)) {
9e5d2c52
AF
110 warn_report("There is possibly poor performance as the ram size "
111 " (0x%" PRIx64 ") is more then twice the size of"
112 " max-ram-below-4g (%"PRIu64") and"
113 " max-ram-below-4g is not a multiple of 1G.",
114 (uint64_t)machine->ram_size, pcms->max_ram_below_4g);
c87b1520
DS
115 }
116 }
117
118 if (machine->ram_size >= lowmem) {
c0aa4e1e
EH
119 pcms->above_4g_mem_size = machine->ram_size - lowmem;
120 pcms->below_4g_mem_size = lowmem;
df2d8b3e 121 } else {
c0aa4e1e
EH
122 pcms->above_4g_mem_size = 0;
123 pcms->below_4g_mem_size = machine->ram_size;
df2d8b3e
IY
124 }
125
dced4d2f
MA
126 if (xen_enabled()) {
127 xen_hvm_init(pcms, &ram_memory);
3c2a9669
DS
128 }
129
4884b7bf 130 pc_cpus_init(pcms);
3c2a9669
DS
131
132 kvmclock_create();
133
df2d8b3e 134 /* pci enabled */
7102fa70 135 if (pcmc->pci_enabled) {
df2d8b3e 136 pci_memory = g_new(MemoryRegion, 1);
286690e3 137 memory_region_init(pci_memory, NULL, "pci", UINT64_MAX);
df2d8b3e
IY
138 rom_memory = pci_memory;
139 } else {
140 pci_memory = NULL;
141 rom_memory = get_system_memory();
142 }
143
5db3f0de 144 pc_guest_info_init(pcms);
07fb6176 145
7102fa70 146 if (pcmc->smbios_defaults) {
b29ad07e 147 /* These values are guest ABI, do not change */
e6667f71 148 smbios_set_defaults("QEMU", "Standard PC (Q35 + ICH9, 2009)",
7102fa70
EH
149 mc->name, pcmc->smbios_legacy_mode,
150 pcmc->smbios_uuid_encoded,
86299120 151 SMBIOS_ENTRY_POINT_21);
b29ad07e
MA
152 }
153
df2d8b3e
IY
154 /* allocate ram and load rom/bios */
155 if (!xen_enabled()) {
62b160c0 156 pc_memory_init(pcms, get_system_memory(),
5934e216 157 rom_memory, &ram_memory);
df2d8b3e
IY
158 }
159
160 /* irq lines */
161 gsi_state = g_malloc0(sizeof(*gsi_state));
b094f2e0 162 if (kvm_ioapic_in_kernel()) {
7102fa70 163 kvm_pc_setup_irq_routing(pcmc->pci_enabled);
3e6c0c4c
MAL
164 pcms->gsi = qemu_allocate_irqs(kvm_pc_gsi_handler, gsi_state,
165 GSI_NUM_PINS);
df2d8b3e 166 } else {
3e6c0c4c 167 pcms->gsi = qemu_allocate_irqs(gsi_handler, gsi_state, GSI_NUM_PINS);
df2d8b3e
IY
168 }
169
170 /* create pci host bus */
171 q35_host = Q35_HOST_DEVICE(qdev_create(NULL, TYPE_Q35_HOST_DEVICE));
172
c52dc697 173 object_property_add_child(qdev_get_machine(), "q35", OBJECT(q35_host), NULL);
8d1c7158
EV
174 object_property_set_link(OBJECT(q35_host), OBJECT(ram_memory),
175 MCH_HOST_PROP_RAM_MEM, NULL);
176 object_property_set_link(OBJECT(q35_host), OBJECT(pci_memory),
177 MCH_HOST_PROP_PCI_MEM, NULL);
178 object_property_set_link(OBJECT(q35_host), OBJECT(get_system_memory()),
179 MCH_HOST_PROP_SYSTEM_MEM, NULL);
180 object_property_set_link(OBJECT(q35_host), OBJECT(system_io),
181 MCH_HOST_PROP_IO_MEM, NULL);
182 object_property_set_int(OBJECT(q35_host), pcms->below_4g_mem_size,
183 PCI_HOST_BELOW_4G_MEM_SIZE, NULL);
184 object_property_set_int(OBJECT(q35_host), pcms->above_4g_mem_size,
185 PCI_HOST_ABOVE_4G_MEM_SIZE, NULL);
df2d8b3e
IY
186 /* pci */
187 qdev_init_nofail(DEVICE(q35_host));
ce88812f
HT
188 phb = PCI_HOST_BRIDGE(q35_host);
189 host_bus = phb->bus;
df2d8b3e
IY
190 /* create ISA bus */
191 lpc = pci_create_simple_multifunction(host_bus, PCI_DEVFN(ICH9_LPC_DEV,
192 ICH9_LPC_FUNC), true,
193 TYPE_ICH9_LPC_DEVICE);
781bbd6b
IM
194
195 object_property_add_link(OBJECT(machine), PC_MACHINE_ACPI_DEVICE_PROP,
196 TYPE_HOTPLUG_HANDLER,
ec68007a 197 (Object **)&pcms->acpi_dev,
781bbd6b 198 object_property_allow_set_link,
265b578c 199 OBJ_PROP_LINK_STRONG, &error_abort);
781bbd6b
IM
200 object_property_set_link(OBJECT(machine), OBJECT(lpc),
201 PC_MACHINE_ACPI_DEVICE_PROP, &error_abort);
202
df2d8b3e 203 ich9_lpc = ICH9_LPC_DEVICE(lpc);
f999c0de
EV
204 lpc_dev = DEVICE(lpc);
205 for (i = 0; i < GSI_NUM_PINS; i++) {
3e6c0c4c 206 qdev_connect_gpio_out_named(lpc_dev, ICH9_GPIO_GSI, i, pcms->gsi[i]);
f999c0de 207 }
df2d8b3e
IY
208 pci_bus_irqs(host_bus, ich9_lpc_set_irq, ich9_lpc_map_irq, ich9_lpc,
209 ICH9_LPC_NB_PIRQS);
91c3f2f0 210 pci_bus_set_route_irq_fn(host_bus, ich9_route_intx_pin_to_irq);
df2d8b3e
IY
211 isa_bus = ich9_lpc->isa_bus;
212
b094f2e0 213 if (kvm_pic_in_kernel()) {
df2d8b3e
IY
214 i8259 = kvm_i8259_init(isa_bus);
215 } else if (xen_enabled()) {
216 i8259 = xen_interrupt_controller_init();
217 } else {
0b0cc076 218 i8259 = i8259_init(isa_bus, pc_allocate_cpu_irq());
df2d8b3e
IY
219 }
220
221 for (i = 0; i < ISA_NUM_IRQS; i++) {
222 gsi_state->i8259_irq[i] = i8259[i];
223 }
8197e24c
MAL
224 g_free(i8259);
225
7102fa70 226 if (pcmc->pci_enabled) {
552b48f4 227 ioapic_init_gsi(gsi_state, "q35");
df2d8b3e
IY
228 }
229
3e6c0c4c 230 pc_register_ferr_irq(pcms->gsi[13]);
df2d8b3e 231
7fb1cf16 232 assert(pcms->vmport != ON_OFF_AUTO__MAX);
ec68007a
EH
233 if (pcms->vmport == ON_OFF_AUTO_AUTO) {
234 pcms->vmport = xen_enabled() ? ON_OFF_AUTO_OFF : ON_OFF_AUTO_ON;
d1048bef
DS
235 }
236
df2d8b3e 237 /* init basic PC hardware */
3e6c0c4c 238 pc_basic_device_init(isa_bus, pcms->gsi, &rtc_state, !mc->no_floppy,
f5878b03 239 (pcms->vmport != ON_OFF_AUTO_ON), pcms->pit_enabled,
feddd2fd 240 0xff0104);
df2d8b3e
IY
241
242 /* connect pm stuff to lpc */
18d6abae 243 ich9_lpc_pm_init(lpc, pc_machine_is_smm_enabled(pcms));
df2d8b3e 244
f5878b03 245 if (pcms->sata_enabled) {
272f0428
CP
246 /* ahci and SATA device, for q35 1 ahci controller is built-in */
247 ahci = pci_create_simple_multifunction(host_bus,
248 PCI_DEVFN(ICH9_SATA1_DEV,
249 ICH9_SATA1_FUNC),
250 true, "ich9-ahci");
251 idebus[0] = qdev_get_child_bus(&ahci->qdev, "ide.0");
252 idebus[1] = qdev_get_child_bus(&ahci->qdev, "ide.1");
bbe3179a
JS
253 g_assert(MAX_SATA_PORTS == ahci_get_num_ports(ahci));
254 ide_drive_get(hd, ahci_get_num_ports(ahci));
272f0428
CP
255 ahci_ide_create_devs(ahci, hd);
256 } else {
257 idebus[0] = idebus[1] = NULL;
258 }
df2d8b3e 259
4bcbe0b6 260 if (machine_usb(machine)) {
df2d8b3e
IY
261 /* Should we create 6 UHCI according to ich9 spec? */
262 ehci_create_ich9_with_companions(host_bus, 0x1d);
263 }
264
f5878b03 265 if (pcms->smbus_enabled) {
be232eb0
CP
266 /* TODO: Populate SPD eeprom data. */
267 smbus_eeprom_init(ich9_smb_init(host_bus,
268 PCI_DEVFN(ICH9_SMB_DEV, ICH9_SMB_FUNC),
269 0xb100),
270 8, NULL, 0);
271 }
df2d8b3e 272
88076854 273 pc_cmos_init(pcms, idebus[0], idebus[1], rtc_state);
df2d8b3e
IY
274
275 /* the rest devices to which pci devfn is automatically assigned */
276 pc_vga_init(isa_bus, host_bus);
4b9c264b 277 pc_nic_init(pcmc, isa_bus, host_bus);
5fe79386
XG
278
279 if (pcms->acpi_nvdimm_state.is_enabled) {
280 nvdimm_init_acpi_state(&pcms->acpi_nvdimm_state, system_io,
281 pcms->fw_cfg, OBJECT(pcms));
282 }
df2d8b3e
IY
283}
284
99fbeafe
EH
285#define DEFINE_Q35_MACHINE(suffix, name, compatfn, optionfn) \
286 static void pc_init_##suffix(MachineState *machine) \
287 { \
288 void (*compat)(MachineState *m) = (compatfn); \
289 if (compat) { \
290 compat(machine); \
291 } \
292 pc_q35_init(machine); \
293 } \
294 DEFINE_PC_MACHINE(suffix, name, pc_init_##suffix, optionfn)
3458b2b0 295
9953f882 296
865906f7 297static void pc_q35_machine_options(MachineClass *m)
fddd179a 298{
4b9c264b
PB
299 PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
300 pcmc->default_nic_model = "e1000e";
301
fddd179a
EH
302 m->family = "pc_q35";
303 m->desc = "Standard PC (Q35 + ICH9, 2009)";
fddd179a 304 m->units_per_default_bus = 1;
0b7783a7
EH
305 m->default_machine_opts = "firmware=bios-256k.bin";
306 m->default_display = "std";
b2fc91db 307 m->default_kernel_irqchip_split = true;
0b7783a7 308 m->no_floppy = 1;
ef18310d
EH
309 machine_class_allow_dynamic_sysbus_dev(m, TYPE_AMD_IOMMU_DEVICE);
310 machine_class_allow_dynamic_sysbus_dev(m, TYPE_INTEL_IOMMU_DEVICE);
94692dcd 311 machine_class_allow_dynamic_sysbus_dev(m, TYPE_RAMFB_DEVICE);
00d0f9fd 312 m->max_cpus = 288;
fddd179a
EH
313}
314
84e060bf 315static void pc_q35_4_0_machine_options(MachineClass *m)
87e896ab
EH
316{
317 pc_q35_machine_options(m);
318 m->alias = "q35";
a6fd5b0e
MA
319}
320
84e060bf
AW
321DEFINE_Q35_MACHINE(v4_0, "pc-q35-4.0", NULL,
322 pc_q35_4_0_machine_options);
323
324static void pc_q35_3_1_machine_options(MachineClass *m)
325{
326 pc_q35_4_0_machine_options(m);
b2fc91db 327 m->default_kernel_irqchip_split = false;
84e060bf 328 m->alias = NULL;
abd93cc7
MAL
329 compat_props_add(m->compat_props, hw_compat_3_1, hw_compat_3_1_len);
330 compat_props_add(m->compat_props, pc_compat_3_1, pc_compat_3_1_len);
84e060bf
AW
331}
332
4a93722f
MAL
333DEFINE_Q35_MACHINE(v3_1, "pc-q35-3.1", NULL,
334 pc_q35_3_1_machine_options);
335
336static void pc_q35_3_0_machine_options(MachineClass *m)
337{
338 pc_q35_3_1_machine_options(m);
ddb3235d
MAL
339 compat_props_add(m->compat_props, hw_compat_3_0, hw_compat_3_0_len);
340 compat_props_add(m->compat_props, pc_compat_3_0, pc_compat_3_0_len);
4a93722f
MAL
341}
342
aa78a16d
PM
343DEFINE_Q35_MACHINE(v3_0, "pc-q35-3.0", NULL,
344 pc_q35_3_0_machine_options);
968ee4ad
BM
345
346static void pc_q35_2_12_machine_options(MachineClass *m)
347{
aa78a16d 348 pc_q35_3_0_machine_options(m);
0d47310b
MAL
349 compat_props_add(m->compat_props, hw_compat_2_12, hw_compat_2_12_len);
350 compat_props_add(m->compat_props, pc_compat_2_12, pc_compat_2_12_len);
968ee4ad
BM
351}
352
df47ce8a
HZ
353DEFINE_Q35_MACHINE(v2_12, "pc-q35-2.12", NULL,
354 pc_q35_2_12_machine_options);
355
356static void pc_q35_2_11_machine_options(MachineClass *m)
357{
4b9c264b
PB
358 PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
359
df47ce8a 360 pc_q35_2_12_machine_options(m);
4b9c264b 361 pcmc->default_nic_model = "e1000";
43df70a9
MAL
362 compat_props_add(m->compat_props, hw_compat_2_11, hw_compat_2_11_len);
363 compat_props_add(m->compat_props, pc_compat_2_11, pc_compat_2_11_len);
df47ce8a
HZ
364}
365
a6fd5b0e
MA
366DEFINE_Q35_MACHINE(v2_11, "pc-q35-2.11", NULL,
367 pc_q35_2_11_machine_options);
368
369static void pc_q35_2_10_machine_options(MachineClass *m)
370{
371 pc_q35_2_11_machine_options(m);
503224f4
MAL
372 compat_props_add(m->compat_props, hw_compat_2_10, hw_compat_2_10_len);
373 compat_props_add(m->compat_props, pc_compat_2_10, pc_compat_2_10_len);
3bfe5716 374 m->numa_auto_assign_ram = numa_legacy_auto_assign_ram;
7b8be49d 375 m->auto_enable_numa_with_memhp = false;
87e896ab
EH
376}
377
465238d9
PX
378DEFINE_Q35_MACHINE(v2_10, "pc-q35-2.10", NULL,
379 pc_q35_2_10_machine_options);
380
381static void pc_q35_2_9_machine_options(MachineClass *m)
382{
383 pc_q35_2_10_machine_options(m);
3e803152
MAL
384 compat_props_add(m->compat_props, hw_compat_2_9, hw_compat_2_9_len);
385 compat_props_add(m->compat_props, pc_compat_2_9, pc_compat_2_9_len);
465238d9
PX
386}
387
d580bd4b
EH
388DEFINE_Q35_MACHINE(v2_9, "pc-q35-2.9", NULL,
389 pc_q35_2_9_machine_options);
390
391static void pc_q35_2_8_machine_options(MachineClass *m)
392{
393 pc_q35_2_9_machine_options(m);
edc24ccd
MAL
394 compat_props_add(m->compat_props, hw_compat_2_8, hw_compat_2_8_len);
395 compat_props_add(m->compat_props, pc_compat_2_8, pc_compat_2_8_len);
d580bd4b
EH
396}
397
a4d3c834
LM
398DEFINE_Q35_MACHINE(v2_8, "pc-q35-2.8", NULL,
399 pc_q35_2_8_machine_options);
400
401static void pc_q35_2_7_machine_options(MachineClass *m)
402{
403 pc_q35_2_8_machine_options(m);
00d0f9fd 404 m->max_cpus = 255;
5a995064
MAL
405 compat_props_add(m->compat_props, hw_compat_2_7, hw_compat_2_7_len);
406 compat_props_add(m->compat_props, pc_compat_2_7, pc_compat_2_7_len);
a4d3c834
LM
407}
408
d86c1451
IM
409DEFINE_Q35_MACHINE(v2_7, "pc-q35-2.7", NULL,
410 pc_q35_2_7_machine_options);
411
412static void pc_q35_2_6_machine_options(MachineClass *m)
413{
679dd1a9 414 PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
88cbe073
MAL
415 static GlobalProperty compat[] = {
416 PC_COMPAT_2_6
417 };
418
d86c1451 419 pc_q35_2_7_machine_options(m);
679dd1a9 420 pcmc->legacy_cpu_hotplug = true;
98e753a6 421 pcmc->linuxboot_dma_enabled = false;
88cbe073 422 compat_props_add(m->compat_props, compat, G_N_ELEMENTS(compat));
d86c1451
IM
423}
424
240240d5
EH
425DEFINE_Q35_MACHINE(v2_6, "pc-q35-2.6", NULL,
426 pc_q35_2_6_machine_options);
427
428static void pc_q35_2_5_machine_options(MachineClass *m)
429{
36f96c4b 430 PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
88cbe073
MAL
431 static GlobalProperty compat[] = {
432 PC_COMPAT_2_5
433 };
434
240240d5 435 pc_q35_2_6_machine_options(m);
36f96c4b 436 pcmc->save_tsc_khz = false;
bab47d9a 437 m->legacy_fw_cfg_order = 1;
88cbe073 438 compat_props_add(m->compat_props, compat, G_N_ELEMENTS(compat));
240240d5
EH
439}
440
87e896ab
EH
441DEFINE_Q35_MACHINE(v2_5, "pc-q35-2.5", NULL,
442 pc_q35_2_5_machine_options);
443
865906f7 444static void pc_q35_2_4_machine_options(MachineClass *m)
fddd179a 445{
2f8b5008 446 PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
88cbe073
MAL
447 static GlobalProperty compat[] = {
448 PC_COMPAT_2_4
449 };
450
87e896ab 451 pc_q35_2_5_machine_options(m);
de796d93 452 m->hw_version = "2.4.0";
2f8b5008 453 pcmc->broken_reserved_end = true;
88cbe073 454 compat_props_add(m->compat_props, compat, G_N_ELEMENTS(compat));
fddd179a 455}
aeca6e8d 456
99fbeafe
EH
457DEFINE_Q35_MACHINE(v2_4, "pc-q35-2.4", NULL,
458 pc_q35_2_4_machine_options);