]> git.proxmox.com Git - mirror_qemu.git/blame - hw/i386/pc_q35.c
migration: Add configuration section
[mirror_qemu.git] / hw / i386 / pc_q35.c
CommitLineData
df2d8b3e
IY
1/*
2 * Q35 chipset based pc system emulator
3 *
4 * Copyright (c) 2003-2004 Fabrice Bellard
5 * Copyright (c) 2009, 2010
6 * Isaku Yamahata <yamahata at valinux co jp>
7 * VA Linux Systems Japan K.K.
8 * Copyright (C) 2012 Jason Baron <jbaron@redhat.com>
9 *
10 * This is based on pc.c, but heavily modified.
11 *
12 * Permission is hereby granted, free of charge, to any person obtaining a copy
13 * of this software and associated documentation files (the "Software"), to deal
14 * in the Software without restriction, including without limitation the rights
15 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
16 * copies of the Software, and to permit persons to whom the Software is
17 * furnished to do so, subject to the following conditions:
18 *
19 * The above copyright notice and this permission notice shall be included in
20 * all copies or substantial portions of the Software.
21 *
22 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
23 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
24 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
25 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
26 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
27 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
28 * THE SOFTWARE.
29 */
83c9f4ca 30#include "hw/hw.h"
04920fc0 31#include "hw/loader.h"
9c17d615 32#include "sysemu/arch_init.h"
0d09e41a 33#include "hw/i2c/smbus.h"
83c9f4ca 34#include "hw/boards.h"
0d09e41a
PB
35#include "hw/timer/mc146818rtc.h"
36#include "hw/xen/xen.h"
9c17d615 37#include "sysemu/kvm.h"
83c9f4ca 38#include "hw/kvm/clock.h"
0d09e41a 39#include "hw/pci-host/q35.h"
022c62cb 40#include "exec/address-spaces.h"
0d09e41a 41#include "hw/i386/ich9.h"
b29ad07e 42#include "hw/i386/smbios.h"
df2d8b3e
IY
43#include "hw/ide/pci.h"
44#include "hw/ide/ahci.h"
45#include "hw/usb.h"
f0513d2c 46#include "hw/cpu/icc_bus.h"
c87b1520 47#include "qemu/error-report.h"
37fb569c 48#include "migration/migration.h"
df2d8b3e
IY
49
50/* ICH9 AHCI has 6 ports */
51#define MAX_SATA_PORTS 6
52
72c194f7 53static bool has_acpi_build = true;
384fb32e 54static bool rsdp_in_ram = true;
e6667f71 55static bool smbios_defaults = true;
c97294ec 56static bool smbios_legacy_mode;
caad057b 57static bool smbios_uuid_encoded = true;
4e17997d
MT
58/* Make sure that guest addresses aligned at 1Gbyte boundaries get mapped to
59 * host addresses aligned at 1Gbyte boundaries. This way we can use 1GByte
60 * pages in the host.
61 */
9a305c8f 62static bool gigabyte_align = true;
de268e13 63static bool has_reserved_memory = true;
3ab135f3 64
df2d8b3e 65/* PC hardware initialisation */
3ef96221 66static void pc_q35_init(MachineState *machine)
df2d8b3e 67{
781bbd6b 68 PCMachineState *pc_machine = PC_MACHINE(machine);
df2d8b3e
IY
69 ram_addr_t below_4g_mem_size, above_4g_mem_size;
70 Q35PCIHost *q35_host;
ce88812f 71 PCIHostState *phb;
df2d8b3e
IY
72 PCIBus *host_bus;
73 PCIDevice *lpc;
74 BusState *idebus[MAX_SATA_PORTS];
75 ISADevice *rtc_state;
76 ISADevice *floppy;
77 MemoryRegion *pci_memory;
78 MemoryRegion *rom_memory;
79 MemoryRegion *ram_memory;
80 GSIState *gsi_state;
81 ISABus *isa_bus;
82 int pci_enabled = 1;
df2d8b3e
IY
83 qemu_irq *gsi;
84 qemu_irq *i8259;
85 int i;
86 ICH9LPCState *ich9_lpc;
87 PCIDevice *ahci;
f0513d2c 88 DeviceState *icc_bridge;
3459a625 89 PcGuestInfo *guest_info;
c87b1520 90 ram_addr_t lowmem;
d93162e1 91 DriveInfo *hd[MAX_SATA_PORTS];
6cd2234c 92 MachineClass *mc = MACHINE_GET_CLASS(machine);
f0513d2c 93
4e17997d
MT
94 /* Check whether RAM fits below 4G (leaving 1/2 GByte for IO memory
95 * and 256 Mbytes for PCI Express Enhanced Configuration Access Mapping
96 * also known as MMCFG).
97 * If it doesn't, we need to split it in chunks below and above 4G.
98 * In any case, try to make sure that guest addresses aligned at
99 * 1G boundaries get mapped to host addresses aligned at 1G boundaries.
100 * For old machine types, use whatever split we used historically to avoid
101 * breaking migration.
102 */
3ef96221 103 if (machine->ram_size >= 0xb0000000) {
c87b1520
DS
104 lowmem = gigabyte_align ? 0x80000000 : 0xb0000000;
105 } else {
106 lowmem = 0xb0000000;
107 }
108
a9dd38db 109 /* Handle the machine opt max-ram-below-4g. It is basically doing
c87b1520
DS
110 * min(qemu limit, user limit).
111 */
112 if (lowmem > pc_machine->max_ram_below_4g) {
113 lowmem = pc_machine->max_ram_below_4g;
114 if (machine->ram_size - lowmem > lowmem &&
115 lowmem & ((1ULL << 30) - 1)) {
116 error_report("Warning: Large machine and max_ram_below_4g(%"PRIu64
117 ") not a multiple of 1G; possible bad performance.",
118 pc_machine->max_ram_below_4g);
119 }
120 }
121
122 if (machine->ram_size >= lowmem) {
3ef96221 123 above_4g_mem_size = machine->ram_size - lowmem;
9a305c8f 124 below_4g_mem_size = lowmem;
df2d8b3e
IY
125 } else {
126 above_4g_mem_size = 0;
3ef96221 127 below_4g_mem_size = machine->ram_size;
df2d8b3e
IY
128 }
129
3c2a9669
DS
130 if (xen_enabled() && xen_hvm_init(&below_4g_mem_size, &above_4g_mem_size,
131 &ram_memory) != 0) {
132 fprintf(stderr, "xen hardware virtual machine initialisation failed\n");
133 exit(1);
134 }
135
136 icc_bridge = qdev_create(NULL, TYPE_ICC_BRIDGE);
137 object_property_add_child(qdev_get_machine(), "icc-bridge",
138 OBJECT(icc_bridge), NULL);
139
140 pc_cpus_init(machine->cpu_model, icc_bridge);
141 pc_acpi_init("q35-acpi-dsdt.aml");
142
143 kvmclock_create();
144
df2d8b3e
IY
145 /* pci enabled */
146 if (pci_enabled) {
147 pci_memory = g_new(MemoryRegion, 1);
286690e3 148 memory_region_init(pci_memory, NULL, "pci", UINT64_MAX);
df2d8b3e
IY
149 rom_memory = pci_memory;
150 } else {
151 pci_memory = NULL;
152 rom_memory = get_system_memory();
153 }
154
3459a625 155 guest_info = pc_guest_info_init(below_4g_mem_size, above_4g_mem_size);
6dd2a5c9 156 guest_info->isapc_ram_fw = false;
72c194f7 157 guest_info->has_acpi_build = has_acpi_build;
de268e13 158 guest_info->has_reserved_memory = has_reserved_memory;
384fb32e 159 guest_info->rsdp_in_ram = rsdp_in_ram;
3459a625 160
07fb6176
PB
161 /* Migration was not supported in 2.0 for Q35, so do not bother
162 * with this hack (see hw/i386/acpi-build.c).
163 */
164 guest_info->legacy_acpi_table_size = 0;
165
e6667f71 166 if (smbios_defaults) {
b29ad07e 167 /* These values are guest ABI, do not change */
e6667f71 168 smbios_set_defaults("QEMU", "Standard PC (Q35 + ICH9, 2009)",
caad057b 169 mc->name, smbios_legacy_mode, smbios_uuid_encoded);
b29ad07e
MA
170 }
171
df2d8b3e
IY
172 /* allocate ram and load rom/bios */
173 if (!xen_enabled()) {
9521d42b 174 pc_memory_init(machine, get_system_memory(),
3b6fb9ca 175 below_4g_mem_size, above_4g_mem_size,
3459a625 176 rom_memory, &ram_memory, guest_info);
df2d8b3e
IY
177 }
178
179 /* irq lines */
180 gsi_state = g_malloc0(sizeof(*gsi_state));
181 if (kvm_irqchip_in_kernel()) {
182 kvm_pc_setup_irq_routing(pci_enabled);
183 gsi = qemu_allocate_irqs(kvm_pc_gsi_handler, gsi_state,
184 GSI_NUM_PINS);
185 } else {
186 gsi = qemu_allocate_irqs(gsi_handler, gsi_state, GSI_NUM_PINS);
187 }
188
189 /* create pci host bus */
190 q35_host = Q35_HOST_DEVICE(qdev_create(NULL, TYPE_Q35_HOST_DEVICE));
191
c52dc697 192 object_property_add_child(qdev_get_machine(), "q35", OBJECT(q35_host), NULL);
df2d8b3e
IY
193 q35_host->mch.ram_memory = ram_memory;
194 q35_host->mch.pci_address_space = pci_memory;
195 q35_host->mch.system_memory = get_system_memory();
c7e775e4 196 q35_host->mch.address_space_io = get_system_io();
df2d8b3e
IY
197 q35_host->mch.below_4g_mem_size = below_4g_mem_size;
198 q35_host->mch.above_4g_mem_size = above_4g_mem_size;
3459a625 199 q35_host->mch.guest_info = guest_info;
df2d8b3e
IY
200 /* pci */
201 qdev_init_nofail(DEVICE(q35_host));
ce88812f
HT
202 phb = PCI_HOST_BRIDGE(q35_host);
203 host_bus = phb->bus;
df2d8b3e
IY
204 /* create ISA bus */
205 lpc = pci_create_simple_multifunction(host_bus, PCI_DEVFN(ICH9_LPC_DEV,
206 ICH9_LPC_FUNC), true,
207 TYPE_ICH9_LPC_DEVICE);
781bbd6b
IM
208
209 object_property_add_link(OBJECT(machine), PC_MACHINE_ACPI_DEVICE_PROP,
210 TYPE_HOTPLUG_HANDLER,
211 (Object **)&pc_machine->acpi_dev,
212 object_property_allow_set_link,
213 OBJ_PROP_LINK_UNREF_ON_RELEASE, &error_abort);
214 object_property_set_link(OBJECT(machine), OBJECT(lpc),
215 PC_MACHINE_ACPI_DEVICE_PROP, &error_abort);
216
df2d8b3e
IY
217 ich9_lpc = ICH9_LPC_DEVICE(lpc);
218 ich9_lpc->pic = gsi;
219 ich9_lpc->ioapic = gsi_state->ioapic_irq;
220 pci_bus_irqs(host_bus, ich9_lpc_set_irq, ich9_lpc_map_irq, ich9_lpc,
221 ICH9_LPC_NB_PIRQS);
91c3f2f0 222 pci_bus_set_route_irq_fn(host_bus, ich9_route_intx_pin_to_irq);
df2d8b3e
IY
223 isa_bus = ich9_lpc->isa_bus;
224
225 /*end early*/
226 isa_bus_irqs(isa_bus, gsi);
227
228 if (kvm_irqchip_in_kernel()) {
229 i8259 = kvm_i8259_init(isa_bus);
230 } else if (xen_enabled()) {
231 i8259 = xen_interrupt_controller_init();
232 } else {
0b0cc076 233 i8259 = i8259_init(isa_bus, pc_allocate_cpu_irq());
df2d8b3e
IY
234 }
235
236 for (i = 0; i < ISA_NUM_IRQS; i++) {
237 gsi_state->i8259_irq[i] = i8259[i];
238 }
239 if (pci_enabled) {
552b48f4 240 ioapic_init_gsi(gsi_state, "q35");
df2d8b3e 241 }
f0513d2c 242 qdev_init_nofail(icc_bridge);
df2d8b3e
IY
243
244 pc_register_ferr_irq(gsi[13]);
245
d1048bef
DS
246 assert(pc_machine->vmport != ON_OFF_AUTO_MAX);
247 if (pc_machine->vmport == ON_OFF_AUTO_AUTO) {
248 pc_machine->vmport = xen_enabled() ? ON_OFF_AUTO_OFF : ON_OFF_AUTO_ON;
249 }
250
df2d8b3e 251 /* init basic PC hardware */
6cd2234c 252 pc_basic_device_init(isa_bus, gsi, &rtc_state, !mc->no_floppy, &floppy,
d1048bef 253 (pc_machine->vmport != ON_OFF_AUTO_ON), 0xff0104);
df2d8b3e
IY
254
255 /* connect pm stuff to lpc */
355023f2 256 ich9_lpc_pm_init(lpc, pc_machine_is_smm_enabled(pc_machine));
df2d8b3e
IY
257
258 /* ahci and SATA device, for q35 1 ahci controller is built-in */
259 ahci = pci_create_simple_multifunction(host_bus,
260 PCI_DEVFN(ICH9_SATA1_DEV,
261 ICH9_SATA1_FUNC),
262 true, "ich9-ahci");
263 idebus[0] = qdev_get_child_bus(&ahci->qdev, "ide.0");
264 idebus[1] = qdev_get_child_bus(&ahci->qdev, "ide.1");
01a2050f 265 g_assert(MAX_SATA_PORTS == ICH_AHCI(ahci)->ahci.ports);
d93162e1
JS
266 ide_drive_get(hd, ICH_AHCI(ahci)->ahci.ports);
267 ahci_ide_create_devs(ahci, hd);
df2d8b3e 268
de77a243 269 if (usb_enabled()) {
df2d8b3e
IY
270 /* Should we create 6 UHCI according to ich9 spec? */
271 ehci_create_ich9_with_companions(host_bus, 0x1d);
272 }
273
274 /* TODO: Populate SPD eeprom data. */
275 smbus_eeprom_init(ich9_smb_init(host_bus,
276 PCI_DEVFN(ICH9_SMB_DEV, ICH9_SMB_FUNC),
277 0xb100),
278 8, NULL, 0);
279
3ef96221 280 pc_cmos_init(below_4g_mem_size, above_4g_mem_size, machine->boot_order,
2d996150 281 machine, floppy, idebus[0], idebus[1], rtc_state);
df2d8b3e
IY
282
283 /* the rest devices to which pci devfn is automatically assigned */
284 pc_vga_init(isa_bus, host_bus);
df2d8b3e
IY
285 pc_nic_init(isa_bus, host_bus);
286 if (pci_enabled) {
287 pc_pci_device_init(host_bus);
288 }
289}
290
5cb50e0a
JW
291static void pc_compat_2_3(MachineState *machine)
292{
355023f2 293 PCMachineState *pcms = PC_MACHINE(machine);
37fb569c 294 savevm_skip_section_footers();
355023f2
PB
295 if (kvm_enabled()) {
296 pcms->smm = ON_OFF_AUTO_OFF;
297 }
13d16814 298 global_state_set_optional();
61964c23 299 savevm_skip_configuration();
5cb50e0a
JW
300}
301
64bbd372
PB
302static void pc_compat_2_2(MachineState *machine)
303{
5cb50e0a 304 pc_compat_2_3(machine);
384fb32e 305 rsdp_in_ram = false;
b3a4f0b1
PB
306 x86_cpu_compat_set_features("kvm64", FEAT_1_EDX, 0, CPUID_VME);
307 x86_cpu_compat_set_features("kvm32", FEAT_1_EDX, 0, CPUID_VME);
308 x86_cpu_compat_set_features("Conroe", FEAT_1_EDX, 0, CPUID_VME);
309 x86_cpu_compat_set_features("Penryn", FEAT_1_EDX, 0, CPUID_VME);
310 x86_cpu_compat_set_features("Nehalem", FEAT_1_EDX, 0, CPUID_VME);
311 x86_cpu_compat_set_features("Westmere", FEAT_1_EDX, 0, CPUID_VME);
312 x86_cpu_compat_set_features("SandyBridge", FEAT_1_EDX, 0, CPUID_VME);
313 x86_cpu_compat_set_features("Haswell", FEAT_1_EDX, 0, CPUID_VME);
314 x86_cpu_compat_set_features("Broadwell", FEAT_1_EDX, 0, CPUID_VME);
315 x86_cpu_compat_set_features("Opteron_G1", FEAT_1_EDX, 0, CPUID_VME);
316 x86_cpu_compat_set_features("Opteron_G2", FEAT_1_EDX, 0, CPUID_VME);
317 x86_cpu_compat_set_features("Opteron_G3", FEAT_1_EDX, 0, CPUID_VME);
318 x86_cpu_compat_set_features("Opteron_G4", FEAT_1_EDX, 0, CPUID_VME);
319 x86_cpu_compat_set_features("Opteron_G5", FEAT_1_EDX, 0, CPUID_VME);
78a611f1
PB
320 x86_cpu_compat_set_features("Haswell", FEAT_1_ECX, 0, CPUID_EXT_F16C);
321 x86_cpu_compat_set_features("Haswell", FEAT_1_ECX, 0, CPUID_EXT_RDRAND);
322 x86_cpu_compat_set_features("Broadwell", FEAT_1_ECX, 0, CPUID_EXT_F16C);
323 x86_cpu_compat_set_features("Broadwell", FEAT_1_ECX, 0, CPUID_EXT_RDRAND);
54ed388b 324 machine->suppress_vmdesc = true;
64bbd372
PB
325}
326
2cad57c7
EH
327static void pc_compat_2_1(MachineState *machine)
328{
91aa70ab
IM
329 PCMachineState *pcms = PC_MACHINE(machine);
330
64bbd372 331 pc_compat_2_2(machine);
91aa70ab 332 pcms->enforce_aligned_dimm = false;
caad057b 333 smbios_uuid_encoded = false;
e93abc14
EH
334 x86_cpu_compat_set_features("coreduo", FEAT_1_ECX, CPUID_EXT_VMX, 0);
335 x86_cpu_compat_set_features("core2duo", FEAT_1_ECX, CPUID_EXT_VMX, 0);
75d373ef 336 x86_cpu_compat_kvm_no_autodisable(FEAT_8000_0001_ECX, CPUID_EXT3_SVM);
2cad57c7
EH
337}
338
3ef96221 339static void pc_compat_2_0(MachineState *machine)
3458b2b0 340{
2cad57c7 341 pc_compat_2_1(machine);
c97294ec 342 smbios_legacy_mode = true;
de268e13 343 has_reserved_memory = false;
927766c7 344 pc_set_legacy_acpi_data_size();
3458b2b0
MT
345}
346
3ef96221 347static void pc_compat_1_7(MachineState *machine)
b29ad07e 348{
3ef96221 349 pc_compat_2_0(machine);
e6667f71 350 smbios_defaults = false;
9a305c8f 351 gigabyte_align = false;
ac41881b 352 option_rom_has_mr = true;
1cadaa94 353 x86_cpu_compat_kvm_no_autoenable(FEAT_1_ECX, CPUID_EXT_X2APIC);
b29ad07e
MA
354}
355
3ef96221 356static void pc_compat_1_6(MachineState *machine)
f8c457b8 357{
3ef96221 358 pc_compat_1_7(machine);
98bc3ab0 359 rom_file_has_mr = false;
72c194f7 360 has_acpi_build = false;
f8c457b8
MT
361}
362
3ef96221 363static void pc_compat_1_5(MachineState *machine)
9604f70f 364{
3ef96221 365 pc_compat_1_6(machine);
9604f70f
MT
366}
367
3ef96221 368static void pc_compat_1_4(MachineState *machine)
9953f882 369{
3ef96221 370 pc_compat_1_5(machine);
4458c236 371 x86_cpu_compat_set_features("n270", FEAT_1_ECX, 0, CPUID_EXT_MOVBE);
56383703 372 x86_cpu_compat_set_features("Westmere", FEAT_1_ECX, 0, CPUID_EXT_PCLMULQDQ);
89b439f3
EH
373}
374
99fbeafe
EH
375#define DEFINE_Q35_MACHINE(suffix, name, compatfn, optionfn) \
376 static void pc_init_##suffix(MachineState *machine) \
377 { \
378 void (*compat)(MachineState *m) = (compatfn); \
379 if (compat) { \
380 compat(machine); \
381 } \
382 pc_q35_init(machine); \
383 } \
384 DEFINE_PC_MACHINE(suffix, name, pc_init_##suffix, optionfn)
3458b2b0 385
9953f882 386
865906f7 387static void pc_q35_machine_options(MachineClass *m)
fddd179a
EH
388{
389 pc_default_machine_options(m);
390 m->family = "pc_q35";
391 m->desc = "Standard PC (Q35 + ICH9, 2009)";
392 m->hot_add_cpu = pc_hot_add_cpu;
393 m->units_per_default_bus = 1;
394}
395
865906f7 396static void pc_q35_2_4_machine_options(MachineClass *m)
fddd179a
EH
397{
398 pc_q35_machine_options(m);
399 m->default_machine_opts = "firmware=bios-256k.bin";
400 m->default_display = "std";
ea96bc62 401 m->no_floppy = 1;
fddd179a
EH
402 m->alias = "q35";
403}
aeca6e8d 404
99fbeafe
EH
405DEFINE_Q35_MACHINE(v2_4, "pc-q35-2.4", NULL,
406 pc_q35_2_4_machine_options);
61f219df 407
5cb50e0a 408
865906f7 409static void pc_q35_2_3_machine_options(MachineClass *m)
fddd179a
EH
410{
411 pc_q35_2_4_machine_options(m);
473a4946 412 m->no_floppy = 0;
fddd179a 413 m->alias = NULL;
25519b06 414 SET_MACHINE_COMPAT(m, PC_COMPAT_2_3);
fddd179a 415}
5cb50e0a 416
99fbeafe
EH
417DEFINE_Q35_MACHINE(v2_3, "pc-q35-2.3", pc_compat_2_3,
418 pc_q35_2_3_machine_options);
61f219df 419
64bbd372 420
865906f7 421static void pc_q35_2_2_machine_options(MachineClass *m)
fddd179a
EH
422{
423 pc_q35_2_3_machine_options(m);
25519b06 424 SET_MACHINE_COMPAT(m, PC_COMPAT_2_2);
fddd179a 425}
64bbd372 426
99fbeafe
EH
427DEFINE_Q35_MACHINE(v2_2, "pc-q35-2.2", pc_compat_2_2,
428 pc_q35_2_2_machine_options);
61f219df 429
f9f21873 430
865906f7 431static void pc_q35_2_1_machine_options(MachineClass *m)
fddd179a
EH
432{
433 pc_q35_2_2_machine_options(m);
434 m->default_display = NULL;
25519b06 435 SET_MACHINE_COMPAT(m, PC_COMPAT_2_1);
fddd179a 436}
f9f21873 437
99fbeafe
EH
438DEFINE_Q35_MACHINE(v2_1, "pc-q35-2.1", pc_compat_2_1,
439 pc_q35_2_1_machine_options);
61f219df 440
3458b2b0 441
865906f7 442static void pc_q35_2_0_machine_options(MachineClass *m)
fddd179a
EH
443{
444 pc_q35_2_1_machine_options(m);
25519b06 445 SET_MACHINE_COMPAT(m, PC_COMPAT_2_0);
fddd179a 446}
3458b2b0 447
99fbeafe
EH
448DEFINE_Q35_MACHINE(v2_0, "pc-q35-2.0", pc_compat_2_0,
449 pc_q35_2_0_machine_options);
61f219df 450
aeca6e8d 451
865906f7 452static void pc_q35_1_7_machine_options(MachineClass *m)
fddd179a
EH
453{
454 pc_q35_2_0_machine_options(m);
455 m->default_machine_opts = NULL;
25519b06 456 SET_MACHINE_COMPAT(m, PC_COMPAT_1_7);
fddd179a 457}
e9845f09 458
99fbeafe
EH
459DEFINE_Q35_MACHINE(v1_7, "pc-q35-1.7", pc_compat_1_7,
460 pc_q35_1_7_machine_options);
61f219df 461
e9845f09 462
865906f7 463static void pc_q35_1_6_machine_options(MachineClass *m)
fddd179a
EH
464{
465 pc_q35_machine_options(m);
25519b06 466 SET_MACHINE_COMPAT(m, PC_COMPAT_1_6);
fddd179a 467}
a0dba644 468
99fbeafe
EH
469DEFINE_Q35_MACHINE(v1_6, "pc-q35-1.6", pc_compat_1_6,
470 pc_q35_1_6_machine_options);
61f219df 471
45053fde 472
865906f7 473static void pc_q35_1_5_machine_options(MachineClass *m)
fddd179a
EH
474{
475 pc_q35_1_6_machine_options(m);
25519b06 476 SET_MACHINE_COMPAT(m, PC_COMPAT_1_5);
fddd179a 477}
b6b5c8e4 478
99fbeafe
EH
479DEFINE_Q35_MACHINE(v1_5, "pc-q35-1.5", pc_compat_1_5,
480 pc_q35_1_5_machine_options);
61f219df 481
df2d8b3e 482
865906f7 483static void pc_q35_1_4_machine_options(MachineClass *m)
fddd179a
EH
484{
485 pc_q35_1_5_machine_options(m);
486 m->hot_add_cpu = NULL;
25519b06 487 SET_MACHINE_COMPAT(m, PC_COMPAT_1_4);
fddd179a 488}
a0dba644 489
99fbeafe
EH
490DEFINE_Q35_MACHINE(v1_4, "pc-q35-1.4", pc_compat_1_4,
491 pc_q35_1_4_machine_options);