]> git.proxmox.com Git - qemu.git/blame - hw/i8259.c
Improved initrd support for mips.
[qemu.git] / hw / i8259.c
CommitLineData
80cabfad
FB
1/*
2 * QEMU 8259 interrupt controller emulation
3 *
4 * Copyright (c) 2003-2004 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
80cabfad
FB
24#include "vl.h"
25
26/* debug PIC */
27//#define DEBUG_PIC
28
b41a2cd1 29//#define DEBUG_IRQ_LATENCY
4a0fb71e 30//#define DEBUG_IRQ_COUNT
b41a2cd1 31
80cabfad
FB
32typedef struct PicState {
33 uint8_t last_irr; /* edge detection */
34 uint8_t irr; /* interrupt request register */
35 uint8_t imr; /* interrupt mask register */
36 uint8_t isr; /* interrupt service register */
37 uint8_t priority_add; /* highest irq priority */
38 uint8_t irq_base;
39 uint8_t read_reg_select;
40 uint8_t poll;
41 uint8_t special_mask;
42 uint8_t init_state;
43 uint8_t auto_eoi;
44 uint8_t rotate_on_auto_eoi;
45 uint8_t special_fully_nested_mode;
46 uint8_t init4; /* true if 4 byte init */
660de336
FB
47 uint8_t elcr; /* PIIX edge/trigger selection*/
48 uint8_t elcr_mask;
3de388f6 49 PicState2 *pics_state;
80cabfad
FB
50} PicState;
51
3de388f6
FB
52struct PicState2 {
53 /* 0 is master pic, 1 is slave pic */
54 /* XXX: better separation between the two pics */
55 PicState pics[2];
56 IRQRequestFunc *irq_request;
57 void *irq_request_opaque;
d592d303
FB
58 /* IOAPIC callback support */
59 SetIRQFunc *alt_irq_func;
60 void *alt_irq_opaque;
3de388f6 61};
80cabfad 62
4a0fb71e
FB
63#if defined(DEBUG_PIC) || defined (DEBUG_IRQ_COUNT)
64static int irq_level[16];
65#endif
66#ifdef DEBUG_IRQ_COUNT
67static uint64_t irq_count[16];
68#endif
69
80cabfad
FB
70/* set irq level. If an edge is detected, then the IRR is set to 1 */
71static inline void pic_set_irq1(PicState *s, int irq, int level)
72{
73 int mask;
74 mask = 1 << irq;
660de336
FB
75 if (s->elcr & mask) {
76 /* level triggered */
77 if (level) {
80cabfad 78 s->irr |= mask;
660de336
FB
79 s->last_irr |= mask;
80 } else {
81 s->irr &= ~mask;
82 s->last_irr &= ~mask;
83 }
80cabfad 84 } else {
660de336
FB
85 /* edge triggered */
86 if (level) {
87 if ((s->last_irr & mask) == 0)
88 s->irr |= mask;
89 s->last_irr |= mask;
90 } else {
91 s->last_irr &= ~mask;
92 }
80cabfad
FB
93 }
94}
95
96/* return the highest priority found in mask (highest = smallest
97 number). Return 8 if no irq */
98static inline int get_priority(PicState *s, int mask)
99{
100 int priority;
101 if (mask == 0)
102 return 8;
103 priority = 0;
104 while ((mask & (1 << ((priority + s->priority_add) & 7))) == 0)
105 priority++;
106 return priority;
107}
108
109/* return the pic wanted interrupt. return -1 if none */
110static int pic_get_irq(PicState *s)
111{
112 int mask, cur_priority, priority;
113
114 mask = s->irr & ~s->imr;
115 priority = get_priority(s, mask);
116 if (priority == 8)
117 return -1;
118 /* compute current priority. If special fully nested mode on the
119 master, the IRQ coming from the slave is not taken into account
120 for the priority computation. */
121 mask = s->isr;
3de388f6 122 if (s->special_fully_nested_mode && s == &s->pics_state->pics[0])
80cabfad
FB
123 mask &= ~(1 << 2);
124 cur_priority = get_priority(s, mask);
125 if (priority < cur_priority) {
126 /* higher priority found: an irq should be generated */
127 return (priority + s->priority_add) & 7;
128 } else {
129 return -1;
130 }
131}
132
133/* raise irq to CPU if necessary. must be called every time the active
134 irq may change */
3de388f6
FB
135/* XXX: should not export it, but it is needed for an APIC kludge */
136void pic_update_irq(PicState2 *s)
80cabfad
FB
137{
138 int irq2, irq;
139
140 /* first look at slave pic */
3de388f6 141 irq2 = pic_get_irq(&s->pics[1]);
80cabfad
FB
142 if (irq2 >= 0) {
143 /* if irq request by slave pic, signal master PIC */
3de388f6
FB
144 pic_set_irq1(&s->pics[0], 2, 1);
145 pic_set_irq1(&s->pics[0], 2, 0);
80cabfad
FB
146 }
147 /* look at requested irq */
3de388f6 148 irq = pic_get_irq(&s->pics[0]);
80cabfad 149 if (irq >= 0) {
80cabfad
FB
150#if defined(DEBUG_PIC)
151 {
152 int i;
153 for(i = 0; i < 2; i++) {
154 printf("pic%d: imr=%x irr=%x padd=%d\n",
3de388f6
FB
155 i, s->pics[i].imr, s->pics[i].irr,
156 s->pics[i].priority_add);
80cabfad
FB
157
158 }
159 }
2444ca41 160 printf("pic: cpu_interrupt\n");
80cabfad 161#endif
3de388f6 162 s->irq_request(s->irq_request_opaque, 1);
80cabfad 163 }
4de9b249
TS
164
165/* all targets should do this rather than acking the IRQ in the cpu */
166#if defined(TARGET_MIPS)
167 else {
168 s->irq_request(s->irq_request_opaque, 0);
169 }
170#endif
80cabfad
FB
171}
172
173#ifdef DEBUG_IRQ_LATENCY
174int64_t irq_time[16];
80cabfad 175#endif
80cabfad 176
3de388f6 177void pic_set_irq_new(void *opaque, int irq, int level)
80cabfad 178{
3de388f6
FB
179 PicState2 *s = opaque;
180
4a0fb71e 181#if defined(DEBUG_PIC) || defined(DEBUG_IRQ_COUNT)
80cabfad 182 if (level != irq_level[irq]) {
4a0fb71e 183#if defined(DEBUG_PIC)
80cabfad 184 printf("pic_set_irq: irq=%d level=%d\n", irq, level);
4a0fb71e 185#endif
80cabfad 186 irq_level[irq] = level;
4a0fb71e
FB
187#ifdef DEBUG_IRQ_COUNT
188 if (level == 1)
189 irq_count[irq]++;
190#endif
80cabfad
FB
191 }
192#endif
193#ifdef DEBUG_IRQ_LATENCY
194 if (level) {
2444ca41 195 irq_time[irq] = qemu_get_clock(vm_clock);
80cabfad
FB
196 }
197#endif
3de388f6 198 pic_set_irq1(&s->pics[irq >> 3], irq & 7, level);
d592d303
FB
199 /* used for IOAPIC irqs */
200 if (s->alt_irq_func)
201 s->alt_irq_func(s->alt_irq_opaque, irq, level);
3de388f6 202 pic_update_irq(s);
80cabfad
FB
203}
204
3de388f6
FB
205/* obsolete function */
206void pic_set_irq(int irq, int level)
54fa5af5 207{
3de388f6 208 pic_set_irq_new(isa_pic, irq, level);
54fa5af5
FB
209}
210
80cabfad
FB
211/* acknowledge interrupt 'irq' */
212static inline void pic_intack(PicState *s, int irq)
213{
214 if (s->auto_eoi) {
215 if (s->rotate_on_auto_eoi)
216 s->priority_add = (irq + 1) & 7;
217 } else {
218 s->isr |= (1 << irq);
219 }
0ecf89aa
FB
220 /* We don't clear a level sensitive interrupt here */
221 if (!(s->elcr & (1 << irq)))
222 s->irr &= ~(1 << irq);
80cabfad
FB
223}
224
3de388f6 225int pic_read_irq(PicState2 *s)
80cabfad
FB
226{
227 int irq, irq2, intno;
228
3de388f6 229 irq = pic_get_irq(&s->pics[0]);
15aeac38 230 if (irq >= 0) {
3de388f6 231 pic_intack(&s->pics[0], irq);
15aeac38 232 if (irq == 2) {
3de388f6 233 irq2 = pic_get_irq(&s->pics[1]);
15aeac38 234 if (irq2 >= 0) {
3de388f6 235 pic_intack(&s->pics[1], irq2);
15aeac38
FB
236 } else {
237 /* spurious IRQ on slave controller */
238 irq2 = 7;
239 }
3de388f6 240 intno = s->pics[1].irq_base + irq2;
15aeac38
FB
241 irq = irq2 + 8;
242 } else {
3de388f6 243 intno = s->pics[0].irq_base + irq;
15aeac38
FB
244 }
245 } else {
246 /* spurious IRQ on host controller */
247 irq = 7;
3de388f6 248 intno = s->pics[0].irq_base + irq;
15aeac38 249 }
3de388f6 250 pic_update_irq(s);
15aeac38 251
80cabfad
FB
252#ifdef DEBUG_IRQ_LATENCY
253 printf("IRQ%d latency=%0.3fus\n",
254 irq,
2444ca41 255 (double)(qemu_get_clock(vm_clock) - irq_time[irq]) * 1000000.0 / ticks_per_sec);
80cabfad
FB
256#endif
257#if defined(DEBUG_PIC)
258 printf("pic_interrupt: irq=%d\n", irq);
259#endif
80cabfad
FB
260 return intno;
261}
262
d7d02e3c
FB
263static void pic_reset(void *opaque)
264{
265 PicState *s = opaque;
d7d02e3c 266
3de388f6
FB
267 s->last_irr = 0;
268 s->irr = 0;
269 s->imr = 0;
270 s->isr = 0;
271 s->priority_add = 0;
272 s->irq_base = 0;
273 s->read_reg_select = 0;
274 s->poll = 0;
275 s->special_mask = 0;
276 s->init_state = 0;
277 s->auto_eoi = 0;
278 s->rotate_on_auto_eoi = 0;
279 s->special_fully_nested_mode = 0;
280 s->init4 = 0;
4dbe19e1 281 /* Note: ELCR is not reset */
d7d02e3c
FB
282}
283
b41a2cd1 284static void pic_ioport_write(void *opaque, uint32_t addr, uint32_t val)
80cabfad 285{
b41a2cd1 286 PicState *s = opaque;
d7d02e3c 287 int priority, cmd, irq;
80cabfad
FB
288
289#ifdef DEBUG_PIC
290 printf("pic_write: addr=0x%02x val=0x%02x\n", addr, val);
291#endif
80cabfad
FB
292 addr &= 1;
293 if (addr == 0) {
294 if (val & 0x10) {
295 /* init */
d7d02e3c 296 pic_reset(s);
b54ad049 297 /* deassert a pending interrupt */
3de388f6 298 s->pics_state->irq_request(s->pics_state->irq_request_opaque, 0);
80cabfad
FB
299 s->init_state = 1;
300 s->init4 = val & 1;
301 if (val & 0x02)
302 hw_error("single mode not supported");
303 if (val & 0x08)
304 hw_error("level sensitive irq not supported");
305 } else if (val & 0x08) {
306 if (val & 0x04)
307 s->poll = 1;
308 if (val & 0x02)
309 s->read_reg_select = val & 1;
310 if (val & 0x40)
311 s->special_mask = (val >> 5) & 1;
312 } else {
313 cmd = val >> 5;
314 switch(cmd) {
315 case 0:
316 case 4:
317 s->rotate_on_auto_eoi = cmd >> 2;
318 break;
319 case 1: /* end of interrupt */
320 case 5:
321 priority = get_priority(s, s->isr);
322 if (priority != 8) {
323 irq = (priority + s->priority_add) & 7;
324 s->isr &= ~(1 << irq);
325 if (cmd == 5)
326 s->priority_add = (irq + 1) & 7;
3de388f6 327 pic_update_irq(s->pics_state);
80cabfad
FB
328 }
329 break;
330 case 3:
331 irq = val & 7;
332 s->isr &= ~(1 << irq);
3de388f6 333 pic_update_irq(s->pics_state);
80cabfad
FB
334 break;
335 case 6:
336 s->priority_add = (val + 1) & 7;
3de388f6 337 pic_update_irq(s->pics_state);
80cabfad
FB
338 break;
339 case 7:
340 irq = val & 7;
341 s->isr &= ~(1 << irq);
342 s->priority_add = (irq + 1) & 7;
3de388f6 343 pic_update_irq(s->pics_state);
80cabfad
FB
344 break;
345 default:
346 /* no operation */
347 break;
348 }
349 }
350 } else {
351 switch(s->init_state) {
352 case 0:
353 /* normal mode */
354 s->imr = val;
3de388f6 355 pic_update_irq(s->pics_state);
80cabfad
FB
356 break;
357 case 1:
358 s->irq_base = val & 0xf8;
359 s->init_state = 2;
360 break;
361 case 2:
362 if (s->init4) {
363 s->init_state = 3;
364 } else {
365 s->init_state = 0;
366 }
367 break;
368 case 3:
369 s->special_fully_nested_mode = (val >> 4) & 1;
370 s->auto_eoi = (val >> 1) & 1;
371 s->init_state = 0;
372 break;
373 }
374 }
375}
376
377static uint32_t pic_poll_read (PicState *s, uint32_t addr1)
378{
379 int ret;
380
381 ret = pic_get_irq(s);
382 if (ret >= 0) {
383 if (addr1 >> 7) {
3de388f6
FB
384 s->pics_state->pics[0].isr &= ~(1 << 2);
385 s->pics_state->pics[0].irr &= ~(1 << 2);
80cabfad
FB
386 }
387 s->irr &= ~(1 << ret);
388 s->isr &= ~(1 << ret);
389 if (addr1 >> 7 || ret != 2)
3de388f6 390 pic_update_irq(s->pics_state);
80cabfad
FB
391 } else {
392 ret = 0x07;
3de388f6 393 pic_update_irq(s->pics_state);
80cabfad
FB
394 }
395
396 return ret;
397}
398
b41a2cd1 399static uint32_t pic_ioport_read(void *opaque, uint32_t addr1)
80cabfad 400{
b41a2cd1 401 PicState *s = opaque;
80cabfad
FB
402 unsigned int addr;
403 int ret;
404
405 addr = addr1;
80cabfad
FB
406 addr &= 1;
407 if (s->poll) {
408 ret = pic_poll_read(s, addr1);
409 s->poll = 0;
410 } else {
411 if (addr == 0) {
412 if (s->read_reg_select)
413 ret = s->isr;
414 else
415 ret = s->irr;
416 } else {
417 ret = s->imr;
418 }
419 }
420#ifdef DEBUG_PIC
421 printf("pic_read: addr=0x%02x val=0x%02x\n", addr1, ret);
422#endif
423 return ret;
424}
425
426/* memory mapped interrupt status */
3de388f6
FB
427/* XXX: may be the same than pic_read_irq() */
428uint32_t pic_intack_read(PicState2 *s)
80cabfad
FB
429{
430 int ret;
431
3de388f6 432 ret = pic_poll_read(&s->pics[0], 0x00);
80cabfad 433 if (ret == 2)
3de388f6 434 ret = pic_poll_read(&s->pics[1], 0x80) + 8;
80cabfad 435 /* Prepare for ISR read */
3de388f6 436 s->pics[0].read_reg_select = 1;
80cabfad
FB
437
438 return ret;
439}
440
660de336
FB
441static void elcr_ioport_write(void *opaque, uint32_t addr, uint32_t val)
442{
443 PicState *s = opaque;
444 s->elcr = val & s->elcr_mask;
445}
446
447static uint32_t elcr_ioport_read(void *opaque, uint32_t addr1)
448{
449 PicState *s = opaque;
450 return s->elcr;
451}
452
b0a21b53
FB
453static void pic_save(QEMUFile *f, void *opaque)
454{
455 PicState *s = opaque;
456
457 qemu_put_8s(f, &s->last_irr);
458 qemu_put_8s(f, &s->irr);
459 qemu_put_8s(f, &s->imr);
460 qemu_put_8s(f, &s->isr);
461 qemu_put_8s(f, &s->priority_add);
462 qemu_put_8s(f, &s->irq_base);
463 qemu_put_8s(f, &s->read_reg_select);
464 qemu_put_8s(f, &s->poll);
465 qemu_put_8s(f, &s->special_mask);
466 qemu_put_8s(f, &s->init_state);
467 qemu_put_8s(f, &s->auto_eoi);
468 qemu_put_8s(f, &s->rotate_on_auto_eoi);
469 qemu_put_8s(f, &s->special_fully_nested_mode);
470 qemu_put_8s(f, &s->init4);
660de336 471 qemu_put_8s(f, &s->elcr);
b0a21b53
FB
472}
473
474static int pic_load(QEMUFile *f, void *opaque, int version_id)
475{
476 PicState *s = opaque;
477
478 if (version_id != 1)
479 return -EINVAL;
480
481 qemu_get_8s(f, &s->last_irr);
482 qemu_get_8s(f, &s->irr);
483 qemu_get_8s(f, &s->imr);
484 qemu_get_8s(f, &s->isr);
485 qemu_get_8s(f, &s->priority_add);
486 qemu_get_8s(f, &s->irq_base);
487 qemu_get_8s(f, &s->read_reg_select);
488 qemu_get_8s(f, &s->poll);
489 qemu_get_8s(f, &s->special_mask);
490 qemu_get_8s(f, &s->init_state);
491 qemu_get_8s(f, &s->auto_eoi);
492 qemu_get_8s(f, &s->rotate_on_auto_eoi);
493 qemu_get_8s(f, &s->special_fully_nested_mode);
494 qemu_get_8s(f, &s->init4);
660de336 495 qemu_get_8s(f, &s->elcr);
b0a21b53
FB
496 return 0;
497}
498
499/* XXX: add generic master/slave system */
660de336 500static void pic_init1(int io_addr, int elcr_addr, PicState *s)
b0a21b53
FB
501{
502 register_ioport_write(io_addr, 2, 1, pic_ioport_write, s);
503 register_ioport_read(io_addr, 2, 1, pic_ioport_read, s);
660de336
FB
504 if (elcr_addr >= 0) {
505 register_ioport_write(elcr_addr, 1, 1, elcr_ioport_write, s);
506 register_ioport_read(elcr_addr, 1, 1, elcr_ioport_read, s);
507 }
b0a21b53 508 register_savevm("i8259", io_addr, 1, pic_save, pic_load, s);
d7d02e3c 509 qemu_register_reset(pic_reset, s);
b0a21b53
FB
510}
511
ba91cd80
FB
512void pic_info(void)
513{
514 int i;
515 PicState *s;
3de388f6
FB
516
517 if (!isa_pic)
518 return;
ba91cd80
FB
519
520 for(i=0;i<2;i++) {
3de388f6 521 s = &isa_pic->pics[i];
15aeac38 522 term_printf("pic%d: irr=%02x imr=%02x isr=%02x hprio=%d irq_base=%02x rr_sel=%d elcr=%02x fnm=%d\n",
660de336 523 i, s->irr, s->imr, s->isr, s->priority_add,
15aeac38
FB
524 s->irq_base, s->read_reg_select, s->elcr,
525 s->special_fully_nested_mode);
ba91cd80
FB
526 }
527}
528
4a0fb71e
FB
529void irq_info(void)
530{
531#ifndef DEBUG_IRQ_COUNT
532 term_printf("irq statistic code not compiled.\n");
533#else
534 int i;
535 int64_t count;
536
537 term_printf("IRQ statistics:\n");
538 for (i = 0; i < 16; i++) {
539 count = irq_count[i];
540 if (count > 0)
26a76461 541 term_printf("%2d: %" PRId64 "\n", i, count);
4a0fb71e
FB
542 }
543#endif
544}
ba91cd80 545
3de388f6 546PicState2 *pic_init(IRQRequestFunc *irq_request, void *irq_request_opaque)
80cabfad 547{
3de388f6
FB
548 PicState2 *s;
549 s = qemu_mallocz(sizeof(PicState2));
550 if (!s)
551 return NULL;
552 pic_init1(0x20, 0x4d0, &s->pics[0]);
553 pic_init1(0xa0, 0x4d1, &s->pics[1]);
554 s->pics[0].elcr_mask = 0xf8;
555 s->pics[1].elcr_mask = 0xde;
556 s->irq_request = irq_request;
557 s->irq_request_opaque = irq_request_opaque;
558 s->pics[0].pics_state = s;
559 s->pics[1].pics_state = s;
560 return s;
80cabfad 561}
d592d303
FB
562
563void pic_set_alt_irq_func(PicState2 *s, SetIRQFunc *alt_irq_func,
564 void *alt_irq_opaque)
565{
566 s->alt_irq_func = alt_irq_func;
567 s->alt_irq_opaque = alt_irq_opaque;
568}