]> git.proxmox.com Git - qemu.git/blame - hw/ide/ahci.c
Merge remote-tracking branch 'stefanha/net' into staging
[qemu.git] / hw / ide / ahci.c
CommitLineData
f6ad2e32
AG
1/*
2 * QEMU AHCI Emulation
3 *
4 * Copyright (c) 2010 qiaochong@loongson.cn
5 * Copyright (c) 2010 Roland Elek <elek.roland@gmail.com>
6 * Copyright (c) 2010 Sebastian Herbszt <herbszt@gmx.de>
7 * Copyright (c) 2010 Alexander Graf <agraf@suse.de>
8 *
9 * This library is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU Lesser General Public
11 * License as published by the Free Software Foundation; either
12 * version 2 of the License, or (at your option) any later version.
13 *
14 * This library is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * Lesser General Public License for more details.
18 *
19 * You should have received a copy of the GNU Lesser General Public
20 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
21 *
f6ad2e32
AG
22 */
23
24#include <hw/hw.h>
a2cb15b0 25#include <hw/pci/msi.h>
0d09e41a 26#include <hw/i386/pc.h>
a2cb15b0 27#include <hw/pci/pci.h>
d9fa31a3 28#include <hw/sysbus.h>
f6ad2e32 29
83c9089e 30#include "monitor/monitor.h"
9c17d615 31#include "sysemu/dma.h"
f6ad2e32
AG
32#include "internal.h"
33#include <hw/ide/pci.h>
03c7a6a8 34#include <hw/ide/ahci.h>
f6ad2e32
AG
35
36/* #define DEBUG_AHCI */
37
38#ifdef DEBUG_AHCI
39#define DPRINTF(port, fmt, ...) \
40do { fprintf(stderr, "ahci: %s: [%d] ", __FUNCTION__, port); \
41 fprintf(stderr, fmt, ## __VA_ARGS__); } while (0)
42#else
43#define DPRINTF(port, fmt, ...) do {} while(0)
44#endif
45
f6ad2e32
AG
46static void check_cmd(AHCIState *s, int port);
47static int handle_cmd(AHCIState *s,int port,int slot);
48static void ahci_reset_port(AHCIState *s, int port);
49static void ahci_write_fis_d2h(AHCIDevice *ad, uint8_t *cmd_fis);
87e62065 50static void ahci_init_d2h(AHCIDevice *ad);
f6ad2e32
AG
51
52static uint32_t ahci_port_read(AHCIState *s, int port, int offset)
53{
54 uint32_t val;
55 AHCIPortRegs *pr;
56 pr = &s->dev[port].port_regs;
57
58 switch (offset) {
59 case PORT_LST_ADDR:
60 val = pr->lst_addr;
61 break;
62 case PORT_LST_ADDR_HI:
63 val = pr->lst_addr_hi;
64 break;
65 case PORT_FIS_ADDR:
66 val = pr->fis_addr;
67 break;
68 case PORT_FIS_ADDR_HI:
69 val = pr->fis_addr_hi;
70 break;
71 case PORT_IRQ_STAT:
72 val = pr->irq_stat;
73 break;
74 case PORT_IRQ_MASK:
75 val = pr->irq_mask;
76 break;
77 case PORT_CMD:
78 val = pr->cmd;
79 break;
80 case PORT_TFDATA:
81 val = ((uint16_t)s->dev[port].port.ifs[0].error << 8) |
82 s->dev[port].port.ifs[0].status;
83 break;
84 case PORT_SIG:
85 val = pr->sig;
86 break;
87 case PORT_SCR_STAT:
88 if (s->dev[port].port.ifs[0].bs) {
89 val = SATA_SCR_SSTATUS_DET_DEV_PRESENT_PHY_UP |
90 SATA_SCR_SSTATUS_SPD_GEN1 | SATA_SCR_SSTATUS_IPM_ACTIVE;
91 } else {
92 val = SATA_SCR_SSTATUS_DET_NODEV;
93 }
94 break;
95 case PORT_SCR_CTL:
96 val = pr->scr_ctl;
97 break;
98 case PORT_SCR_ERR:
99 val = pr->scr_err;
100 break;
101 case PORT_SCR_ACT:
102 pr->scr_act &= ~s->dev[port].finished;
103 s->dev[port].finished = 0;
104 val = pr->scr_act;
105 break;
106 case PORT_CMD_ISSUE:
107 val = pr->cmd_issue;
108 break;
109 case PORT_RESERVED:
110 default:
111 val = 0;
112 }
113 DPRINTF(port, "offset: 0x%x val: 0x%x\n", offset, val);
114 return val;
115
116}
117
118static void ahci_irq_raise(AHCIState *s, AHCIDevice *dev)
119{
0d3aea56
AF
120 AHCIPCIState *d = container_of(s, AHCIPCIState, ahci);
121 PCIDevice *pci_dev = PCI_DEVICE(d);
f6ad2e32
AG
122
123 DPRINTF(0, "raise irq\n");
124
0d3aea56
AF
125 if (msi_enabled(pci_dev)) {
126 msi_notify(pci_dev, 0);
f6ad2e32
AG
127 } else {
128 qemu_irq_raise(s->irq);
129 }
130}
131
132static void ahci_irq_lower(AHCIState *s, AHCIDevice *dev)
133{
0d3aea56 134 AHCIPCIState *d = container_of(s, AHCIPCIState, ahci);
f6ad2e32
AG
135
136 DPRINTF(0, "lower irq\n");
137
0d3aea56 138 if (!msi_enabled(PCI_DEVICE(d))) {
f6ad2e32
AG
139 qemu_irq_lower(s->irq);
140 }
141}
142
143static void ahci_check_irq(AHCIState *s)
144{
145 int i;
146
147 DPRINTF(-1, "check irq %#x\n", s->control_regs.irqstatus);
148
b8676728 149 s->control_regs.irqstatus = 0;
2c4b9d0e 150 for (i = 0; i < s->ports; i++) {
f6ad2e32
AG
151 AHCIPortRegs *pr = &s->dev[i].port_regs;
152 if (pr->irq_stat & pr->irq_mask) {
153 s->control_regs.irqstatus |= (1 << i);
154 }
155 }
156
157 if (s->control_regs.irqstatus &&
158 (s->control_regs.ghc & HOST_CTL_IRQ_EN)) {
159 ahci_irq_raise(s, NULL);
160 } else {
161 ahci_irq_lower(s, NULL);
162 }
163}
164
165static void ahci_trigger_irq(AHCIState *s, AHCIDevice *d,
166 int irq_type)
167{
168 DPRINTF(d->port_no, "trigger irq %#x -> %x\n",
169 irq_type, d->port_regs.irq_mask & irq_type);
170
171 d->port_regs.irq_stat |= irq_type;
172 ahci_check_irq(s);
173}
174
175static void map_page(uint8_t **ptr, uint64_t addr, uint32_t wanted)
176{
a8170e5e 177 hwaddr len = wanted;
f6ad2e32
AG
178
179 if (*ptr) {
fe6ceac8 180 cpu_physical_memory_unmap(*ptr, len, 1, len);
f6ad2e32
AG
181 }
182
183 *ptr = cpu_physical_memory_map(addr, &len, 1);
184 if (len < wanted) {
fe6ceac8 185 cpu_physical_memory_unmap(*ptr, len, 1, len);
f6ad2e32
AG
186 *ptr = NULL;
187 }
188}
189
190static void ahci_port_write(AHCIState *s, int port, int offset, uint32_t val)
191{
192 AHCIPortRegs *pr = &s->dev[port].port_regs;
193
194 DPRINTF(port, "offset: 0x%x val: 0x%x\n", offset, val);
195 switch (offset) {
196 case PORT_LST_ADDR:
197 pr->lst_addr = val;
198 map_page(&s->dev[port].lst,
199 ((uint64_t)pr->lst_addr_hi << 32) | pr->lst_addr, 1024);
200 s->dev[port].cur_cmd = NULL;
201 break;
202 case PORT_LST_ADDR_HI:
203 pr->lst_addr_hi = val;
204 map_page(&s->dev[port].lst,
205 ((uint64_t)pr->lst_addr_hi << 32) | pr->lst_addr, 1024);
206 s->dev[port].cur_cmd = NULL;
207 break;
208 case PORT_FIS_ADDR:
209 pr->fis_addr = val;
210 map_page(&s->dev[port].res_fis,
211 ((uint64_t)pr->fis_addr_hi << 32) | pr->fis_addr, 256);
212 break;
213 case PORT_FIS_ADDR_HI:
214 pr->fis_addr_hi = val;
215 map_page(&s->dev[port].res_fis,
216 ((uint64_t)pr->fis_addr_hi << 32) | pr->fis_addr, 256);
217 break;
218 case PORT_IRQ_STAT:
219 pr->irq_stat &= ~val;
b8676728 220 ahci_check_irq(s);
f6ad2e32
AG
221 break;
222 case PORT_IRQ_MASK:
223 pr->irq_mask = val & 0xfdc000ff;
224 ahci_check_irq(s);
225 break;
226 case PORT_CMD:
227 pr->cmd = val & ~(PORT_CMD_LIST_ON | PORT_CMD_FIS_ON);
228
229 if (pr->cmd & PORT_CMD_START) {
230 pr->cmd |= PORT_CMD_LIST_ON;
231 }
232
233 if (pr->cmd & PORT_CMD_FIS_RX) {
234 pr->cmd |= PORT_CMD_FIS_ON;
235 }
236
87e62065
AG
237 /* XXX usually the FIS would be pending on the bus here and
238 issuing deferred until the OS enables FIS receival.
239 Instead, we only submit it once - which works in most
240 cases, but is a hack. */
241 if ((pr->cmd & PORT_CMD_FIS_ON) &&
242 !s->dev[port].init_d2h_sent) {
243 ahci_init_d2h(&s->dev[port]);
4ac557c8 244 s->dev[port].init_d2h_sent = true;
87e62065
AG
245 }
246
f6ad2e32
AG
247 check_cmd(s, port);
248 break;
249 case PORT_TFDATA:
250 s->dev[port].port.ifs[0].error = (val >> 8) & 0xff;
251 s->dev[port].port.ifs[0].status = val & 0xff;
252 break;
253 case PORT_SIG:
254 pr->sig = val;
255 break;
256 case PORT_SCR_STAT:
257 pr->scr_stat = val;
258 break;
259 case PORT_SCR_CTL:
260 if (((pr->scr_ctl & AHCI_SCR_SCTL_DET) == 1) &&
261 ((val & AHCI_SCR_SCTL_DET) == 0)) {
262 ahci_reset_port(s, port);
263 }
264 pr->scr_ctl = val;
265 break;
266 case PORT_SCR_ERR:
267 pr->scr_err &= ~val;
268 break;
269 case PORT_SCR_ACT:
270 /* RW1 */
271 pr->scr_act |= val;
272 break;
273 case PORT_CMD_ISSUE:
274 pr->cmd_issue |= val;
275 check_cmd(s, port);
276 break;
277 default:
278 break;
279 }
280}
281
a8170e5e 282static uint64_t ahci_mem_read(void *opaque, hwaddr addr,
67e576c2 283 unsigned size)
f6ad2e32 284{
67e576c2 285 AHCIState *s = opaque;
f6ad2e32
AG
286 uint32_t val = 0;
287
f6ad2e32
AG
288 if (addr < AHCI_GENERIC_HOST_CONTROL_REGS_MAX_ADDR) {
289 switch (addr) {
290 case HOST_CAP:
291 val = s->control_regs.cap;
292 break;
293 case HOST_CTL:
294 val = s->control_regs.ghc;
295 break;
296 case HOST_IRQ_STAT:
297 val = s->control_regs.irqstatus;
298 break;
299 case HOST_PORTS_IMPL:
300 val = s->control_regs.impl;
301 break;
302 case HOST_VERSION:
303 val = s->control_regs.version;
304 break;
305 }
306
307 DPRINTF(-1, "(addr 0x%08X), val 0x%08X\n", (unsigned) addr, val);
308 } else if ((addr >= AHCI_PORT_REGS_START_ADDR) &&
2c4b9d0e
AG
309 (addr < (AHCI_PORT_REGS_START_ADDR +
310 (s->ports * AHCI_PORT_ADDR_OFFSET_LEN)))) {
f6ad2e32
AG
311 val = ahci_port_read(s, (addr - AHCI_PORT_REGS_START_ADDR) >> 7,
312 addr & AHCI_PORT_ADDR_OFFSET_MASK);
313 }
314
315 return val;
316}
317
318
319
a8170e5e 320static void ahci_mem_write(void *opaque, hwaddr addr,
67e576c2 321 uint64_t val, unsigned size)
f6ad2e32 322{
67e576c2 323 AHCIState *s = opaque;
f6ad2e32
AG
324
325 /* Only aligned reads are allowed on AHCI */
326 if (addr & 3) {
327 fprintf(stderr, "ahci: Mis-aligned write to addr 0x"
328 TARGET_FMT_plx "\n", addr);
329 return;
330 }
331
332 if (addr < AHCI_GENERIC_HOST_CONTROL_REGS_MAX_ADDR) {
3899edf7 333 DPRINTF(-1, "(addr 0x%08X), val 0x%08"PRIX64"\n", (unsigned) addr, val);
f6ad2e32
AG
334
335 switch (addr) {
336 case HOST_CAP: /* R/WO, RO */
337 /* FIXME handle R/WO */
338 break;
339 case HOST_CTL: /* R/W */
340 if (val & HOST_CTL_RESET) {
341 DPRINTF(-1, "HBA Reset\n");
8ab60a07 342 ahci_reset(s);
f6ad2e32
AG
343 } else {
344 s->control_regs.ghc = (val & 0x3) | HOST_CTL_AHCI_EN;
345 ahci_check_irq(s);
346 }
347 break;
348 case HOST_IRQ_STAT: /* R/WC, RO */
349 s->control_regs.irqstatus &= ~val;
350 ahci_check_irq(s);
351 break;
352 case HOST_PORTS_IMPL: /* R/WO, RO */
353 /* FIXME handle R/WO */
354 break;
355 case HOST_VERSION: /* RO */
356 /* FIXME report write? */
357 break;
358 default:
359 DPRINTF(-1, "write to unknown register 0x%x\n", (unsigned)addr);
360 }
361 } else if ((addr >= AHCI_PORT_REGS_START_ADDR) &&
2c4b9d0e
AG
362 (addr < (AHCI_PORT_REGS_START_ADDR +
363 (s->ports * AHCI_PORT_ADDR_OFFSET_LEN)))) {
f6ad2e32
AG
364 ahci_port_write(s, (addr - AHCI_PORT_REGS_START_ADDR) >> 7,
365 addr & AHCI_PORT_ADDR_OFFSET_MASK, val);
366 }
367
368}
369
a348f108 370static const MemoryRegionOps ahci_mem_ops = {
67e576c2
AK
371 .read = ahci_mem_read,
372 .write = ahci_mem_write,
373 .endianness = DEVICE_LITTLE_ENDIAN,
f6ad2e32
AG
374};
375
a8170e5e 376static uint64_t ahci_idp_read(void *opaque, hwaddr addr,
465f1ab1
DV
377 unsigned size)
378{
379 AHCIState *s = opaque;
380
381 if (addr == s->idp_offset) {
382 /* index register */
383 return s->idp_index;
384 } else if (addr == s->idp_offset + 4) {
385 /* data register - do memory read at location selected by index */
386 return ahci_mem_read(opaque, s->idp_index, size);
387 } else {
388 return 0;
389 }
390}
391
a8170e5e 392static void ahci_idp_write(void *opaque, hwaddr addr,
465f1ab1
DV
393 uint64_t val, unsigned size)
394{
395 AHCIState *s = opaque;
396
397 if (addr == s->idp_offset) {
398 /* index register - mask off reserved bits */
399 s->idp_index = (uint32_t)val & ((AHCI_MEM_BAR_SIZE - 1) & ~3);
400 } else if (addr == s->idp_offset + 4) {
401 /* data register - do memory write at location selected by index */
402 ahci_mem_write(opaque, s->idp_index, val, size);
403 }
404}
405
a348f108 406static const MemoryRegionOps ahci_idp_ops = {
465f1ab1
DV
407 .read = ahci_idp_read,
408 .write = ahci_idp_write,
409 .endianness = DEVICE_LITTLE_ENDIAN,
410};
411
412
f6ad2e32
AG
413static void ahci_reg_init(AHCIState *s)
414{
415 int i;
416
2c4b9d0e 417 s->control_regs.cap = (s->ports - 1) |
f6ad2e32
AG
418 (AHCI_NUM_COMMAND_SLOTS << 8) |
419 (AHCI_SUPPORTED_SPEED_GEN1 << AHCI_SUPPORTED_SPEED) |
420 HOST_CAP_NCQ | HOST_CAP_AHCI;
421
2c4b9d0e 422 s->control_regs.impl = (1 << s->ports) - 1;
f6ad2e32
AG
423
424 s->control_regs.version = AHCI_VERSION_1_0;
425
2c4b9d0e 426 for (i = 0; i < s->ports; i++) {
f6ad2e32
AG
427 s->dev[i].port_state = STATE_RUN;
428 }
429}
430
f6ad2e32
AG
431static void check_cmd(AHCIState *s, int port)
432{
433 AHCIPortRegs *pr = &s->dev[port].port_regs;
434 int slot;
435
436 if ((pr->cmd & PORT_CMD_START) && pr->cmd_issue) {
437 for (slot = 0; (slot < 32) && pr->cmd_issue; slot++) {
438 if ((pr->cmd_issue & (1 << slot)) &&
439 !handle_cmd(s, port, slot)) {
440 pr->cmd_issue &= ~(1 << slot);
441 }
442 }
443 }
444}
445
446static void ahci_check_cmd_bh(void *opaque)
447{
448 AHCIDevice *ad = opaque;
449
450 qemu_bh_delete(ad->check_bh);
451 ad->check_bh = NULL;
452
453 if ((ad->busy_slot != -1) &&
454 !(ad->port.ifs[0].status & (BUSY_STAT|DRQ_STAT))) {
455 /* no longer busy */
456 ad->port_regs.cmd_issue &= ~(1 << ad->busy_slot);
457 ad->busy_slot = -1;
458 }
459
460 check_cmd(ad->hba, ad->port_no);
461}
462
87e62065
AG
463static void ahci_init_d2h(AHCIDevice *ad)
464{
4bb9c939 465 uint8_t init_fis[20];
87e62065
AG
466 IDEState *ide_state = &ad->port.ifs[0];
467
468 memset(init_fis, 0, sizeof(init_fis));
469
470 init_fis[4] = 1;
471 init_fis[12] = 1;
472
473 if (ide_state->drive_kind == IDE_CD) {
474 init_fis[5] = ide_state->lcyl;
475 init_fis[6] = ide_state->hcyl;
476 }
477
478 ahci_write_fis_d2h(ad, init_fis);
479}
480
f6ad2e32
AG
481static void ahci_reset_port(AHCIState *s, int port)
482{
483 AHCIDevice *d = &s->dev[port];
484 AHCIPortRegs *pr = &d->port_regs;
485 IDEState *ide_state = &d->port.ifs[0];
f6ad2e32
AG
486 int i;
487
488 DPRINTF(port, "reset port\n");
489
490 ide_bus_reset(&d->port);
491 ide_state->ncq_queues = AHCI_MAX_CMDS;
492
f6ad2e32 493 pr->scr_stat = 0;
f6ad2e32
AG
494 pr->scr_err = 0;
495 pr->scr_act = 0;
496 d->busy_slot = -1;
4ac557c8 497 d->init_d2h_sent = false;
f6ad2e32
AG
498
499 ide_state = &s->dev[port].port.ifs[0];
500 if (!ide_state->bs) {
501 return;
502 }
503
504 /* reset ncq queue */
505 for (i = 0; i < AHCI_MAX_CMDS; i++) {
506 NCQTransferState *ncq_tfs = &s->dev[port].ncq_tfs[i];
507 if (!ncq_tfs->used) {
508 continue;
509 }
510
511 if (ncq_tfs->aiocb) {
512 bdrv_aio_cancel(ncq_tfs->aiocb);
513 ncq_tfs->aiocb = NULL;
514 }
515
c9b308d2
AG
516 /* Maybe we just finished the request thanks to bdrv_aio_cancel() */
517 if (!ncq_tfs->used) {
518 continue;
519 }
520
f6ad2e32
AG
521 qemu_sglist_destroy(&ncq_tfs->sglist);
522 ncq_tfs->used = 0;
523 }
524
f6ad2e32
AG
525 s->dev[port].port_state = STATE_RUN;
526 if (!ide_state->bs) {
527 s->dev[port].port_regs.sig = 0;
cdfe17df 528 ide_state->status = SEEK_STAT | WRERR_STAT;
f6ad2e32
AG
529 } else if (ide_state->drive_kind == IDE_CD) {
530 s->dev[port].port_regs.sig = SATA_SIGNATURE_CDROM;
531 ide_state->lcyl = 0x14;
532 ide_state->hcyl = 0xeb;
533 DPRINTF(port, "set lcyl = %d\n", ide_state->lcyl);
f6ad2e32
AG
534 ide_state->status = SEEK_STAT | WRERR_STAT | READY_STAT;
535 } else {
536 s->dev[port].port_regs.sig = SATA_SIGNATURE_DISK;
537 ide_state->status = SEEK_STAT | WRERR_STAT;
538 }
539
540 ide_state->error = 1;
87e62065 541 ahci_init_d2h(d);
f6ad2e32
AG
542}
543
544static void debug_print_fis(uint8_t *fis, int cmd_len)
545{
546#ifdef DEBUG_AHCI
547 int i;
548
549 fprintf(stderr, "fis:");
550 for (i = 0; i < cmd_len; i++) {
551 if ((i & 0xf) == 0) {
552 fprintf(stderr, "\n%02x:",i);
553 }
554 fprintf(stderr, "%02x ",fis[i]);
555 }
556 fprintf(stderr, "\n");
557#endif
558}
559
560static void ahci_write_fis_sdb(AHCIState *s, int port, uint32_t finished)
561{
562 AHCIPortRegs *pr = &s->dev[port].port_regs;
563 IDEState *ide_state;
564 uint8_t *sdb_fis;
565
566 if (!s->dev[port].res_fis ||
567 !(pr->cmd & PORT_CMD_FIS_RX)) {
568 return;
569 }
570
571 sdb_fis = &s->dev[port].res_fis[RES_FIS_SDBFIS];
572 ide_state = &s->dev[port].port.ifs[0];
573
574 /* clear memory */
575 *(uint32_t*)sdb_fis = 0;
576
577 /* write values */
578 sdb_fis[0] = ide_state->error;
579 sdb_fis[2] = ide_state->status & 0x77;
580 s->dev[port].finished |= finished;
581 *(uint32_t*)(sdb_fis + 4) = cpu_to_le32(s->dev[port].finished);
582
583 ahci_trigger_irq(s, &s->dev[port], PORT_IRQ_STAT_SDBS);
584}
585
586static void ahci_write_fis_d2h(AHCIDevice *ad, uint8_t *cmd_fis)
587{
588 AHCIPortRegs *pr = &ad->port_regs;
589 uint8_t *d2h_fis;
590 int i;
10ca2943 591 dma_addr_t cmd_len = 0x80;
f6ad2e32
AG
592 int cmd_mapped = 0;
593
594 if (!ad->res_fis || !(pr->cmd & PORT_CMD_FIS_RX)) {
595 return;
596 }
597
598 if (!cmd_fis) {
599 /* map cmd_fis */
600 uint64_t tbl_addr = le64_to_cpu(ad->cur_cmd->tbl_addr);
df32fd1c 601 cmd_fis = dma_memory_map(ad->hba->as, tbl_addr, &cmd_len,
10ca2943 602 DMA_DIRECTION_TO_DEVICE);
f6ad2e32
AG
603 cmd_mapped = 1;
604 }
605
606 d2h_fis = &ad->res_fis[RES_FIS_RFIS];
607
608 d2h_fis[0] = 0x34;
609 d2h_fis[1] = (ad->hba->control_regs.irqstatus ? (1 << 6) : 0);
610 d2h_fis[2] = ad->port.ifs[0].status;
611 d2h_fis[3] = ad->port.ifs[0].error;
612
613 d2h_fis[4] = cmd_fis[4];
614 d2h_fis[5] = cmd_fis[5];
615 d2h_fis[6] = cmd_fis[6];
616 d2h_fis[7] = cmd_fis[7];
617 d2h_fis[8] = cmd_fis[8];
618 d2h_fis[9] = cmd_fis[9];
619 d2h_fis[10] = cmd_fis[10];
620 d2h_fis[11] = cmd_fis[11];
621 d2h_fis[12] = cmd_fis[12];
622 d2h_fis[13] = cmd_fis[13];
4bb9c939 623 for (i = 14; i < 20; i++) {
f6ad2e32
AG
624 d2h_fis[i] = 0;
625 }
626
627 if (d2h_fis[2] & ERR_STAT) {
628 ahci_trigger_irq(ad->hba, ad, PORT_IRQ_STAT_TFES);
629 }
630
631 ahci_trigger_irq(ad->hba, ad, PORT_IRQ_D2H_REG_FIS);
632
633 if (cmd_mapped) {
df32fd1c 634 dma_memory_unmap(ad->hba->as, cmd_fis, cmd_len,
10ca2943 635 DMA_DIRECTION_TO_DEVICE, cmd_len);
f6ad2e32
AG
636 }
637}
638
61f52e06 639static int ahci_populate_sglist(AHCIDevice *ad, QEMUSGList *sglist, int offset)
f6ad2e32
AG
640{
641 AHCICmdHdr *cmd = ad->cur_cmd;
642 uint32_t opts = le32_to_cpu(cmd->opts);
643 uint64_t prdt_addr = le64_to_cpu(cmd->tbl_addr) + 0x80;
644 int sglist_alloc_hint = opts >> AHCI_CMD_HDR_PRDT_LEN;
10ca2943
DG
645 dma_addr_t prdt_len = (sglist_alloc_hint * sizeof(AHCI_SG));
646 dma_addr_t real_prdt_len = prdt_len;
f6ad2e32
AG
647 uint8_t *prdt;
648 int i;
649 int r = 0;
61f52e06
JB
650 int sum = 0;
651 int off_idx = -1;
652 int off_pos = -1;
653 int tbl_entry_size;
f487b677
PB
654 IDEBus *bus = &ad->port;
655 BusState *qbus = BUS(bus);
f6ad2e32
AG
656
657 if (!sglist_alloc_hint) {
658 DPRINTF(ad->port_no, "no sg list given by guest: 0x%08x\n", opts);
659 return -1;
660 }
661
662 /* map PRDT */
df32fd1c 663 if (!(prdt = dma_memory_map(ad->hba->as, prdt_addr, &prdt_len,
10ca2943 664 DMA_DIRECTION_TO_DEVICE))){
f6ad2e32
AG
665 DPRINTF(ad->port_no, "map failed\n");
666 return -1;
667 }
668
669 if (prdt_len < real_prdt_len) {
670 DPRINTF(ad->port_no, "mapped less than expected\n");
671 r = -1;
672 goto out;
673 }
674
675 /* Get entries in the PRDT, init a qemu sglist accordingly */
676 if (sglist_alloc_hint > 0) {
677 AHCI_SG *tbl = (AHCI_SG *)prdt;
61f52e06 678 sum = 0;
f6ad2e32 679 for (i = 0; i < sglist_alloc_hint; i++) {
61f52e06
JB
680 /* flags_size is zero-based */
681 tbl_entry_size = (le32_to_cpu(tbl[i].flags_size) + 1);
682 if (offset <= (sum + tbl_entry_size)) {
683 off_idx = i;
684 off_pos = offset - sum;
685 break;
686 }
687 sum += tbl_entry_size;
688 }
689 if ((off_idx == -1) || (off_pos < 0) || (off_pos > tbl_entry_size)) {
690 DPRINTF(ad->port_no, "%s: Incorrect offset! "
691 "off_idx: %d, off_pos: %d\n",
692 __func__, off_idx, off_pos);
693 r = -1;
694 goto out;
695 }
696
f487b677
PB
697 qemu_sglist_init(sglist, qbus->parent, (sglist_alloc_hint - off_idx),
698 ad->hba->as);
61f52e06
JB
699 qemu_sglist_add(sglist, le64_to_cpu(tbl[off_idx].addr + off_pos),
700 le32_to_cpu(tbl[off_idx].flags_size) + 1 - off_pos);
701
702 for (i = off_idx + 1; i < sglist_alloc_hint; i++) {
f6ad2e32
AG
703 /* flags_size is zero-based */
704 qemu_sglist_add(sglist, le64_to_cpu(tbl[i].addr),
705 le32_to_cpu(tbl[i].flags_size) + 1);
706 }
707 }
708
709out:
df32fd1c 710 dma_memory_unmap(ad->hba->as, prdt, prdt_len,
10ca2943 711 DMA_DIRECTION_TO_DEVICE, prdt_len);
f6ad2e32
AG
712 return r;
713}
714
715static void ncq_cb(void *opaque, int ret)
716{
717 NCQTransferState *ncq_tfs = (NCQTransferState *)opaque;
718 IDEState *ide_state = &ncq_tfs->drive->port.ifs[0];
719
720 /* Clear bit for this tag in SActive */
721 ncq_tfs->drive->port_regs.scr_act &= ~(1 << ncq_tfs->tag);
722
723 if (ret < 0) {
724 /* error */
725 ide_state->error = ABRT_ERR;
726 ide_state->status = READY_STAT | ERR_STAT;
727 ncq_tfs->drive->port_regs.scr_err |= (1 << ncq_tfs->tag);
728 } else {
729 ide_state->status = READY_STAT | SEEK_STAT;
730 }
731
732 ahci_write_fis_sdb(ncq_tfs->drive->hba, ncq_tfs->drive->port_no,
733 (1 << ncq_tfs->tag));
734
735 DPRINTF(ncq_tfs->drive->port_no, "NCQ transfer tag %d finished\n",
736 ncq_tfs->tag);
737
a597e79c 738 bdrv_acct_done(ncq_tfs->drive->port.ifs[0].bs, &ncq_tfs->acct);
f6ad2e32
AG
739 qemu_sglist_destroy(&ncq_tfs->sglist);
740 ncq_tfs->used = 0;
741}
742
743static void process_ncq_command(AHCIState *s, int port, uint8_t *cmd_fis,
744 int slot)
745{
746 NCQFrame *ncq_fis = (NCQFrame*)cmd_fis;
747 uint8_t tag = ncq_fis->tag >> 3;
748 NCQTransferState *ncq_tfs = &s->dev[port].ncq_tfs[tag];
749
750 if (ncq_tfs->used) {
751 /* error - already in use */
752 fprintf(stderr, "%s: tag %d already used\n", __FUNCTION__, tag);
753 return;
754 }
755
756 ncq_tfs->used = 1;
757 ncq_tfs->drive = &s->dev[port];
758 ncq_tfs->slot = slot;
759 ncq_tfs->lba = ((uint64_t)ncq_fis->lba5 << 40) |
760 ((uint64_t)ncq_fis->lba4 << 32) |
761 ((uint64_t)ncq_fis->lba3 << 24) |
762 ((uint64_t)ncq_fis->lba2 << 16) |
763 ((uint64_t)ncq_fis->lba1 << 8) |
764 (uint64_t)ncq_fis->lba0;
765
766 /* Note: We calculate the sector count, but don't currently rely on it.
767 * The total size of the DMA buffer tells us the transfer size instead. */
768 ncq_tfs->sector_count = ((uint16_t)ncq_fis->sector_count_high << 8) |
769 ncq_fis->sector_count_low;
770
3899edf7
MF
771 DPRINTF(port, "NCQ transfer LBA from %"PRId64" to %"PRId64", "
772 "drive max %"PRId64"\n",
f6ad2e32
AG
773 ncq_tfs->lba, ncq_tfs->lba + ncq_tfs->sector_count - 2,
774 s->dev[port].port.ifs[0].nb_sectors - 1);
775
61f52e06 776 ahci_populate_sglist(&s->dev[port], &ncq_tfs->sglist, 0);
f6ad2e32
AG
777 ncq_tfs->tag = tag;
778
779 switch(ncq_fis->command) {
780 case READ_FPDMA_QUEUED:
3899edf7
MF
781 DPRINTF(port, "NCQ reading %d sectors from LBA %"PRId64", "
782 "tag %d\n",
f6ad2e32 783 ncq_tfs->sector_count-1, ncq_tfs->lba, ncq_tfs->tag);
f6ad2e32 784
3899edf7
MF
785 DPRINTF(port, "tag %d aio read %"PRId64"\n",
786 ncq_tfs->tag, ncq_tfs->lba);
a597e79c 787
da221327
PB
788 dma_acct_start(ncq_tfs->drive->port.ifs[0].bs, &ncq_tfs->acct,
789 &ncq_tfs->sglist, BDRV_ACCT_READ);
f6ad2e32
AG
790 ncq_tfs->aiocb = dma_bdrv_read(ncq_tfs->drive->port.ifs[0].bs,
791 &ncq_tfs->sglist, ncq_tfs->lba,
792 ncq_cb, ncq_tfs);
793 break;
794 case WRITE_FPDMA_QUEUED:
3899edf7 795 DPRINTF(port, "NCQ writing %d sectors to LBA %"PRId64", tag %d\n",
f6ad2e32 796 ncq_tfs->sector_count-1, ncq_tfs->lba, ncq_tfs->tag);
f6ad2e32 797
3899edf7
MF
798 DPRINTF(port, "tag %d aio write %"PRId64"\n",
799 ncq_tfs->tag, ncq_tfs->lba);
a597e79c 800
da221327
PB
801 dma_acct_start(ncq_tfs->drive->port.ifs[0].bs, &ncq_tfs->acct,
802 &ncq_tfs->sglist, BDRV_ACCT_WRITE);
f6ad2e32
AG
803 ncq_tfs->aiocb = dma_bdrv_write(ncq_tfs->drive->port.ifs[0].bs,
804 &ncq_tfs->sglist, ncq_tfs->lba,
805 ncq_cb, ncq_tfs);
806 break;
807 default:
808 DPRINTF(port, "error: tried to process non-NCQ command as NCQ\n");
809 qemu_sglist_destroy(&ncq_tfs->sglist);
810 break;
811 }
812}
813
814static int handle_cmd(AHCIState *s, int port, int slot)
815{
816 IDEState *ide_state;
f6ad2e32
AG
817 uint32_t opts;
818 uint64_t tbl_addr;
819 AHCICmdHdr *cmd;
820 uint8_t *cmd_fis;
10ca2943 821 dma_addr_t cmd_len;
f6ad2e32
AG
822
823 if (s->dev[port].port.ifs[0].status & (BUSY_STAT|DRQ_STAT)) {
824 /* Engine currently busy, try again later */
825 DPRINTF(port, "engine busy\n");
826 return -1;
827 }
828
f6ad2e32
AG
829 cmd = &((AHCICmdHdr *)s->dev[port].lst)[slot];
830
831 if (!s->dev[port].lst) {
832 DPRINTF(port, "error: lst not given but cmd handled");
833 return -1;
834 }
835
836 /* remember current slot handle for later */
837 s->dev[port].cur_cmd = cmd;
838
839 opts = le32_to_cpu(cmd->opts);
840 tbl_addr = le64_to_cpu(cmd->tbl_addr);
841
842 cmd_len = 0x80;
df32fd1c 843 cmd_fis = dma_memory_map(s->as, tbl_addr, &cmd_len,
10ca2943 844 DMA_DIRECTION_FROM_DEVICE);
f6ad2e32
AG
845
846 if (!cmd_fis) {
847 DPRINTF(port, "error: guest passed us an invalid cmd fis\n");
848 return -1;
849 }
850
851 /* The device we are working for */
852 ide_state = &s->dev[port].port.ifs[0];
853
854 if (!ide_state->bs) {
855 DPRINTF(port, "error: guest accessed unused port");
856 goto out;
857 }
858
859 debug_print_fis(cmd_fis, 0x90);
860 //debug_print_fis(cmd_fis, (opts & AHCI_CMD_HDR_CMD_FIS_LEN) * 4);
861
862 switch (cmd_fis[0]) {
863 case SATA_FIS_TYPE_REGISTER_H2D:
864 break;
865 default:
866 DPRINTF(port, "unknown command cmd_fis[0]=%02x cmd_fis[1]=%02x "
867 "cmd_fis[2]=%02x\n", cmd_fis[0], cmd_fis[1],
868 cmd_fis[2]);
869 goto out;
870 break;
871 }
872
873 switch (cmd_fis[1]) {
874 case SATA_FIS_REG_H2D_UPDATE_COMMAND_REGISTER:
875 break;
876 case 0:
877 break;
878 default:
879 DPRINTF(port, "unknown command cmd_fis[0]=%02x cmd_fis[1]=%02x "
880 "cmd_fis[2]=%02x\n", cmd_fis[0], cmd_fis[1],
881 cmd_fis[2]);
882 goto out;
883 break;
884 }
885
886 switch (s->dev[port].port_state) {
887 case STATE_RUN:
888 if (cmd_fis[15] & ATA_SRST) {
889 s->dev[port].port_state = STATE_RESET;
890 }
891 break;
892 case STATE_RESET:
893 if (!(cmd_fis[15] & ATA_SRST)) {
894 ahci_reset_port(s, port);
895 }
896 break;
897 }
898
899 if (cmd_fis[1] == SATA_FIS_REG_H2D_UPDATE_COMMAND_REGISTER) {
900
901 /* Check for NCQ command */
902 if ((cmd_fis[2] == READ_FPDMA_QUEUED) ||
903 (cmd_fis[2] == WRITE_FPDMA_QUEUED)) {
904 process_ncq_command(s, port, cmd_fis, slot);
905 goto out;
906 }
907
908 /* Decompose the FIS */
909 ide_state->nsector = (int64_t)((cmd_fis[13] << 8) | cmd_fis[12]);
910 ide_state->feature = cmd_fis[3];
911 if (!ide_state->nsector) {
912 ide_state->nsector = 256;
913 }
914
915 if (ide_state->drive_kind != IDE_CD) {
1fddfba1
AG
916 /*
917 * We set the sector depending on the sector defined in the FIS.
918 * Unfortunately, the spec isn't exactly obvious on this one.
919 *
920 * Apparently LBA48 commands set fis bytes 10,9,8,6,5,4 to the
921 * 48 bit sector number. ATA_CMD_READ_DMA_EXT is an example for
922 * such a command.
923 *
924 * Non-LBA48 commands however use 7[lower 4 bits],6,5,4 to define a
925 * 28-bit sector number. ATA_CMD_READ_DMA is an example for such
926 * a command.
927 *
928 * Since the spec doesn't explicitly state what each field should
929 * do, I simply assume non-used fields as reserved and OR everything
930 * together, independent of the command.
931 */
932 ide_set_sector(ide_state, ((uint64_t)cmd_fis[10] << 40)
933 | ((uint64_t)cmd_fis[9] << 32)
934 /* This is used for LBA48 commands */
935 | ((uint64_t)cmd_fis[8] << 24)
936 /* This is used for non-LBA48 commands */
937 | ((uint64_t)(cmd_fis[7] & 0xf) << 24)
938 | ((uint64_t)cmd_fis[6] << 16)
939 | ((uint64_t)cmd_fis[5] << 8)
940 | cmd_fis[4]);
f6ad2e32
AG
941 }
942
943 /* Copy the ACMD field (ATAPI packet, if any) from the AHCI command
944 * table to ide_state->io_buffer
945 */
946 if (opts & AHCI_CMD_ATAPI) {
947 memcpy(ide_state->io_buffer, &cmd_fis[AHCI_COMMAND_TABLE_ACMD], 0x10);
948 ide_state->lcyl = 0x14;
949 ide_state->hcyl = 0xeb;
950 debug_print_fis(ide_state->io_buffer, 0x10);
951 ide_state->feature = IDE_FEATURE_DMA;
4ac557c8 952 s->dev[port].done_atapi_packet = false;
f6ad2e32
AG
953 /* XXX send PIO setup FIS */
954 }
955
956 ide_state->error = 0;
957
958 /* Reset transferred byte counter */
959 cmd->status = 0;
960
961 /* We're ready to process the command in FIS byte 2. */
962 ide_exec_cmd(&s->dev[port].port, cmd_fis[2]);
963
8464b273
AG
964 if ((s->dev[port].port.ifs[0].status & (READY_STAT|DRQ_STAT|BUSY_STAT)) ==
965 READY_STAT) {
f6ad2e32
AG
966 ahci_write_fis_d2h(&s->dev[port], cmd_fis);
967 }
968 }
969
970out:
df32fd1c 971 dma_memory_unmap(s->as, cmd_fis, cmd_len, DMA_DIRECTION_FROM_DEVICE,
10ca2943 972 cmd_len);
f6ad2e32
AG
973
974 if (s->dev[port].port.ifs[0].status & (BUSY_STAT|DRQ_STAT)) {
975 /* async command, complete later */
976 s->dev[port].busy_slot = slot;
977 return -1;
978 }
979
980 /* done handling the command */
981 return 0;
982}
983
984/* DMA dev <-> ram */
985static int ahci_start_transfer(IDEDMA *dma)
986{
987 AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma);
988 IDEState *s = &ad->port.ifs[0];
989 uint32_t size = (uint32_t)(s->data_end - s->data_ptr);
990 /* write == ram -> device */
991 uint32_t opts = le32_to_cpu(ad->cur_cmd->opts);
992 int is_write = opts & AHCI_CMD_WRITE;
993 int is_atapi = opts & AHCI_CMD_ATAPI;
994 int has_sglist = 0;
995
996 if (is_atapi && !ad->done_atapi_packet) {
997 /* already prepopulated iobuffer */
4ac557c8 998 ad->done_atapi_packet = true;
f6ad2e32
AG
999 goto out;
1000 }
1001
61f52e06 1002 if (!ahci_populate_sglist(ad, &s->sg, 0)) {
f6ad2e32
AG
1003 has_sglist = 1;
1004 }
1005
1006 DPRINTF(ad->port_no, "%sing %d bytes on %s w/%s sglist\n",
1007 is_write ? "writ" : "read", size, is_atapi ? "atapi" : "ata",
1008 has_sglist ? "" : "o");
1009
da221327
PB
1010 if (has_sglist && size) {
1011 if (is_write) {
1012 dma_buf_write(s->data_ptr, size, &s->sg);
1013 } else {
1014 dma_buf_read(s->data_ptr, size, &s->sg);
1015 }
f6ad2e32
AG
1016 }
1017
1018 /* update number of transferred bytes */
1019 ad->cur_cmd->status = cpu_to_le32(le32_to_cpu(ad->cur_cmd->status) + size);
1020
1021out:
1022 /* declare that we processed everything */
1023 s->data_ptr = s->data_end;
1024
1025 if (has_sglist) {
1026 qemu_sglist_destroy(&s->sg);
1027 }
1028
1029 s->end_transfer_func(s);
1030
1031 if (!(s->status & DRQ_STAT)) {
1032 /* done with DMA */
1033 ahci_trigger_irq(ad->hba, ad, PORT_IRQ_STAT_DSS);
1034 }
1035
1036 return 0;
1037}
1038
1039static void ahci_start_dma(IDEDMA *dma, IDEState *s,
1040 BlockDriverCompletionFunc *dma_cb)
1041{
1147bb15 1042#ifdef DEBUG_AHCI
f6ad2e32 1043 AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma);
1147bb15 1044#endif
f6ad2e32 1045 DPRINTF(ad->port_no, "\n");
61f52e06 1046 s->io_buffer_offset = 0;
f6ad2e32
AG
1047 dma_cb(s, 0);
1048}
1049
1050static int ahci_dma_prepare_buf(IDEDMA *dma, int is_write)
1051{
1052 AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma);
1053 IDEState *s = &ad->port.ifs[0];
f6ad2e32 1054
61f52e06 1055 ahci_populate_sglist(ad, &s->sg, 0);
da221327 1056 s->io_buffer_size = s->sg.size;
f6ad2e32
AG
1057
1058 DPRINTF(ad->port_no, "len=%#x\n", s->io_buffer_size);
1059 return s->io_buffer_size != 0;
1060}
1061
1062static int ahci_dma_rw_buf(IDEDMA *dma, int is_write)
1063{
1064 AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma);
1065 IDEState *s = &ad->port.ifs[0];
1066 uint8_t *p = s->io_buffer + s->io_buffer_index;
1067 int l = s->io_buffer_size - s->io_buffer_index;
1068
61f52e06 1069 if (ahci_populate_sglist(ad, &s->sg, s->io_buffer_offset)) {
f6ad2e32
AG
1070 return 0;
1071 }
1072
1073 if (is_write) {
da221327 1074 dma_buf_read(p, l, &s->sg);
f6ad2e32 1075 } else {
da221327 1076 dma_buf_write(p, l, &s->sg);
f6ad2e32
AG
1077 }
1078
ea8d82a1
JB
1079 /* free sglist that was created in ahci_populate_sglist() */
1080 qemu_sglist_destroy(&s->sg);
1081
f6ad2e32
AG
1082 /* update number of transferred bytes */
1083 ad->cur_cmd->status = cpu_to_le32(le32_to_cpu(ad->cur_cmd->status) + l);
1084 s->io_buffer_index += l;
61f52e06 1085 s->io_buffer_offset += l;
f6ad2e32
AG
1086
1087 DPRINTF(ad->port_no, "len=%#x\n", l);
1088
1089 return 1;
1090}
1091
1092static int ahci_dma_set_unit(IDEDMA *dma, int unit)
1093{
1094 /* only a single unit per link */
1095 return 0;
1096}
1097
1098static int ahci_dma_add_status(IDEDMA *dma, int status)
1099{
1100 AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma);
f6ad2e32
AG
1101 DPRINTF(ad->port_no, "set status: %x\n", status);
1102
1103 if (status & BM_STATUS_INT) {
1104 ahci_trigger_irq(ad->hba, ad, PORT_IRQ_STAT_DSS);
1105 }
1106
1107 return 0;
1108}
1109
1110static int ahci_dma_set_inactive(IDEDMA *dma)
a62eaa26
KW
1111{
1112 return 0;
1113}
1114
1115static int ahci_async_cmd_done(IDEDMA *dma)
f6ad2e32
AG
1116{
1117 AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma);
1118
a62eaa26 1119 DPRINTF(ad->port_no, "async cmd done\n");
f6ad2e32
AG
1120
1121 /* update d2h status */
1122 ahci_write_fis_d2h(ad, NULL);
1123
4d29b50a
JK
1124 if (!ad->check_bh) {
1125 /* maybe we still have something to process, check later */
1126 ad->check_bh = qemu_bh_new(ahci_check_cmd_bh, ad);
1127 qemu_bh_schedule(ad->check_bh);
1128 }
f6ad2e32
AG
1129
1130 return 0;
1131}
1132
1133static void ahci_irq_set(void *opaque, int n, int level)
1134{
1135}
1136
1dfb4dd9 1137static void ahci_dma_restart_cb(void *opaque, int running, RunState state)
f6ad2e32
AG
1138{
1139}
1140
1141static int ahci_dma_reset(IDEDMA *dma)
1142{
1143 return 0;
1144}
1145
1146static const IDEDMAOps ahci_dma_ops = {
1147 .start_dma = ahci_start_dma,
1148 .start_transfer = ahci_start_transfer,
1149 .prepare_buf = ahci_dma_prepare_buf,
1150 .rw_buf = ahci_dma_rw_buf,
1151 .set_unit = ahci_dma_set_unit,
1152 .add_status = ahci_dma_add_status,
1153 .set_inactive = ahci_dma_set_inactive,
a62eaa26 1154 .async_cmd_done = ahci_async_cmd_done,
f6ad2e32
AG
1155 .restart_cb = ahci_dma_restart_cb,
1156 .reset = ahci_dma_reset,
1157};
1158
df32fd1c 1159void ahci_init(AHCIState *s, DeviceState *qdev, AddressSpace *as, int ports)
f6ad2e32
AG
1160{
1161 qemu_irq *irqs;
1162 int i;
1163
df32fd1c 1164 s->as = as;
2c4b9d0e 1165 s->ports = ports;
7267c094 1166 s->dev = g_malloc0(sizeof(AHCIDevice) * ports);
f6ad2e32 1167 ahci_reg_init(s);
67e576c2 1168 /* XXX BAR size should be 1k, but that breaks, so bump it to 4k for now */
1437c94b
PB
1169 memory_region_init_io(&s->mem, OBJECT(qdev), &ahci_mem_ops, s,
1170 "ahci", AHCI_MEM_BAR_SIZE);
1171 memory_region_init_io(&s->idp, OBJECT(qdev), &ahci_idp_ops, s,
1172 "ahci-idp", 32);
465f1ab1 1173
2c4b9d0e 1174 irqs = qemu_allocate_irqs(ahci_irq_set, s, s->ports);
f6ad2e32 1175
2c4b9d0e 1176 for (i = 0; i < s->ports; i++) {
f6ad2e32
AG
1177 AHCIDevice *ad = &s->dev[i];
1178
c6baf942 1179 ide_bus_new(&ad->port, sizeof(ad->port), qdev, i, 1);
f6ad2e32
AG
1180 ide_init2(&ad->port, irqs[i]);
1181
1182 ad->hba = s;
1183 ad->port_no = i;
1184 ad->port.dma = &ad->dma;
1185 ad->port.dma->ops = &ahci_dma_ops;
f6ad2e32
AG
1186 }
1187}
1188
2c4b9d0e
AG
1189void ahci_uninit(AHCIState *s)
1190{
67e576c2 1191 memory_region_destroy(&s->mem);
465f1ab1 1192 memory_region_destroy(&s->idp);
7267c094 1193 g_free(s->dev);
2c4b9d0e
AG
1194}
1195
8ab60a07 1196void ahci_reset(AHCIState *s)
f6ad2e32 1197{
a26a13da 1198 AHCIPortRegs *pr;
f6ad2e32
AG
1199 int i;
1200
8ab60a07 1201 s->control_regs.irqstatus = 0;
13164591
MT
1202 /* AHCI Enable (AE)
1203 * The implementation of this bit is dependent upon the value of the
1204 * CAP.SAM bit. If CAP.SAM is '0', then GHC.AE shall be read-write and
1205 * shall have a reset value of '0'. If CAP.SAM is '1', then AE shall be
1206 * read-only and shall have a reset value of '1'.
1207 *
1208 * We set HOST_CAP_AHCI so we must enable AHCI at reset.
1209 */
1210 s->control_regs.ghc = HOST_CTL_AHCI_EN;
760c3e44 1211
8ab60a07
JK
1212 for (i = 0; i < s->ports; i++) {
1213 pr = &s->dev[i].port_regs;
a26a13da
AM
1214 pr->irq_stat = 0;
1215 pr->irq_mask = 0;
1216 pr->scr_ctl = 0;
2a4f4f34 1217 pr->cmd = PORT_CMD_SPIN_UP | PORT_CMD_POWER_ON;
8ab60a07 1218 ahci_reset_port(s, i);
f6ad2e32
AG
1219 }
1220}
d9fa31a3 1221
a2623021
JB
1222static const VMStateDescription vmstate_ahci_device = {
1223 .name = "ahci port",
1224 .version_id = 1,
1225 .fields = (VMStateField []) {
1226 VMSTATE_IDE_BUS(port, AHCIDevice),
1227 VMSTATE_UINT32(port_state, AHCIDevice),
1228 VMSTATE_UINT32(finished, AHCIDevice),
1229 VMSTATE_UINT32(port_regs.lst_addr, AHCIDevice),
1230 VMSTATE_UINT32(port_regs.lst_addr_hi, AHCIDevice),
1231 VMSTATE_UINT32(port_regs.fis_addr, AHCIDevice),
1232 VMSTATE_UINT32(port_regs.fis_addr_hi, AHCIDevice),
1233 VMSTATE_UINT32(port_regs.irq_stat, AHCIDevice),
1234 VMSTATE_UINT32(port_regs.irq_mask, AHCIDevice),
1235 VMSTATE_UINT32(port_regs.cmd, AHCIDevice),
1236 VMSTATE_UINT32(port_regs.tfdata, AHCIDevice),
1237 VMSTATE_UINT32(port_regs.sig, AHCIDevice),
1238 VMSTATE_UINT32(port_regs.scr_stat, AHCIDevice),
1239 VMSTATE_UINT32(port_regs.scr_ctl, AHCIDevice),
1240 VMSTATE_UINT32(port_regs.scr_err, AHCIDevice),
1241 VMSTATE_UINT32(port_regs.scr_act, AHCIDevice),
1242 VMSTATE_UINT32(port_regs.cmd_issue, AHCIDevice),
1243 VMSTATE_BOOL(done_atapi_packet, AHCIDevice),
1244 VMSTATE_INT32(busy_slot, AHCIDevice),
1245 VMSTATE_BOOL(init_d2h_sent, AHCIDevice),
1246 VMSTATE_END_OF_LIST()
1247 },
1248};
1249
1250static int ahci_state_post_load(void *opaque, int version_id)
1251{
1252 int i;
1253 struct AHCIDevice *ad;
1254 AHCIState *s = opaque;
1255
1256 for (i = 0; i < s->ports; i++) {
1257 ad = &s->dev[i];
1258 AHCIPortRegs *pr = &ad->port_regs;
1259
1260 map_page(&ad->lst,
1261 ((uint64_t)pr->lst_addr_hi << 32) | pr->lst_addr, 1024);
1262 map_page(&ad->res_fis,
1263 ((uint64_t)pr->fis_addr_hi << 32) | pr->fis_addr, 256);
1264 /*
1265 * All pending i/o should be flushed out on a migrate. However,
1266 * we might not have cleared the busy_slot since this is done
1267 * in a bh. Also, issue i/o against any slots that are pending.
1268 */
1269 if ((ad->busy_slot != -1) &&
1270 !(ad->port.ifs[0].status & (BUSY_STAT|DRQ_STAT))) {
1271 pr->cmd_issue &= ~(1 << ad->busy_slot);
1272 ad->busy_slot = -1;
1273 }
1274 check_cmd(s, i);
1275 }
1276
1277 return 0;
1278}
1279
1280const VMStateDescription vmstate_ahci = {
1281 .name = "ahci",
1282 .version_id = 1,
1283 .post_load = ahci_state_post_load,
1284 .fields = (VMStateField []) {
1285 VMSTATE_STRUCT_VARRAY_POINTER_INT32(dev, AHCIState, ports,
1286 vmstate_ahci_device, AHCIDevice),
1287 VMSTATE_UINT32(control_regs.cap, AHCIState),
1288 VMSTATE_UINT32(control_regs.ghc, AHCIState),
1289 VMSTATE_UINT32(control_regs.irqstatus, AHCIState),
1290 VMSTATE_UINT32(control_regs.impl, AHCIState),
1291 VMSTATE_UINT32(control_regs.version, AHCIState),
1292 VMSTATE_UINT32(idp_index, AHCIState),
1293 VMSTATE_INT32(ports, AHCIState),
1294 VMSTATE_END_OF_LIST()
1295 },
1296};
1297
b3b162c3
HT
1298#define TYPE_SYSBUS_AHCI "sysbus-ahci"
1299#define SYSBUS_AHCI(obj) OBJECT_CHECK(SysbusAHCIState, (obj), TYPE_SYSBUS_AHCI)
1300
d9fa31a3 1301typedef struct SysbusAHCIState {
b3b162c3
HT
1302 /*< private >*/
1303 SysBusDevice parent_obj;
1304 /*< public >*/
1305
d9fa31a3
RH
1306 AHCIState ahci;
1307 uint32_t num_ports;
1308} SysbusAHCIState;
1309
1310static const VMStateDescription vmstate_sysbus_ahci = {
1311 .name = "sysbus-ahci",
a2623021
JB
1312 .unmigratable = 1, /* Still buggy under I/O load */
1313 .fields = (VMStateField []) {
1314 VMSTATE_AHCI(ahci, AHCIPCIState),
1315 VMSTATE_END_OF_LIST()
1316 },
d9fa31a3
RH
1317};
1318
8ab60a07
JK
1319static void sysbus_ahci_reset(DeviceState *dev)
1320{
b3b162c3 1321 SysbusAHCIState *s = SYSBUS_AHCI(dev);
8ab60a07
JK
1322
1323 ahci_reset(&s->ahci);
1324}
1325
7acb423f 1326static void sysbus_ahci_realize(DeviceState *dev, Error **errp)
d9fa31a3 1327{
7acb423f 1328 SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
b3b162c3 1329 SysbusAHCIState *s = SYSBUS_AHCI(dev);
d9fa31a3 1330
7acb423f
HT
1331 ahci_init(&s->ahci, dev, NULL, s->num_ports);
1332
1333 sysbus_init_mmio(sbd, &s->ahci.mem);
1334 sysbus_init_irq(sbd, &s->ahci.irq);
d9fa31a3
RH
1335}
1336
39bffca2
AL
1337static Property sysbus_ahci_properties[] = {
1338 DEFINE_PROP_UINT32("num-ports", SysbusAHCIState, num_ports, 1),
1339 DEFINE_PROP_END_OF_LIST(),
1340};
1341
999e12bb
AL
1342static void sysbus_ahci_class_init(ObjectClass *klass, void *data)
1343{
39bffca2 1344 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 1345
7acb423f 1346 dc->realize = sysbus_ahci_realize;
39bffca2
AL
1347 dc->vmsd = &vmstate_sysbus_ahci;
1348 dc->props = sysbus_ahci_properties;
8ab60a07 1349 dc->reset = sysbus_ahci_reset;
125ee0ed 1350 set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
999e12bb
AL
1351}
1352
8c43a6f0 1353static const TypeInfo sysbus_ahci_info = {
b3b162c3 1354 .name = TYPE_SYSBUS_AHCI,
39bffca2
AL
1355 .parent = TYPE_SYS_BUS_DEVICE,
1356 .instance_size = sizeof(SysbusAHCIState),
1357 .class_init = sysbus_ahci_class_init,
d9fa31a3
RH
1358};
1359
83f7d43a 1360static void sysbus_ahci_register_types(void)
d9fa31a3 1361{
39bffca2 1362 type_register_static(&sysbus_ahci_info);
d9fa31a3
RH
1363}
1364
83f7d43a 1365type_init(sysbus_ahci_register_types)