]> git.proxmox.com Git - qemu.git/blame - hw/ide/core.c
block: add eject request callback
[qemu.git] / hw / ide / core.c
CommitLineData
5391d806 1/*
38cdea7c 2 * QEMU IDE disk and CD/DVD-ROM Emulator
5fafdf24 3 *
5391d806 4 * Copyright (c) 2003 Fabrice Bellard
201a51fc 5 * Copyright (c) 2006 Openedhand Ltd.
5fafdf24 6 *
5391d806
FB
7 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
24 */
59f2a787
GH
25#include <hw/hw.h>
26#include <hw/pc.h>
27#include <hw/pci.h>
4a91d3b3 28#include <hw/isa.h>
c4d74df7 29#include "qemu-error.h"
87ecb68b
PB
30#include "qemu-timer.h"
31#include "sysemu.h"
1fb8648d 32#include "dma.h"
2446333c 33#include "blockdev.h"
d1a0739d 34#include "block_int.h"
59f2a787
GH
35
36#include <hw/ide/internal.h>
e8b54394 37
b93af93d
BW
38/* These values were based on a Seagate ST3500418AS but have been modified
39 to make more sense in QEMU */
40static const int smart_attributes[][12] = {
41 /* id, flags, hflags, val, wrst, raw (6 bytes), threshold */
42 /* raw read error rate*/
43 { 0x01, 0x03, 0x00, 0x64, 0x64, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x06},
44 /* spin up */
45 { 0x03, 0x03, 0x00, 0x64, 0x64, 0x10, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
46 /* start stop count */
47 { 0x04, 0x02, 0x00, 0x64, 0x64, 0x64, 0x00, 0x00, 0x00, 0x00, 0x00, 0x14},
48 /* remapped sectors */
49 { 0x05, 0x03, 0x00, 0x64, 0x64, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x24},
50 /* power on hours */
51 { 0x09, 0x03, 0x00, 0x64, 0x64, 0x01, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
52 /* power cycle count */
53 { 0x0c, 0x03, 0x00, 0x64, 0x64, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
54 /* airflow-temperature-celsius */
55 { 190, 0x03, 0x00, 0x45, 0x45, 0x1f, 0x00, 0x1f, 0x1f, 0x00, 0x00, 0x32},
56 /* end of list */
57 { 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00}
e8b54394
BW
58};
59
ce4b6522 60static int ide_handle_rw_error(IDEState *s, int error, int op);
40c4ed3f 61static void ide_dummy_transfer_stop(IDEState *s);
98087450 62
5391d806
FB
63static void padstr(char *str, const char *src, int len)
64{
65 int i, v;
66 for(i = 0; i < len; i++) {
67 if (*src)
68 v = *src++;
69 else
70 v = ' ';
69b34976 71 str[i^1] = v;
5391d806
FB
72 }
73}
74
67b915a5
FB
75static void put_le16(uint16_t *p, unsigned int v)
76{
0c4ad8dc 77 *p = cpu_to_le16(v);
67b915a5
FB
78}
79
5391d806
FB
80static void ide_identify(IDEState *s)
81{
82 uint16_t *p;
83 unsigned int oldsize;
d353fb72 84 IDEDevice *dev = s->unit ? s->bus->slave : s->bus->master;
5391d806 85
94458802
FB
86 if (s->identify_set) {
87 memcpy(s->io_buffer, s->identify_data, sizeof(s->identify_data));
88 return;
89 }
90
5391d806
FB
91 memset(s->io_buffer, 0, 512);
92 p = (uint16_t *)s->io_buffer;
67b915a5 93 put_le16(p + 0, 0x0040);
5fafdf24 94 put_le16(p + 1, s->cylinders);
67b915a5
FB
95 put_le16(p + 3, s->heads);
96 put_le16(p + 4, 512 * s->sectors); /* XXX: retired, remove ? */
97 put_le16(p + 5, 512); /* XXX: retired, remove ? */
5fafdf24 98 put_le16(p + 6, s->sectors);
fa879c64 99 padstr((char *)(p + 10), s->drive_serial_str, 20); /* serial number */
67b915a5
FB
100 put_le16(p + 20, 3); /* XXX: retired, remove ? */
101 put_le16(p + 21, 512); /* cache size in sectors */
102 put_le16(p + 22, 4); /* ecc bytes */
47c06340 103 padstr((char *)(p + 23), s->version, 8); /* firmware version */
60fe76f3 104 padstr((char *)(p + 27), "QEMU HARDDISK", 40); /* model */
3b46e624 105#if MAX_MULT_SECTORS > 1
67b915a5 106 put_le16(p + 47, 0x8000 | MAX_MULT_SECTORS);
5391d806 107#endif
67b915a5 108 put_le16(p + 48, 1); /* dword I/O */
94458802 109 put_le16(p + 49, (1 << 11) | (1 << 9) | (1 << 8)); /* DMA and LBA supported */
67b915a5
FB
110 put_le16(p + 51, 0x200); /* PIO transfer cycle */
111 put_le16(p + 52, 0x200); /* DMA transfer cycle */
94458802 112 put_le16(p + 53, 1 | (1 << 1) | (1 << 2)); /* words 54-58,64-70,88 are valid */
67b915a5
FB
113 put_le16(p + 54, s->cylinders);
114 put_le16(p + 55, s->heads);
115 put_le16(p + 56, s->sectors);
5391d806 116 oldsize = s->cylinders * s->heads * s->sectors;
67b915a5
FB
117 put_le16(p + 57, oldsize);
118 put_le16(p + 58, oldsize >> 16);
5391d806 119 if (s->mult_sectors)
67b915a5
FB
120 put_le16(p + 59, 0x100 | s->mult_sectors);
121 put_le16(p + 60, s->nb_sectors);
122 put_le16(p + 61, s->nb_sectors >> 16);
d1b5c20d 123 put_le16(p + 62, 0x07); /* single word dma0-2 supported */
94458802 124 put_le16(p + 63, 0x07); /* mdma0-2 supported */
79d1d331 125 put_le16(p + 64, 0x03); /* pio3-4 supported */
94458802
FB
126 put_le16(p + 65, 120);
127 put_le16(p + 66, 120);
128 put_le16(p + 67, 120);
129 put_le16(p + 68, 120);
d353fb72
CH
130 if (dev && dev->conf.discard_granularity) {
131 put_le16(p + 69, (1 << 14)); /* determinate TRIM behavior */
132 }
ccf0fd8b
RE
133
134 if (s->ncq_queues) {
135 put_le16(p + 75, s->ncq_queues - 1);
136 /* NCQ supported */
137 put_le16(p + 76, (1 << 8));
138 }
139
94458802
FB
140 put_le16(p + 80, 0xf0); /* ata3 -> ata6 supported */
141 put_le16(p + 81, 0x16); /* conforms to ata5 */
a58b8d54
CH
142 /* 14=NOP supported, 5=WCACHE supported, 0=SMART supported */
143 put_le16(p + 82, (1 << 14) | (1 << 5) | 1);
c2ff060f
FB
144 /* 13=flush_cache_ext,12=flush_cache,10=lba48 */
145 put_le16(p + 83, (1 << 14) | (1 << 13) | (1 <<12) | (1 << 10));
e8b54394
BW
146 /* 14=set to 1, 1=SMART self test, 0=SMART error logging */
147 put_le16(p + 84, (1 << 14) | 0);
e900a7b7
CH
148 /* 14 = NOP supported, 5=WCACHE enabled, 0=SMART feature set enabled */
149 if (bdrv_enable_write_cache(s->bs))
150 put_le16(p + 85, (1 << 14) | (1 << 5) | 1);
151 else
152 put_le16(p + 85, (1 << 14) | 1);
c2ff060f
FB
153 /* 13=flush_cache_ext,12=flush_cache,10=lba48 */
154 put_le16(p + 86, (1 << 14) | (1 << 13) | (1 <<12) | (1 << 10));
e8b54394
BW
155 /* 14=set to 1, 1=smart self test, 0=smart error logging */
156 put_le16(p + 87, (1 << 14) | 0);
94458802
FB
157 put_le16(p + 88, 0x3f | (1 << 13)); /* udma5 set and supported */
158 put_le16(p + 93, 1 | (1 << 14) | 0x2000);
c2ff060f
FB
159 put_le16(p + 100, s->nb_sectors);
160 put_le16(p + 101, s->nb_sectors >> 16);
161 put_le16(p + 102, s->nb_sectors >> 32);
162 put_le16(p + 103, s->nb_sectors >> 48);
d353fb72 163
57dac7ef
MA
164 if (dev && dev->conf.physical_block_size)
165 put_le16(p + 106, 0x6000 | get_physical_block_exp(&dev->conf));
d353fb72
CH
166 if (dev && dev->conf.discard_granularity) {
167 put_le16(p + 169, 1); /* TRIM support */
168 }
94458802
FB
169
170 memcpy(s->identify_data, p, sizeof(s->identify_data));
171 s->identify_set = 1;
5391d806
FB
172}
173
174static void ide_atapi_identify(IDEState *s)
175{
176 uint16_t *p;
177
94458802
FB
178 if (s->identify_set) {
179 memcpy(s->io_buffer, s->identify_data, sizeof(s->identify_data));
180 return;
181 }
182
5391d806
FB
183 memset(s->io_buffer, 0, 512);
184 p = (uint16_t *)s->io_buffer;
185 /* Removable CDROM, 50us response, 12 byte packets */
67b915a5 186 put_le16(p + 0, (2 << 14) | (5 << 8) | (1 << 7) | (2 << 5) | (0 << 0));
fa879c64 187 padstr((char *)(p + 10), s->drive_serial_str, 20); /* serial number */
67b915a5
FB
188 put_le16(p + 20, 3); /* buffer type */
189 put_le16(p + 21, 512); /* cache size in sectors */
190 put_le16(p + 22, 4); /* ecc bytes */
47c06340 191 padstr((char *)(p + 23), s->version, 8); /* firmware version */
38cdea7c 192 padstr((char *)(p + 27), "QEMU DVD-ROM", 40); /* model */
67b915a5 193 put_le16(p + 48, 1); /* dword I/O (XXX: should not be set on CDROM) */
8ccad811
FB
194#ifdef USE_DMA_CDROM
195 put_le16(p + 49, 1 << 9 | 1 << 8); /* DMA and LBA supported */
196 put_le16(p + 53, 7); /* words 64-70, 54-58, 88 valid */
d1b5c20d 197 put_le16(p + 62, 7); /* single word dma0-2 supported */
8ccad811 198 put_le16(p + 63, 7); /* mdma0-2 supported */
8ccad811 199#else
67b915a5
FB
200 put_le16(p + 49, 1 << 9); /* LBA supported, no DMA */
201 put_le16(p + 53, 3); /* words 64-70, 54-58 valid */
202 put_le16(p + 63, 0x103); /* DMA modes XXX: may be incorrect */
8ccad811 203#endif
79d1d331 204 put_le16(p + 64, 3); /* pio3-4 supported */
67b915a5
FB
205 put_le16(p + 65, 0xb4); /* minimum DMA multiword tx cycle time */
206 put_le16(p + 66, 0xb4); /* recommended DMA multiword tx cycle time */
207 put_le16(p + 67, 0x12c); /* minimum PIO cycle time without flow control */
208 put_le16(p + 68, 0xb4); /* minimum PIO cycle time with IORDY flow control */
94458802 209
67b915a5
FB
210 put_le16(p + 71, 30); /* in ns */
211 put_le16(p + 72, 30); /* in ns */
5391d806 212
1bdaa28d
AG
213 if (s->ncq_queues) {
214 put_le16(p + 75, s->ncq_queues - 1);
215 /* NCQ supported */
216 put_le16(p + 76, (1 << 8));
217 }
218
67b915a5 219 put_le16(p + 80, 0x1e); /* support up to ATA/ATAPI-4 */
8ccad811
FB
220#ifdef USE_DMA_CDROM
221 put_le16(p + 88, 0x3f | (1 << 13)); /* udma5 set and supported */
222#endif
94458802
FB
223 memcpy(s->identify_data, p, sizeof(s->identify_data));
224 s->identify_set = 1;
5391d806
FB
225}
226
201a51fc
AZ
227static void ide_cfata_identify(IDEState *s)
228{
229 uint16_t *p;
230 uint32_t cur_sec;
201a51fc
AZ
231
232 p = (uint16_t *) s->identify_data;
233 if (s->identify_set)
234 goto fill_buffer;
235
236 memset(p, 0, sizeof(s->identify_data));
237
238 cur_sec = s->cylinders * s->heads * s->sectors;
239
240 put_le16(p + 0, 0x848a); /* CF Storage Card signature */
241 put_le16(p + 1, s->cylinders); /* Default cylinders */
242 put_le16(p + 3, s->heads); /* Default heads */
243 put_le16(p + 6, s->sectors); /* Default sectors per track */
244 put_le16(p + 7, s->nb_sectors >> 16); /* Sectors per card */
245 put_le16(p + 8, s->nb_sectors); /* Sectors per card */
fa879c64 246 padstr((char *)(p + 10), s->drive_serial_str, 20); /* serial number */
201a51fc 247 put_le16(p + 22, 0x0004); /* ECC bytes */
47c06340 248 padstr((char *) (p + 23), s->version, 8); /* Firmware Revision */
60fe76f3 249 padstr((char *) (p + 27), "QEMU MICRODRIVE", 40);/* Model number */
201a51fc
AZ
250#if MAX_MULT_SECTORS > 1
251 put_le16(p + 47, 0x8000 | MAX_MULT_SECTORS);
252#else
253 put_le16(p + 47, 0x0000);
254#endif
255 put_le16(p + 49, 0x0f00); /* Capabilities */
256 put_le16(p + 51, 0x0002); /* PIO cycle timing mode */
257 put_le16(p + 52, 0x0001); /* DMA cycle timing mode */
258 put_le16(p + 53, 0x0003); /* Translation params valid */
259 put_le16(p + 54, s->cylinders); /* Current cylinders */
260 put_le16(p + 55, s->heads); /* Current heads */
261 put_le16(p + 56, s->sectors); /* Current sectors */
262 put_le16(p + 57, cur_sec); /* Current capacity */
263 put_le16(p + 58, cur_sec >> 16); /* Current capacity */
264 if (s->mult_sectors) /* Multiple sector setting */
265 put_le16(p + 59, 0x100 | s->mult_sectors);
266 put_le16(p + 60, s->nb_sectors); /* Total LBA sectors */
267 put_le16(p + 61, s->nb_sectors >> 16); /* Total LBA sectors */
268 put_le16(p + 63, 0x0203); /* Multiword DMA capability */
269 put_le16(p + 64, 0x0001); /* Flow Control PIO support */
270 put_le16(p + 65, 0x0096); /* Min. Multiword DMA cycle */
271 put_le16(p + 66, 0x0096); /* Rec. Multiword DMA cycle */
272 put_le16(p + 68, 0x00b4); /* Min. PIO cycle time */
273 put_le16(p + 82, 0x400c); /* Command Set supported */
274 put_le16(p + 83, 0x7068); /* Command Set supported */
275 put_le16(p + 84, 0x4000); /* Features supported */
276 put_le16(p + 85, 0x000c); /* Command Set enabled */
277 put_le16(p + 86, 0x7044); /* Command Set enabled */
278 put_le16(p + 87, 0x4000); /* Features enabled */
279 put_le16(p + 91, 0x4060); /* Current APM level */
280 put_le16(p + 129, 0x0002); /* Current features option */
281 put_le16(p + 130, 0x0005); /* Reassigned sectors */
282 put_le16(p + 131, 0x0001); /* Initial power mode */
283 put_le16(p + 132, 0x0000); /* User signature */
284 put_le16(p + 160, 0x8100); /* Power requirement */
285 put_le16(p + 161, 0x8001); /* CF command set */
286
287 s->identify_set = 1;
288
289fill_buffer:
290 memcpy(s->io_buffer, p, sizeof(s->identify_data));
291}
292
5391d806
FB
293static void ide_set_signature(IDEState *s)
294{
295 s->select &= 0xf0; /* clear head */
296 /* put signature */
297 s->nsector = 1;
298 s->sector = 1;
cd8722bb 299 if (s->drive_kind == IDE_CD) {
5391d806
FB
300 s->lcyl = 0x14;
301 s->hcyl = 0xeb;
302 } else if (s->bs) {
303 s->lcyl = 0;
304 s->hcyl = 0;
305 } else {
306 s->lcyl = 0xff;
307 s->hcyl = 0xff;
308 }
309}
310
d353fb72
CH
311typedef struct TrimAIOCB {
312 BlockDriverAIOCB common;
313 QEMUBH *bh;
314 int ret;
315} TrimAIOCB;
316
317static void trim_aio_cancel(BlockDriverAIOCB *acb)
318{
319 TrimAIOCB *iocb = container_of(acb, TrimAIOCB, common);
320
321 qemu_bh_delete(iocb->bh);
322 iocb->bh = NULL;
323 qemu_aio_release(iocb);
324}
325
326static AIOPool trim_aio_pool = {
327 .aiocb_size = sizeof(TrimAIOCB),
328 .cancel = trim_aio_cancel,
329};
330
331static void ide_trim_bh_cb(void *opaque)
332{
333 TrimAIOCB *iocb = opaque;
334
335 iocb->common.cb(iocb->common.opaque, iocb->ret);
336
337 qemu_bh_delete(iocb->bh);
338 iocb->bh = NULL;
339
340 qemu_aio_release(iocb);
341}
342
343BlockDriverAIOCB *ide_issue_trim(BlockDriverState *bs,
344 int64_t sector_num, QEMUIOVector *qiov, int nb_sectors,
345 BlockDriverCompletionFunc *cb, void *opaque)
346{
347 TrimAIOCB *iocb;
348 int i, j, ret;
349
350 iocb = qemu_aio_get(&trim_aio_pool, bs, cb, opaque);
351 iocb->bh = qemu_bh_new(ide_trim_bh_cb, iocb);
352 iocb->ret = 0;
353
354 for (j = 0; j < qiov->niov; j++) {
355 uint64_t *buffer = qiov->iov[j].iov_base;
356
357 for (i = 0; i < qiov->iov[j].iov_len / 8; i++) {
358 /* 6-byte LBA + 2-byte range per entry */
359 uint64_t entry = le64_to_cpu(buffer[i]);
360 uint64_t sector = entry & 0x0000ffffffffffffULL;
361 uint16_t count = entry >> 48;
362
363 if (count == 0) {
364 break;
365 }
366
367 ret = bdrv_discard(bs, sector, count);
368 if (!iocb->ret) {
369 iocb->ret = ret;
370 }
371 }
372 }
373
374 qemu_bh_schedule(iocb->bh);
375
376 return &iocb->common;
377}
378
5391d806
FB
379static inline void ide_abort_command(IDEState *s)
380{
381 s->status = READY_STAT | ERR_STAT;
382 s->error = ABRT_ERR;
383}
384
5391d806 385/* prepare data transfer and tell what to do after */
33231e0e
KW
386void ide_transfer_start(IDEState *s, uint8_t *buf, int size,
387 EndTransferFunc *end_transfer_func)
5391d806
FB
388{
389 s->end_transfer_func = end_transfer_func;
390 s->data_ptr = buf;
391 s->data_end = buf + size;
40a6238a 392 if (!(s->status & ERR_STAT)) {
7603d156 393 s->status |= DRQ_STAT;
40a6238a
AG
394 }
395 s->bus->dma->ops->start_transfer(s->bus->dma);
5391d806
FB
396}
397
33231e0e 398void ide_transfer_stop(IDEState *s)
5391d806
FB
399{
400 s->end_transfer_func = ide_transfer_stop;
401 s->data_ptr = s->io_buffer;
402 s->data_end = s->io_buffer;
403 s->status &= ~DRQ_STAT;
404}
405
356721ae 406int64_t ide_get_sector(IDEState *s)
5391d806
FB
407{
408 int64_t sector_num;
409 if (s->select & 0x40) {
410 /* lba */
c2ff060f
FB
411 if (!s->lba48) {
412 sector_num = ((s->select & 0x0f) << 24) | (s->hcyl << 16) |
413 (s->lcyl << 8) | s->sector;
414 } else {
415 sector_num = ((int64_t)s->hob_hcyl << 40) |
416 ((int64_t) s->hob_lcyl << 32) |
417 ((int64_t) s->hob_sector << 24) |
418 ((int64_t) s->hcyl << 16) |
419 ((int64_t) s->lcyl << 8) | s->sector;
420 }
5391d806
FB
421 } else {
422 sector_num = ((s->hcyl << 8) | s->lcyl) * s->heads * s->sectors +
c2ff060f 423 (s->select & 0x0f) * s->sectors + (s->sector - 1);
5391d806
FB
424 }
425 return sector_num;
426}
427
356721ae 428void ide_set_sector(IDEState *s, int64_t sector_num)
5391d806
FB
429{
430 unsigned int cyl, r;
431 if (s->select & 0x40) {
c2ff060f
FB
432 if (!s->lba48) {
433 s->select = (s->select & 0xf0) | (sector_num >> 24);
434 s->hcyl = (sector_num >> 16);
435 s->lcyl = (sector_num >> 8);
436 s->sector = (sector_num);
437 } else {
438 s->sector = sector_num;
439 s->lcyl = sector_num >> 8;
440 s->hcyl = sector_num >> 16;
441 s->hob_sector = sector_num >> 24;
442 s->hob_lcyl = sector_num >> 32;
443 s->hob_hcyl = sector_num >> 40;
444 }
5391d806
FB
445 } else {
446 cyl = sector_num / (s->heads * s->sectors);
447 r = sector_num % (s->heads * s->sectors);
448 s->hcyl = cyl >> 8;
449 s->lcyl = cyl;
1b8eb456 450 s->select = (s->select & 0xf0) | ((r / s->sectors) & 0x0f);
5391d806
FB
451 s->sector = (r % s->sectors) + 1;
452 }
453}
454
e162cfb0
AZ
455static void ide_rw_error(IDEState *s) {
456 ide_abort_command(s);
9cdd03a7 457 ide_set_irq(s->bus);
e162cfb0
AZ
458}
459
40a6238a 460void ide_sector_read(IDEState *s)
5391d806
FB
461{
462 int64_t sector_num;
463 int ret, n;
464
465 s->status = READY_STAT | SEEK_STAT;
a136e5a8 466 s->error = 0; /* not needed by IDE spec, but needed by Windows */
5391d806
FB
467 sector_num = ide_get_sector(s);
468 n = s->nsector;
469 if (n == 0) {
470 /* no more sector to read from disk */
471 ide_transfer_stop(s);
472 } else {
473#if defined(DEBUG_IDE)
18c5f8ea 474 printf("read sector=%" PRId64 "\n", sector_num);
5391d806
FB
475#endif
476 if (n > s->req_nb_sectors)
477 n = s->req_nb_sectors;
a597e79c
CH
478
479 bdrv_acct_start(s->bs, &s->acct, n * BDRV_SECTOR_SIZE, BDRV_ACCT_READ);
5391d806 480 ret = bdrv_read(s->bs, sector_num, s->io_buffer, n);
a597e79c 481 bdrv_acct_done(s->bs, &s->acct);
e162cfb0 482 if (ret != 0) {
ce4b6522
KW
483 if (ide_handle_rw_error(s, -ret,
484 BM_STATUS_PIO_RETRY | BM_STATUS_RETRY_READ))
485 {
486 return;
487 }
e162cfb0 488 }
5391d806 489 ide_transfer_start(s, s->io_buffer, 512 * n, ide_sector_read);
9cdd03a7 490 ide_set_irq(s->bus);
5391d806
FB
491 ide_set_sector(s, sector_num + n);
492 s->nsector -= n;
493 }
494}
495
7aea4412
AL
496static void dma_buf_commit(IDEState *s, int is_write)
497{
1fb8648d 498 qemu_sglist_destroy(&s->sg);
7aea4412
AL
499}
500
33231e0e 501void ide_set_inactive(IDEState *s)
8337606d 502{
40a6238a
AG
503 s->bus->dma->aiocb = NULL;
504 s->bus->dma->ops->set_inactive(s->bus->dma);
8337606d
KW
505}
506
356721ae 507void ide_dma_error(IDEState *s)
e162cfb0
AZ
508{
509 ide_transfer_stop(s);
510 s->error = ABRT_ERR;
511 s->status = READY_STAT | ERR_STAT;
40a6238a 512 ide_set_inactive(s);
9cdd03a7 513 ide_set_irq(s->bus);
e162cfb0
AZ
514}
515
ce4b6522 516static int ide_handle_rw_error(IDEState *s, int error, int op)
428c5705 517{
ce4b6522 518 int is_read = (op & BM_STATUS_RETRY_READ);
abd7f68d 519 BlockErrorAction action = bdrv_get_on_error(s->bs, is_read);
428c5705 520
7ad7e3c3
LC
521 if (action == BLOCK_ERR_IGNORE) {
522 bdrv_mon_event(s->bs, BDRV_ACTION_IGNORE, is_read);
428c5705 523 return 0;
7ad7e3c3 524 }
428c5705
AL
525
526 if ((error == ENOSPC && action == BLOCK_ERR_STOP_ENOSPC)
527 || action == BLOCK_ERR_STOP_ANY) {
40a6238a 528 s->bus->dma->ops->set_unit(s->bus->dma, s->unit);
def93791 529 s->bus->error_status = op;
7ad7e3c3 530 bdrv_mon_event(s->bs, BDRV_ACTION_STOP, is_read);
0461d5a6 531 vm_stop(RUN_STATE_IO_ERROR);
50fb1900 532 bdrv_iostatus_set_err(s->bs, error);
428c5705 533 } else {
ce4b6522 534 if (op & BM_STATUS_DMA_RETRY) {
7aea4412 535 dma_buf_commit(s, 0);
428c5705 536 ide_dma_error(s);
7aea4412 537 } else {
428c5705 538 ide_rw_error(s);
7aea4412 539 }
7ad7e3c3 540 bdrv_mon_event(s->bs, BDRV_ACTION_REPORT, is_read);
428c5705
AL
541 }
542
543 return 1;
544}
545
cd369c46 546void ide_dma_cb(void *opaque, int ret)
98087450 547{
40a6238a 548 IDEState *s = opaque;
8ccad811
FB
549 int n;
550 int64_t sector_num;
551
c641483f 552handle_rw_error:
e162cfb0 553 if (ret < 0) {
cd369c46
CH
554 int op = BM_STATUS_DMA_RETRY;
555
4e1e0051 556 if (s->dma_cmd == IDE_DMA_READ)
cd369c46 557 op |= BM_STATUS_RETRY_READ;
d353fb72
CH
558 else if (s->dma_cmd == IDE_DMA_TRIM)
559 op |= BM_STATUS_RETRY_TRIM;
560
cd369c46 561 if (ide_handle_rw_error(s, -ret, op)) {
ce4b6522
KW
562 return;
563 }
e162cfb0
AZ
564 }
565
8ccad811
FB
566 n = s->io_buffer_size >> 9;
567 sector_num = ide_get_sector(s);
568 if (n > 0) {
4e1e0051 569 dma_buf_commit(s, ide_cmd_is_read(s));
8ccad811
FB
570 sector_num += n;
571 ide_set_sector(s, sector_num);
572 s->nsector -= n;
8ccad811
FB
573 }
574
575 /* end of transfer ? */
576 if (s->nsector == 0) {
98087450 577 s->status = READY_STAT | SEEK_STAT;
9cdd03a7 578 ide_set_irq(s->bus);
cd369c46 579 goto eot;
98087450 580 }
8ccad811
FB
581
582 /* launch next transfer */
583 n = s->nsector;
596bb44d 584 s->io_buffer_index = 0;
8ccad811 585 s->io_buffer_size = n * 512;
4e1e0051 586 if (s->bus->dma->ops->prepare_buf(s->bus->dma, ide_cmd_is_read(s)) == 0) {
69c38b8f
KW
587 /* The PRDs were too short. Reset the Active bit, but don't raise an
588 * interrupt. */
7aea4412 589 goto eot;
69c38b8f 590 }
cd369c46 591
8ccad811 592#ifdef DEBUG_AIO
4e1e0051
CH
593 printf("ide_dma_cb: sector_num=%" PRId64 " n=%d, cmd_cmd=%d\n",
594 sector_num, n, s->dma_cmd);
8ccad811 595#endif
cd369c46 596
4e1e0051
CH
597 switch (s->dma_cmd) {
598 case IDE_DMA_READ:
cd369c46
CH
599 s->bus->dma->aiocb = dma_bdrv_read(s->bs, &s->sg, sector_num,
600 ide_dma_cb, s);
4e1e0051
CH
601 break;
602 case IDE_DMA_WRITE:
cd369c46
CH
603 s->bus->dma->aiocb = dma_bdrv_write(s->bs, &s->sg, sector_num,
604 ide_dma_cb, s);
4e1e0051 605 break;
d353fb72
CH
606 case IDE_DMA_TRIM:
607 s->bus->dma->aiocb = dma_bdrv_io(s->bs, &s->sg, sector_num,
bbca72c6 608 ide_issue_trim, ide_dma_cb, s, true);
d353fb72 609 break;
cd369c46 610 }
c641483f
CH
611
612 if (!s->bus->dma->aiocb) {
613 ret = -1;
614 goto handle_rw_error;
615 }
cd369c46
CH
616 return;
617
618eot:
a597e79c
CH
619 if (s->dma_cmd == IDE_DMA_READ || s->dma_cmd == IDE_DMA_WRITE) {
620 bdrv_acct_done(s->bs, &s->acct);
621 }
622 ide_set_inactive(s);
98087450
FB
623}
624
4e1e0051 625static void ide_sector_start_dma(IDEState *s, enum ide_dma_cmd dma_cmd)
98087450 626{
8ccad811 627 s->status = READY_STAT | SEEK_STAT | DRQ_STAT | BUSY_STAT;
98087450
FB
628 s->io_buffer_index = 0;
629 s->io_buffer_size = 0;
4e1e0051 630 s->dma_cmd = dma_cmd;
a597e79c
CH
631
632 switch (dma_cmd) {
633 case IDE_DMA_READ:
634 bdrv_acct_start(s->bs, &s->acct, s->nsector * BDRV_SECTOR_SIZE,
635 BDRV_ACCT_READ);
636 break;
637 case IDE_DMA_WRITE:
638 bdrv_acct_start(s->bs, &s->acct, s->nsector * BDRV_SECTOR_SIZE,
639 BDRV_ACCT_WRITE);
640 break;
641 default:
642 break;
643 }
644
cd369c46 645 s->bus->dma->ops->start_dma(s->bus->dma, s, ide_dma_cb);
98087450
FB
646}
647
a09db21f
FB
648static void ide_sector_write_timer_cb(void *opaque)
649{
650 IDEState *s = opaque;
9cdd03a7 651 ide_set_irq(s->bus);
a09db21f
FB
652}
653
40a6238a 654void ide_sector_write(IDEState *s)
5391d806
FB
655{
656 int64_t sector_num;
31c2a146 657 int ret, n, n1;
5391d806
FB
658
659 s->status = READY_STAT | SEEK_STAT;
660 sector_num = ide_get_sector(s);
661#if defined(DEBUG_IDE)
18c5f8ea 662 printf("write sector=%" PRId64 "\n", sector_num);
5391d806
FB
663#endif
664 n = s->nsector;
665 if (n > s->req_nb_sectors)
666 n = s->req_nb_sectors;
a597e79c
CH
667
668 bdrv_acct_start(s->bs, &s->acct, n * BDRV_SECTOR_SIZE, BDRV_ACCT_READ);
31c2a146 669 ret = bdrv_write(s->bs, sector_num, s->io_buffer, n);
a597e79c 670 bdrv_acct_done(s->bs, &s->acct);
428c5705 671
e162cfb0 672 if (ret != 0) {
ce4b6522 673 if (ide_handle_rw_error(s, -ret, BM_STATUS_PIO_RETRY))
428c5705 674 return;
e162cfb0
AZ
675 }
676
5391d806
FB
677 s->nsector -= n;
678 if (s->nsector == 0) {
292eef5a 679 /* no more sectors to write */
5391d806
FB
680 ide_transfer_stop(s);
681 } else {
682 n1 = s->nsector;
683 if (n1 > s->req_nb_sectors)
684 n1 = s->req_nb_sectors;
685 ide_transfer_start(s, s->io_buffer, 512 * n1, ide_sector_write);
686 }
687 ide_set_sector(s, sector_num + n);
3b46e624 688
31c2a146
TS
689 if (win2k_install_hack && ((++s->irq_count % 16) == 0)) {
690 /* It seems there is a bug in the Windows 2000 installer HDD
691 IDE driver which fills the disk with empty logs when the
692 IDE write IRQ comes too early. This hack tries to correct
693 that at the expense of slower write performances. Use this
694 option _only_ to install Windows 2000. You must disable it
695 for normal use. */
f7736b91 696 qemu_mod_timer(s->sector_write_timer,
74475455 697 qemu_get_clock_ns(vm_clock) + (get_ticks_per_sec() / 1000));
f7736b91 698 } else {
9cdd03a7 699 ide_set_irq(s->bus);
31c2a146 700 }
5391d806
FB
701}
702
b0484ae4
CH
703static void ide_flush_cb(void *opaque, int ret)
704{
705 IDEState *s = opaque;
706
e2bcadad
KW
707 if (ret < 0) {
708 /* XXX: What sector number to set here? */
709 if (ide_handle_rw_error(s, -ret, BM_STATUS_RETRY_FLUSH)) {
710 return;
711 }
712 }
b0484ae4 713
a597e79c 714 bdrv_acct_done(s->bs, &s->acct);
b0484ae4
CH
715 s->status = READY_STAT | SEEK_STAT;
716 ide_set_irq(s->bus);
717}
718
40a6238a 719void ide_flush_cache(IDEState *s)
6bcb1a79 720{
b2df7531
KW
721 BlockDriverAIOCB *acb;
722
723 if (s->bs == NULL) {
6bcb1a79 724 ide_flush_cb(s, 0);
b2df7531
KW
725 return;
726 }
727
a597e79c 728 bdrv_acct_start(s->bs, &s->acct, 0, BDRV_ACCT_FLUSH);
b2df7531
KW
729 acb = bdrv_aio_flush(s->bs, ide_flush_cb, s);
730 if (acb == NULL) {
731 ide_flush_cb(s, -EIO);
6bcb1a79
KW
732 }
733}
734
201a51fc
AZ
735static void ide_cfata_metadata_inquiry(IDEState *s)
736{
737 uint16_t *p;
738 uint32_t spd;
739
740 p = (uint16_t *) s->io_buffer;
741 memset(p, 0, 0x200);
742 spd = ((s->mdata_size - 1) >> 9) + 1;
743
744 put_le16(p + 0, 0x0001); /* Data format revision */
745 put_le16(p + 1, 0x0000); /* Media property: silicon */
746 put_le16(p + 2, s->media_changed); /* Media status */
747 put_le16(p + 3, s->mdata_size & 0xffff); /* Capacity in bytes (low) */
748 put_le16(p + 4, s->mdata_size >> 16); /* Capacity in bytes (high) */
749 put_le16(p + 5, spd & 0xffff); /* Sectors per device (low) */
750 put_le16(p + 6, spd >> 16); /* Sectors per device (high) */
751}
752
753static void ide_cfata_metadata_read(IDEState *s)
754{
755 uint16_t *p;
756
757 if (((s->hcyl << 16) | s->lcyl) << 9 > s->mdata_size + 2) {
758 s->status = ERR_STAT;
759 s->error = ABRT_ERR;
760 return;
761 }
762
763 p = (uint16_t *) s->io_buffer;
764 memset(p, 0, 0x200);
765
766 put_le16(p + 0, s->media_changed); /* Media status */
767 memcpy(p + 1, s->mdata_storage + (((s->hcyl << 16) | s->lcyl) << 9),
768 MIN(MIN(s->mdata_size - (((s->hcyl << 16) | s->lcyl) << 9),
769 s->nsector << 9), 0x200 - 2));
770}
771
772static void ide_cfata_metadata_write(IDEState *s)
773{
774 if (((s->hcyl << 16) | s->lcyl) << 9 > s->mdata_size + 2) {
775 s->status = ERR_STAT;
776 s->error = ABRT_ERR;
777 return;
778 }
779
780 s->media_changed = 0;
781
782 memcpy(s->mdata_storage + (((s->hcyl << 16) | s->lcyl) << 9),
783 s->io_buffer + 2,
784 MIN(MIN(s->mdata_size - (((s->hcyl << 16) | s->lcyl) << 9),
785 s->nsector << 9), 0x200 - 2));
786}
787
bd491d6a 788/* called when the inserted state of the media has changed */
7d4b4ba5 789static void ide_cd_change_cb(void *opaque, bool load)
bd491d6a
TS
790{
791 IDEState *s = opaque;
96b8f136 792 uint64_t nb_sectors;
bd491d6a 793
25ad22bc 794 s->tray_open = !load;
bd491d6a
TS
795 bdrv_get_geometry(s->bs, &nb_sectors);
796 s->nb_sectors = nb_sectors;
9118e7f0 797
4b9b7092
AS
798 /*
799 * First indicate to the guest that a CD has been removed. That's
800 * done on the next command the guest sends us.
801 *
67cc61e4 802 * Then we set UNIT_ATTENTION, by which the guest will
4b9b7092
AS
803 * detect a new CD in the drive. See ide_atapi_cmd() for details.
804 */
93c8cfd9 805 s->cdrom_changed = 1;
996faf1a 806 s->events.new_media = true;
9cdd03a7 807 ide_set_irq(s->bus);
bd491d6a
TS
808}
809
c2ff060f
FB
810static void ide_cmd_lba48_transform(IDEState *s, int lba48)
811{
812 s->lba48 = lba48;
813
814 /* handle the 'magic' 0 nsector count conversion here. to avoid
815 * fiddling with the rest of the read logic, we just store the
816 * full sector count in ->nsector and ignore ->hob_nsector from now
817 */
818 if (!s->lba48) {
819 if (!s->nsector)
820 s->nsector = 256;
821 } else {
822 if (!s->nsector && !s->hob_nsector)
823 s->nsector = 65536;
824 else {
825 int lo = s->nsector;
826 int hi = s->hob_nsector;
827
828 s->nsector = (hi << 8) | lo;
829 }
830 }
831}
832
bcbdc4d3 833static void ide_clear_hob(IDEBus *bus)
c2ff060f
FB
834{
835 /* any write clears HOB high bit of device control register */
bcbdc4d3
GH
836 bus->ifs[0].select &= ~(1 << 7);
837 bus->ifs[1].select &= ~(1 << 7);
c2ff060f
FB
838}
839
356721ae 840void ide_ioport_write(void *opaque, uint32_t addr, uint32_t val)
caed8802 841{
bcbdc4d3 842 IDEBus *bus = opaque;
5391d806
FB
843
844#ifdef DEBUG_IDE
845 printf("IDE: write addr=0x%x val=0x%02x\n", addr, val);
846#endif
c2ff060f 847
5391d806 848 addr &= 7;
fcdd25ab
AL
849
850 /* ignore writes to command block while busy with previous command */
bcbdc4d3 851 if (addr != 7 && (idebus_active_if(bus)->status & (BUSY_STAT|DRQ_STAT)))
fcdd25ab
AL
852 return;
853
5391d806
FB
854 switch(addr) {
855 case 0:
856 break;
857 case 1:
bcbdc4d3 858 ide_clear_hob(bus);
c45c3d00 859 /* NOTE: data is written to the two drives */
bcbdc4d3
GH
860 bus->ifs[0].hob_feature = bus->ifs[0].feature;
861 bus->ifs[1].hob_feature = bus->ifs[1].feature;
862 bus->ifs[0].feature = val;
863 bus->ifs[1].feature = val;
5391d806
FB
864 break;
865 case 2:
bcbdc4d3
GH
866 ide_clear_hob(bus);
867 bus->ifs[0].hob_nsector = bus->ifs[0].nsector;
868 bus->ifs[1].hob_nsector = bus->ifs[1].nsector;
869 bus->ifs[0].nsector = val;
870 bus->ifs[1].nsector = val;
5391d806
FB
871 break;
872 case 3:
bcbdc4d3
GH
873 ide_clear_hob(bus);
874 bus->ifs[0].hob_sector = bus->ifs[0].sector;
875 bus->ifs[1].hob_sector = bus->ifs[1].sector;
876 bus->ifs[0].sector = val;
877 bus->ifs[1].sector = val;
5391d806
FB
878 break;
879 case 4:
bcbdc4d3
GH
880 ide_clear_hob(bus);
881 bus->ifs[0].hob_lcyl = bus->ifs[0].lcyl;
882 bus->ifs[1].hob_lcyl = bus->ifs[1].lcyl;
883 bus->ifs[0].lcyl = val;
884 bus->ifs[1].lcyl = val;
5391d806
FB
885 break;
886 case 5:
bcbdc4d3
GH
887 ide_clear_hob(bus);
888 bus->ifs[0].hob_hcyl = bus->ifs[0].hcyl;
889 bus->ifs[1].hob_hcyl = bus->ifs[1].hcyl;
890 bus->ifs[0].hcyl = val;
891 bus->ifs[1].hcyl = val;
5391d806
FB
892 break;
893 case 6:
c2ff060f 894 /* FIXME: HOB readback uses bit 7 */
bcbdc4d3
GH
895 bus->ifs[0].select = (val & ~0x10) | 0xa0;
896 bus->ifs[1].select = (val | 0x10) | 0xa0;
5391d806 897 /* select drive */
bcbdc4d3 898 bus->unit = (val >> 4) & 1;
5391d806
FB
899 break;
900 default:
901 case 7:
902 /* command */
7cff87ff
AG
903 ide_exec_cmd(bus, val);
904 break;
905 }
906}
907
844505b1
MA
908#define HD_OK (1u << IDE_HD)
909#define CD_OK (1u << IDE_CD)
910#define CFA_OK (1u << IDE_CFATA)
911#define HD_CFA_OK (HD_OK | CFA_OK)
912#define ALL_OK (HD_OK | CD_OK | CFA_OK)
913
914/* See ACS-2 T13/2015-D Table B.2 Command codes */
915static const uint8_t ide_cmd_table[0x100] = {
916 /* NOP not implemented, mandatory for CD */
917 [CFA_REQ_EXT_ERROR_CODE] = CFA_OK,
918 [WIN_DSM] = ALL_OK,
919 [WIN_DEVICE_RESET] = CD_OK,
3cfc2269 920 [WIN_RECAL] = HD_CFA_OK,
844505b1
MA
921 [WIN_READ] = ALL_OK,
922 [WIN_READ_ONCE] = ALL_OK,
3cfc2269
MA
923 [WIN_READ_EXT] = HD_CFA_OK,
924 [WIN_READDMA_EXT] = HD_CFA_OK,
925 [WIN_READ_NATIVE_MAX_EXT] = HD_CFA_OK,
926 [WIN_MULTREAD_EXT] = HD_CFA_OK,
927 [WIN_WRITE] = HD_CFA_OK,
928 [WIN_WRITE_ONCE] = HD_CFA_OK,
929 [WIN_WRITE_EXT] = HD_CFA_OK,
930 [WIN_WRITEDMA_EXT] = HD_CFA_OK,
931 [CFA_WRITE_SECT_WO_ERASE] = CFA_OK,
932 [WIN_MULTWRITE_EXT] = HD_CFA_OK,
933 [WIN_WRITE_VERIFY] = HD_CFA_OK,
934 [WIN_VERIFY] = HD_CFA_OK,
935 [WIN_VERIFY_ONCE] = HD_CFA_OK,
936 [WIN_VERIFY_EXT] = HD_CFA_OK,
844505b1
MA
937 [WIN_SEEK] = HD_CFA_OK,
938 [CFA_TRANSLATE_SECTOR] = CFA_OK,
939 [WIN_DIAGNOSE] = ALL_OK,
3cfc2269 940 [WIN_SPECIFY] = HD_CFA_OK,
844505b1
MA
941 [WIN_STANDBYNOW2] = ALL_OK,
942 [WIN_IDLEIMMEDIATE2] = ALL_OK,
943 [WIN_STANDBY2] = ALL_OK,
944 [WIN_SETIDLE2] = ALL_OK,
945 [WIN_CHECKPOWERMODE2] = ALL_OK,
946 [WIN_SLEEPNOW2] = ALL_OK,
947 [WIN_PACKETCMD] = CD_OK,
948 [WIN_PIDENTIFY] = CD_OK,
949 [WIN_SMART] = HD_CFA_OK,
950 [CFA_ACCESS_METADATA_STORAGE] = CFA_OK,
951 [CFA_ERASE_SECTORS] = CFA_OK,
3cfc2269
MA
952 [WIN_MULTREAD] = HD_CFA_OK,
953 [WIN_MULTWRITE] = HD_CFA_OK,
954 [WIN_SETMULT] = HD_CFA_OK,
955 [WIN_READDMA] = HD_CFA_OK,
956 [WIN_READDMA_ONCE] = HD_CFA_OK,
957 [WIN_WRITEDMA] = HD_CFA_OK,
958 [WIN_WRITEDMA_ONCE] = HD_CFA_OK,
959 [CFA_WRITE_MULTI_WO_ERASE] = CFA_OK,
844505b1
MA
960 [WIN_STANDBYNOW1] = ALL_OK,
961 [WIN_IDLEIMMEDIATE] = ALL_OK,
962 [WIN_STANDBY] = ALL_OK,
963 [WIN_SETIDLE1] = ALL_OK,
964 [WIN_CHECKPOWERMODE1] = ALL_OK,
965 [WIN_SLEEPNOW1] = ALL_OK,
966 [WIN_FLUSH_CACHE] = ALL_OK,
3cfc2269 967 [WIN_FLUSH_CACHE_EXT] = HD_CFA_OK,
844505b1
MA
968 [WIN_IDENTIFY] = ALL_OK,
969 [WIN_SETFEATURES] = ALL_OK,
970 [IBM_SENSE_CONDITION] = CFA_OK,
971 [CFA_WEAR_LEVEL] = CFA_OK,
972 [WIN_READ_NATIVE_MAX] = ALL_OK,
973};
974
975static bool ide_cmd_permitted(IDEState *s, uint32_t cmd)
976{
977 return cmd < ARRAY_SIZE(ide_cmd_table)
978 && (ide_cmd_table[cmd] & (1u << s->drive_kind));
979}
7cff87ff
AG
980
981void ide_exec_cmd(IDEBus *bus, uint32_t val)
982{
983 IDEState *s;
984 int n;
985 int lba48 = 0;
986
5391d806 987#if defined(DEBUG_IDE)
6ef2ba5e 988 printf("ide: CMD=%02x\n", val);
5391d806 989#endif
6ef2ba5e
AG
990 s = idebus_active_if(bus);
991 /* ignore commands to non existant slave */
992 if (s != bus->ifs && !s->bs)
993 return;
c2ff060f 994
6ef2ba5e
AG
995 /* Only DEVICE RESET is allowed while BSY or/and DRQ are set */
996 if ((s->status & (BUSY_STAT|DRQ_STAT)) && val != WIN_DEVICE_RESET)
997 return;
fcdd25ab 998
844505b1
MA
999 if (!ide_cmd_permitted(s, val)) {
1000 goto abort_cmd;
1001 }
1002
6ef2ba5e 1003 switch(val) {
d353fb72
CH
1004 case WIN_DSM:
1005 switch (s->feature) {
1006 case DSM_TRIM:
1007 if (!s->bs) {
1008 goto abort_cmd;
1009 }
1010 ide_sector_start_dma(s, IDE_DMA_TRIM);
1011 break;
1012 default:
1013 goto abort_cmd;
1014 }
1015 break;
6ef2ba5e
AG
1016 case WIN_IDENTIFY:
1017 if (s->bs && s->drive_kind != IDE_CD) {
1018 if (s->drive_kind != IDE_CFATA)
1019 ide_identify(s);
1020 else
1021 ide_cfata_identify(s);
769bec72 1022 s->status = READY_STAT | SEEK_STAT;
6ef2ba5e
AG
1023 ide_transfer_start(s, s->io_buffer, 512, ide_transfer_stop);
1024 } else {
1025 if (s->drive_kind == IDE_CD) {
1026 ide_set_signature(s);
5391d806 1027 }
6ef2ba5e
AG
1028 ide_abort_command(s);
1029 }
1030 ide_set_irq(s->bus);
1031 break;
1032 case WIN_SPECIFY:
1033 case WIN_RECAL:
1034 s->error = 0;
1035 s->status = READY_STAT | SEEK_STAT;
1036 ide_set_irq(s->bus);
1037 break;
1038 case WIN_SETMULT:
1039 if (s->drive_kind == IDE_CFATA && s->nsector == 0) {
1040 /* Disable Read and Write Multiple */
1041 s->mult_sectors = 0;
41a2b959 1042 s->status = READY_STAT | SEEK_STAT;
6ef2ba5e
AG
1043 } else if ((s->nsector & 0xff) != 0 &&
1044 ((s->nsector & 0xff) > MAX_MULT_SECTORS ||
1045 (s->nsector & (s->nsector - 1)) != 0)) {
1046 ide_abort_command(s);
1047 } else {
1048 s->mult_sectors = s->nsector & 0xff;
1049 s->status = READY_STAT | SEEK_STAT;
1050 }
1051 ide_set_irq(s->bus);
1052 break;
1053 case WIN_VERIFY_EXT:
1054 lba48 = 1;
1055 case WIN_VERIFY:
1056 case WIN_VERIFY_ONCE:
1057 /* do sector number check ? */
1058 ide_cmd_lba48_transform(s, lba48);
1059 s->status = READY_STAT | SEEK_STAT;
1060 ide_set_irq(s->bus);
1061 break;
814839c0 1062 case WIN_READ_EXT:
6ef2ba5e
AG
1063 lba48 = 1;
1064 case WIN_READ:
1065 case WIN_READ_ONCE:
3f76a7c3
MA
1066 if (s->drive_kind == IDE_CD) {
1067 ide_set_signature(s); /* odd, but ATA4 8.27.5.2 requires it */
6ef2ba5e 1068 goto abort_cmd;
3f76a7c3 1069 }
6ef2ba5e
AG
1070 ide_cmd_lba48_transform(s, lba48);
1071 s->req_nb_sectors = 1;
1072 ide_sector_read(s);
1073 break;
814839c0 1074 case WIN_WRITE_EXT:
6ef2ba5e
AG
1075 lba48 = 1;
1076 case WIN_WRITE:
1077 case WIN_WRITE_ONCE:
1078 case CFA_WRITE_SECT_WO_ERASE:
1079 case WIN_WRITE_VERIFY:
1080 ide_cmd_lba48_transform(s, lba48);
1081 s->error = 0;
1082 s->status = SEEK_STAT | READY_STAT;
1083 s->req_nb_sectors = 1;
1084 ide_transfer_start(s, s->io_buffer, 512, ide_sector_write);
1085 s->media_changed = 1;
1086 break;
814839c0 1087 case WIN_MULTREAD_EXT:
6ef2ba5e
AG
1088 lba48 = 1;
1089 case WIN_MULTREAD:
1090 if (!s->mult_sectors)
1091 goto abort_cmd;
1092 ide_cmd_lba48_transform(s, lba48);
1093 s->req_nb_sectors = s->mult_sectors;
1094 ide_sector_read(s);
1095 break;
1096 case WIN_MULTWRITE_EXT:
1097 lba48 = 1;
1098 case WIN_MULTWRITE:
1099 case CFA_WRITE_MULTI_WO_ERASE:
1100 if (!s->mult_sectors)
1101 goto abort_cmd;
1102 ide_cmd_lba48_transform(s, lba48);
1103 s->error = 0;
1104 s->status = SEEK_STAT | READY_STAT;
1105 s->req_nb_sectors = s->mult_sectors;
1106 n = s->nsector;
1107 if (n > s->req_nb_sectors)
1108 n = s->req_nb_sectors;
1109 ide_transfer_start(s, s->io_buffer, 512 * n, ide_sector_write);
1110 s->media_changed = 1;
1111 break;
814839c0 1112 case WIN_READDMA_EXT:
6ef2ba5e
AG
1113 lba48 = 1;
1114 case WIN_READDMA:
1115 case WIN_READDMA_ONCE:
1116 if (!s->bs)
1117 goto abort_cmd;
1118 ide_cmd_lba48_transform(s, lba48);
4e1e0051 1119 ide_sector_start_dma(s, IDE_DMA_READ);
6ef2ba5e 1120 break;
814839c0 1121 case WIN_WRITEDMA_EXT:
6ef2ba5e
AG
1122 lba48 = 1;
1123 case WIN_WRITEDMA:
1124 case WIN_WRITEDMA_ONCE:
1125 if (!s->bs)
1126 goto abort_cmd;
1127 ide_cmd_lba48_transform(s, lba48);
4e1e0051 1128 ide_sector_start_dma(s, IDE_DMA_WRITE);
6ef2ba5e
AG
1129 s->media_changed = 1;
1130 break;
1131 case WIN_READ_NATIVE_MAX_EXT:
1132 lba48 = 1;
1133 case WIN_READ_NATIVE_MAX:
1134 ide_cmd_lba48_transform(s, lba48);
1135 ide_set_sector(s, s->nb_sectors - 1);
1136 s->status = READY_STAT | SEEK_STAT;
1137 ide_set_irq(s->bus);
1138 break;
1139 case WIN_CHECKPOWERMODE1:
1140 case WIN_CHECKPOWERMODE2:
b93af93d 1141 s->error = 0;
6ef2ba5e
AG
1142 s->nsector = 0xff; /* device active or idle */
1143 s->status = READY_STAT | SEEK_STAT;
1144 ide_set_irq(s->bus);
1145 break;
1146 case WIN_SETFEATURES:
1147 if (!s->bs)
1148 goto abort_cmd;
1149 /* XXX: valid for CDROM ? */
1150 switch(s->feature) {
1151 case 0xcc: /* reverting to power-on defaults enable */
1152 case 0x66: /* reverting to power-on defaults disable */
1153 case 0x02: /* write cache enable */
1154 case 0x82: /* write cache disable */
1155 case 0xaa: /* read look-ahead enable */
1156 case 0x55: /* read look-ahead disable */
1157 case 0x05: /* set advanced power management mode */
1158 case 0x85: /* disable advanced power management mode */
1159 case 0x69: /* NOP */
1160 case 0x67: /* NOP */
1161 case 0x96: /* NOP */
1162 case 0x9a: /* NOP */
1163 case 0x42: /* enable Automatic Acoustic Mode */
1164 case 0xc2: /* disable Automatic Acoustic Mode */
41a2b959 1165 s->status = READY_STAT | SEEK_STAT;
9cdd03a7 1166 ide_set_irq(s->bus);
a136e5a8 1167 break;
6ef2ba5e 1168 case 0x03: { /* set transfer mode */
94458802 1169 uint8_t val = s->nsector & 0x07;
6ef2ba5e 1170 uint16_t *identify_data = (uint16_t *)s->identify_data;
94458802
FB
1171
1172 switch (s->nsector >> 3) {
6ef2ba5e
AG
1173 case 0x00: /* pio default */
1174 case 0x01: /* pio mode */
96c35ceb
JQ
1175 put_le16(identify_data + 62,0x07);
1176 put_le16(identify_data + 63,0x07);
1177 put_le16(identify_data + 88,0x3f);
d1b5c20d 1178 break;
6ef2ba5e 1179 case 0x02: /* sigle word dma mode*/
96c35ceb
JQ
1180 put_le16(identify_data + 62,0x07 | (1 << (val + 8)));
1181 put_le16(identify_data + 63,0x07);
1182 put_le16(identify_data + 88,0x3f);
94458802 1183 break;
6ef2ba5e 1184 case 0x04: /* mdma mode */
96c35ceb
JQ
1185 put_le16(identify_data + 62,0x07);
1186 put_le16(identify_data + 63,0x07 | (1 << (val + 8)));
1187 put_le16(identify_data + 88,0x3f);
94458802 1188 break;
6ef2ba5e 1189 case 0x08: /* udma mode */
96c35ceb
JQ
1190 put_le16(identify_data + 62,0x07);
1191 put_le16(identify_data + 63,0x07);
1192 put_le16(identify_data + 88,0x3f | (1 << (val + 8)));
94458802 1193 break;
6ef2ba5e 1194 default:
94458802
FB
1195 goto abort_cmd;
1196 }
4fbfcd6d 1197 s->status = READY_STAT | SEEK_STAT;
9cdd03a7 1198 ide_set_irq(s->bus);
4fbfcd6d 1199 break;
6ef2ba5e
AG
1200 }
1201 default:
1202 goto abort_cmd;
1203 }
1204 break;
1205 case WIN_FLUSH_CACHE:
1206 case WIN_FLUSH_CACHE_EXT:
1207 ide_flush_cache(s);
1208 break;
1209 case WIN_STANDBY:
1210 case WIN_STANDBY2:
1211 case WIN_STANDBYNOW1:
1212 case WIN_STANDBYNOW2:
1213 case WIN_IDLEIMMEDIATE:
1d4316d3 1214 case WIN_IDLEIMMEDIATE2:
6ef2ba5e
AG
1215 case WIN_SETIDLE1:
1216 case WIN_SETIDLE2:
1217 case WIN_SLEEPNOW1:
1218 case WIN_SLEEPNOW2:
1219 s->status = READY_STAT;
1220 ide_set_irq(s->bus);
1221 break;
1222 case WIN_SEEK:
6ef2ba5e
AG
1223 /* XXX: Check that seek is within bounds */
1224 s->status = READY_STAT | SEEK_STAT;
1225 ide_set_irq(s->bus);
1226 break;
1227 /* ATAPI commands */
1228 case WIN_PIDENTIFY:
844505b1
MA
1229 ide_atapi_identify(s);
1230 s->status = READY_STAT | SEEK_STAT;
1231 ide_transfer_start(s, s->io_buffer, 512, ide_transfer_stop);
6ef2ba5e
AG
1232 ide_set_irq(s->bus);
1233 break;
1234 case WIN_DIAGNOSE:
1235 ide_set_signature(s);
1236 if (s->drive_kind == IDE_CD)
1237 s->status = 0; /* ATAPI spec (v6) section 9.10 defines packet
1238 * devices to return a clear status register
1239 * with READY_STAT *not* set. */
1240 else
41a2b959 1241 s->status = READY_STAT | SEEK_STAT;
6ef2ba5e
AG
1242 s->error = 0x01; /* Device 0 passed, Device 1 passed or not
1243 * present.
1244 */
1245 ide_set_irq(s->bus);
1246 break;
1d4316d3 1247 case WIN_DEVICE_RESET:
6ef2ba5e
AG
1248 ide_set_signature(s);
1249 s->status = 0x00; /* NOTE: READY is _not_ set */
1250 s->error = 0x01;
1251 break;
1252 case WIN_PACKETCMD:
6ef2ba5e
AG
1253 /* overlapping commands not supported */
1254 if (s->feature & 0x02)
1255 goto abort_cmd;
1256 s->status = READY_STAT | SEEK_STAT;
1257 s->atapi_dma = s->feature & 1;
1258 s->nsector = 1;
1259 ide_transfer_start(s, s->io_buffer, ATAPI_PACKET_SIZE,
1260 ide_atapi_cmd);
1261 break;
1262 /* CF-ATA commands */
1263 case CFA_REQ_EXT_ERROR_CODE:
6ef2ba5e
AG
1264 s->error = 0x09; /* miscellaneous error */
1265 s->status = READY_STAT | SEEK_STAT;
1266 ide_set_irq(s->bus);
1267 break;
1268 case CFA_ERASE_SECTORS:
1269 case CFA_WEAR_LEVEL:
6ef2ba5e
AG
1270 if (val == CFA_WEAR_LEVEL)
1271 s->nsector = 0;
1272 if (val == CFA_ERASE_SECTORS)
1273 s->media_changed = 1;
1274 s->error = 0x00;
1275 s->status = READY_STAT | SEEK_STAT;
1276 ide_set_irq(s->bus);
1277 break;
1278 case CFA_TRANSLATE_SECTOR:
6ef2ba5e
AG
1279 s->error = 0x00;
1280 s->status = READY_STAT | SEEK_STAT;
1281 memset(s->io_buffer, 0, 0x200);
1282 s->io_buffer[0x00] = s->hcyl; /* Cyl MSB */
1283 s->io_buffer[0x01] = s->lcyl; /* Cyl LSB */
1284 s->io_buffer[0x02] = s->select; /* Head */
1285 s->io_buffer[0x03] = s->sector; /* Sector */
1286 s->io_buffer[0x04] = ide_get_sector(s) >> 16; /* LBA MSB */
1287 s->io_buffer[0x05] = ide_get_sector(s) >> 8; /* LBA */
1288 s->io_buffer[0x06] = ide_get_sector(s) >> 0; /* LBA LSB */
1289 s->io_buffer[0x13] = 0x00; /* Erase flag */
1290 s->io_buffer[0x18] = 0x00; /* Hot count */
1291 s->io_buffer[0x19] = 0x00; /* Hot count */
1292 s->io_buffer[0x1a] = 0x01; /* Hot count */
1293 ide_transfer_start(s, s->io_buffer, 0x200, ide_transfer_stop);
1294 ide_set_irq(s->bus);
1295 break;
1296 case CFA_ACCESS_METADATA_STORAGE:
6ef2ba5e
AG
1297 switch (s->feature) {
1298 case 0x02: /* Inquiry Metadata Storage */
1299 ide_cfata_metadata_inquiry(s);
201a51fc 1300 break;
6ef2ba5e
AG
1301 case 0x03: /* Read Metadata Storage */
1302 ide_cfata_metadata_read(s);
201a51fc 1303 break;
6ef2ba5e
AG
1304 case 0x04: /* Write Metadata Storage */
1305 ide_cfata_metadata_write(s);
201a51fc 1306 break;
6ef2ba5e
AG
1307 default:
1308 goto abort_cmd;
1309 }
1310 ide_transfer_start(s, s->io_buffer, 0x200, ide_transfer_stop);
1311 s->status = 0x00; /* NOTE: READY is _not_ set */
1312 ide_set_irq(s->bus);
1313 break;
1314 case IBM_SENSE_CONDITION:
6ef2ba5e
AG
1315 switch (s->feature) {
1316 case 0x01: /* sense temperature in device */
1317 s->nsector = 0x50; /* +20 C */
201a51fc 1318 break;
6ef2ba5e
AG
1319 default:
1320 goto abort_cmd;
1321 }
1322 s->status = READY_STAT | SEEK_STAT;
1323 ide_set_irq(s->bus);
1324 break;
e8b54394 1325
814839c0 1326 case WIN_SMART:
6ef2ba5e 1327 if (s->hcyl != 0xc2 || s->lcyl != 0x4f)
e8b54394 1328 goto abort_cmd;
6ef2ba5e 1329 if (!s->smart_enabled && s->feature != SMART_ENABLE)
e8b54394 1330 goto abort_cmd;
6ef2ba5e
AG
1331 switch (s->feature) {
1332 case SMART_DISABLE:
e8b54394
BW
1333 s->smart_enabled = 0;
1334 s->status = READY_STAT | SEEK_STAT;
9cdd03a7 1335 ide_set_irq(s->bus);
e8b54394 1336 break;
6ef2ba5e 1337 case SMART_ENABLE:
e8b54394
BW
1338 s->smart_enabled = 1;
1339 s->status = READY_STAT | SEEK_STAT;
9cdd03a7 1340 ide_set_irq(s->bus);
e8b54394 1341 break;
6ef2ba5e 1342 case SMART_ATTR_AUTOSAVE:
e8b54394
BW
1343 switch (s->sector) {
1344 case 0x00:
6ef2ba5e
AG
1345 s->smart_autosave = 0;
1346 break;
e8b54394 1347 case 0xf1:
6ef2ba5e
AG
1348 s->smart_autosave = 1;
1349 break;
e8b54394 1350 default:
6ef2ba5e 1351 goto abort_cmd;
e8b54394
BW
1352 }
1353 s->status = READY_STAT | SEEK_STAT;
9cdd03a7 1354 ide_set_irq(s->bus);
e8b54394 1355 break;
6ef2ba5e 1356 case SMART_STATUS:
e8b54394 1357 if (!s->smart_errors) {
6ef2ba5e
AG
1358 s->hcyl = 0xc2;
1359 s->lcyl = 0x4f;
e8b54394 1360 } else {
6ef2ba5e
AG
1361 s->hcyl = 0x2c;
1362 s->lcyl = 0xf4;
e8b54394
BW
1363 }
1364 s->status = READY_STAT | SEEK_STAT;
9cdd03a7 1365 ide_set_irq(s->bus);
e8b54394 1366 break;
6ef2ba5e 1367 case SMART_READ_THRESH:
e8b54394
BW
1368 memset(s->io_buffer, 0, 0x200);
1369 s->io_buffer[0] = 0x01; /* smart struct version */
1370 for (n=0; n<30; n++) {
6ef2ba5e 1371 if (smart_attributes[n][0] == 0)
e8b54394 1372 break;
6ef2ba5e 1373 s->io_buffer[2+0+(n*12)] = smart_attributes[n][0];
b93af93d 1374 s->io_buffer[2+1+(n*12)] = smart_attributes[n][11];
e8b54394
BW
1375 }
1376 for (n=0; n<511; n++) /* checksum */
6ef2ba5e 1377 s->io_buffer[511] += s->io_buffer[n];
e8b54394
BW
1378 s->io_buffer[511] = 0x100 - s->io_buffer[511];
1379 s->status = READY_STAT | SEEK_STAT;
1380 ide_transfer_start(s, s->io_buffer, 0x200, ide_transfer_stop);
9cdd03a7 1381 ide_set_irq(s->bus);
e8b54394 1382 break;
6ef2ba5e 1383 case SMART_READ_DATA:
e8b54394
BW
1384 memset(s->io_buffer, 0, 0x200);
1385 s->io_buffer[0] = 0x01; /* smart struct version */
1386 for (n=0; n<30; n++) {
b93af93d 1387 if (smart_attributes[n][0] == 0) {
e8b54394 1388 break;
b93af93d
BW
1389 }
1390 int i;
1391 for(i = 0; i < 11; i++) {
1392 s->io_buffer[2+i+(n*12)] = smart_attributes[n][i];
1393 }
e8b54394
BW
1394 }
1395 s->io_buffer[362] = 0x02 | (s->smart_autosave?0x80:0x00);
1396 if (s->smart_selftest_count == 0) {
6ef2ba5e 1397 s->io_buffer[363] = 0;
e8b54394 1398 } else {
6ef2ba5e 1399 s->io_buffer[363] =
e8b54394 1400 s->smart_selftest_data[3 +
6ef2ba5e
AG
1401 (s->smart_selftest_count - 1) *
1402 24];
e8b54394
BW
1403 }
1404 s->io_buffer[364] = 0x20;
1405 s->io_buffer[365] = 0x01;
1406 /* offline data collection capacity: execute + self-test*/
1407 s->io_buffer[367] = (1<<4 | 1<<3 | 1);
1408 s->io_buffer[368] = 0x03; /* smart capability (1) */
1409 s->io_buffer[369] = 0x00; /* smart capability (2) */
1410 s->io_buffer[370] = 0x01; /* error logging supported */
1411 s->io_buffer[372] = 0x02; /* minutes for poll short test */
1412 s->io_buffer[373] = 0x36; /* minutes for poll ext test */
1413 s->io_buffer[374] = 0x01; /* minutes for poll conveyance */
1414
1415 for (n=0; n<511; n++)
6ef2ba5e 1416 s->io_buffer[511] += s->io_buffer[n];
e8b54394
BW
1417 s->io_buffer[511] = 0x100 - s->io_buffer[511];
1418 s->status = READY_STAT | SEEK_STAT;
1419 ide_transfer_start(s, s->io_buffer, 0x200, ide_transfer_stop);
9cdd03a7 1420 ide_set_irq(s->bus);
e8b54394 1421 break;
6ef2ba5e 1422 case SMART_READ_LOG:
e8b54394
BW
1423 switch (s->sector) {
1424 case 0x01: /* summary smart error log */
6ef2ba5e
AG
1425 memset(s->io_buffer, 0, 0x200);
1426 s->io_buffer[0] = 0x01;
1427 s->io_buffer[1] = 0x00; /* no error entries */
1428 s->io_buffer[452] = s->smart_errors & 0xff;
1429 s->io_buffer[453] = (s->smart_errors & 0xff00) >> 8;
e8b54394 1430
6ef2ba5e 1431 for (n=0; n<511; n++)
e8b54394 1432 s->io_buffer[511] += s->io_buffer[n];
6ef2ba5e
AG
1433 s->io_buffer[511] = 0x100 - s->io_buffer[511];
1434 break;
e8b54394 1435 case 0x06: /* smart self test log */
6ef2ba5e
AG
1436 memset(s->io_buffer, 0, 0x200);
1437 s->io_buffer[0] = 0x01;
1438 if (s->smart_selftest_count == 0) {
e8b54394 1439 s->io_buffer[508] = 0;
6ef2ba5e 1440 } else {
e8b54394
BW
1441 s->io_buffer[508] = s->smart_selftest_count;
1442 for (n=2; n<506; n++)
6ef2ba5e
AG
1443 s->io_buffer[n] = s->smart_selftest_data[n];
1444 }
1445 for (n=0; n<511; n++)
e8b54394 1446 s->io_buffer[511] += s->io_buffer[n];
6ef2ba5e
AG
1447 s->io_buffer[511] = 0x100 - s->io_buffer[511];
1448 break;
e8b54394 1449 default:
6ef2ba5e 1450 goto abort_cmd;
e8b54394
BW
1451 }
1452 s->status = READY_STAT | SEEK_STAT;
1453 ide_transfer_start(s, s->io_buffer, 0x200, ide_transfer_stop);
9cdd03a7 1454 ide_set_irq(s->bus);
e8b54394 1455 break;
6ef2ba5e 1456 case SMART_EXECUTE_OFFLINE:
e8b54394
BW
1457 switch (s->sector) {
1458 case 0: /* off-line routine */
1459 case 1: /* short self test */
1460 case 2: /* extended self test */
6ef2ba5e
AG
1461 s->smart_selftest_count++;
1462 if(s->smart_selftest_count > 21)
e8b54394 1463 s->smart_selftest_count = 0;
6ef2ba5e
AG
1464 n = 2 + (s->smart_selftest_count - 1) * 24;
1465 s->smart_selftest_data[n] = s->sector;
1466 s->smart_selftest_data[n+1] = 0x00; /* OK and finished */
1467 s->smart_selftest_data[n+2] = 0x34; /* hour count lsb */
1468 s->smart_selftest_data[n+3] = 0x12; /* hour count msb */
1469 s->status = READY_STAT | SEEK_STAT;
1470 ide_set_irq(s->bus);
1471 break;
e8b54394 1472 default:
6ef2ba5e 1473 goto abort_cmd;
e8b54394
BW
1474 }
1475 break;
6ef2ba5e 1476 default:
e8b54394 1477 goto abort_cmd;
6ef2ba5e
AG
1478 }
1479 break;
1480 default:
844505b1 1481 /* should not be reachable */
6ef2ba5e
AG
1482 abort_cmd:
1483 ide_abort_command(s);
1484 ide_set_irq(s->bus);
1485 break;
1486 }
5391d806
FB
1487}
1488
356721ae 1489uint32_t ide_ioport_read(void *opaque, uint32_t addr1)
5391d806 1490{
bcbdc4d3
GH
1491 IDEBus *bus = opaque;
1492 IDEState *s = idebus_active_if(bus);
5391d806 1493 uint32_t addr;
c2ff060f 1494 int ret, hob;
5391d806
FB
1495
1496 addr = addr1 & 7;
c2ff060f
FB
1497 /* FIXME: HOB readback uses bit 7, but it's always set right now */
1498 //hob = s->select & (1 << 7);
1499 hob = 0;
5391d806
FB
1500 switch(addr) {
1501 case 0:
1502 ret = 0xff;
1503 break;
1504 case 1:
bcbdc4d3
GH
1505 if ((!bus->ifs[0].bs && !bus->ifs[1].bs) ||
1506 (s != bus->ifs && !s->bs))
c45c3d00 1507 ret = 0;
c2ff060f 1508 else if (!hob)
c45c3d00 1509 ret = s->error;
c2ff060f
FB
1510 else
1511 ret = s->hob_feature;
5391d806
FB
1512 break;
1513 case 2:
bcbdc4d3 1514 if (!bus->ifs[0].bs && !bus->ifs[1].bs)
c45c3d00 1515 ret = 0;
c2ff060f 1516 else if (!hob)
c45c3d00 1517 ret = s->nsector & 0xff;
c2ff060f
FB
1518 else
1519 ret = s->hob_nsector;
5391d806
FB
1520 break;
1521 case 3:
bcbdc4d3 1522 if (!bus->ifs[0].bs && !bus->ifs[1].bs)
c45c3d00 1523 ret = 0;
c2ff060f 1524 else if (!hob)
c45c3d00 1525 ret = s->sector;
c2ff060f
FB
1526 else
1527 ret = s->hob_sector;
5391d806
FB
1528 break;
1529 case 4:
bcbdc4d3 1530 if (!bus->ifs[0].bs && !bus->ifs[1].bs)
c45c3d00 1531 ret = 0;
c2ff060f 1532 else if (!hob)
c45c3d00 1533 ret = s->lcyl;
c2ff060f
FB
1534 else
1535 ret = s->hob_lcyl;
5391d806
FB
1536 break;
1537 case 5:
bcbdc4d3 1538 if (!bus->ifs[0].bs && !bus->ifs[1].bs)
c45c3d00 1539 ret = 0;
c2ff060f 1540 else if (!hob)
c45c3d00 1541 ret = s->hcyl;
c2ff060f
FB
1542 else
1543 ret = s->hob_hcyl;
5391d806
FB
1544 break;
1545 case 6:
bcbdc4d3 1546 if (!bus->ifs[0].bs && !bus->ifs[1].bs)
c45c3d00
FB
1547 ret = 0;
1548 else
7ae98627 1549 ret = s->select;
5391d806
FB
1550 break;
1551 default:
1552 case 7:
bcbdc4d3
GH
1553 if ((!bus->ifs[0].bs && !bus->ifs[1].bs) ||
1554 (s != bus->ifs && !s->bs))
c45c3d00
FB
1555 ret = 0;
1556 else
1557 ret = s->status;
9cdd03a7 1558 qemu_irq_lower(bus->irq);
5391d806
FB
1559 break;
1560 }
1561#ifdef DEBUG_IDE
1562 printf("ide: read addr=0x%x val=%02x\n", addr1, ret);
1563#endif
1564 return ret;
1565}
1566
356721ae 1567uint32_t ide_status_read(void *opaque, uint32_t addr)
5391d806 1568{
bcbdc4d3
GH
1569 IDEBus *bus = opaque;
1570 IDEState *s = idebus_active_if(bus);
5391d806 1571 int ret;
7ae98627 1572
bcbdc4d3
GH
1573 if ((!bus->ifs[0].bs && !bus->ifs[1].bs) ||
1574 (s != bus->ifs && !s->bs))
7ae98627
FB
1575 ret = 0;
1576 else
1577 ret = s->status;
5391d806
FB
1578#ifdef DEBUG_IDE
1579 printf("ide: read status addr=0x%x val=%02x\n", addr, ret);
1580#endif
1581 return ret;
1582}
1583
356721ae 1584void ide_cmd_write(void *opaque, uint32_t addr, uint32_t val)
5391d806 1585{
bcbdc4d3 1586 IDEBus *bus = opaque;
5391d806
FB
1587 IDEState *s;
1588 int i;
1589
1590#ifdef DEBUG_IDE
1591 printf("ide: write control addr=0x%x val=%02x\n", addr, val);
1592#endif
1593 /* common for both drives */
9cdd03a7 1594 if (!(bus->cmd & IDE_CMD_RESET) &&
5391d806
FB
1595 (val & IDE_CMD_RESET)) {
1596 /* reset low to high */
1597 for(i = 0;i < 2; i++) {
bcbdc4d3 1598 s = &bus->ifs[i];
5391d806
FB
1599 s->status = BUSY_STAT | SEEK_STAT;
1600 s->error = 0x01;
1601 }
9cdd03a7 1602 } else if ((bus->cmd & IDE_CMD_RESET) &&
5391d806
FB
1603 !(val & IDE_CMD_RESET)) {
1604 /* high to low */
1605 for(i = 0;i < 2; i++) {
bcbdc4d3 1606 s = &bus->ifs[i];
cd8722bb 1607 if (s->drive_kind == IDE_CD)
6b136f9e
FB
1608 s->status = 0x00; /* NOTE: READY is _not_ set */
1609 else
56bf1d37 1610 s->status = READY_STAT | SEEK_STAT;
5391d806
FB
1611 ide_set_signature(s);
1612 }
1613 }
1614
9cdd03a7 1615 bus->cmd = val;
5391d806
FB
1616}
1617
40c4ed3f
KW
1618/*
1619 * Returns true if the running PIO transfer is a PIO out (i.e. data is
1620 * transferred from the device to the guest), false if it's a PIO in
1621 */
1622static bool ide_is_pio_out(IDEState *s)
1623{
1624 if (s->end_transfer_func == ide_sector_write ||
1625 s->end_transfer_func == ide_atapi_cmd) {
1626 return false;
1627 } else if (s->end_transfer_func == ide_sector_read ||
1628 s->end_transfer_func == ide_transfer_stop ||
1629 s->end_transfer_func == ide_atapi_cmd_reply_end ||
1630 s->end_transfer_func == ide_dummy_transfer_stop) {
1631 return true;
1632 }
1633
1634 abort();
1635}
1636
356721ae 1637void ide_data_writew(void *opaque, uint32_t addr, uint32_t val)
5391d806 1638{
bcbdc4d3
GH
1639 IDEBus *bus = opaque;
1640 IDEState *s = idebus_active_if(bus);
5391d806
FB
1641 uint8_t *p;
1642
40c4ed3f
KW
1643 /* PIO data access allowed only when DRQ bit is set. The result of a write
1644 * during PIO out is indeterminate, just ignore it. */
1645 if (!(s->status & DRQ_STAT) || ide_is_pio_out(s)) {
fcdd25ab 1646 return;
40c4ed3f 1647 }
fcdd25ab 1648
5391d806 1649 p = s->data_ptr;
0c4ad8dc 1650 *(uint16_t *)p = le16_to_cpu(val);
5391d806
FB
1651 p += 2;
1652 s->data_ptr = p;
1653 if (p >= s->data_end)
1654 s->end_transfer_func(s);
1655}
1656
356721ae 1657uint32_t ide_data_readw(void *opaque, uint32_t addr)
5391d806 1658{
bcbdc4d3
GH
1659 IDEBus *bus = opaque;
1660 IDEState *s = idebus_active_if(bus);
5391d806
FB
1661 uint8_t *p;
1662 int ret;
fcdd25ab 1663
40c4ed3f
KW
1664 /* PIO data access allowed only when DRQ bit is set. The result of a read
1665 * during PIO in is indeterminate, return 0 and don't move forward. */
1666 if (!(s->status & DRQ_STAT) || !ide_is_pio_out(s)) {
fcdd25ab 1667 return 0;
40c4ed3f 1668 }
fcdd25ab 1669
5391d806 1670 p = s->data_ptr;
0c4ad8dc 1671 ret = cpu_to_le16(*(uint16_t *)p);
5391d806
FB
1672 p += 2;
1673 s->data_ptr = p;
1674 if (p >= s->data_end)
1675 s->end_transfer_func(s);
1676 return ret;
1677}
1678
356721ae 1679void ide_data_writel(void *opaque, uint32_t addr, uint32_t val)
5391d806 1680{
bcbdc4d3
GH
1681 IDEBus *bus = opaque;
1682 IDEState *s = idebus_active_if(bus);
5391d806
FB
1683 uint8_t *p;
1684
40c4ed3f
KW
1685 /* PIO data access allowed only when DRQ bit is set. The result of a write
1686 * during PIO out is indeterminate, just ignore it. */
1687 if (!(s->status & DRQ_STAT) || ide_is_pio_out(s)) {
fcdd25ab 1688 return;
40c4ed3f 1689 }
fcdd25ab 1690
5391d806 1691 p = s->data_ptr;
0c4ad8dc 1692 *(uint32_t *)p = le32_to_cpu(val);
5391d806
FB
1693 p += 4;
1694 s->data_ptr = p;
1695 if (p >= s->data_end)
1696 s->end_transfer_func(s);
1697}
1698
356721ae 1699uint32_t ide_data_readl(void *opaque, uint32_t addr)
5391d806 1700{
bcbdc4d3
GH
1701 IDEBus *bus = opaque;
1702 IDEState *s = idebus_active_if(bus);
5391d806
FB
1703 uint8_t *p;
1704 int ret;
3b46e624 1705
40c4ed3f
KW
1706 /* PIO data access allowed only when DRQ bit is set. The result of a read
1707 * during PIO in is indeterminate, return 0 and don't move forward. */
1708 if (!(s->status & DRQ_STAT) || !ide_is_pio_out(s)) {
fcdd25ab 1709 return 0;
40c4ed3f 1710 }
fcdd25ab 1711
5391d806 1712 p = s->data_ptr;
0c4ad8dc 1713 ret = cpu_to_le32(*(uint32_t *)p);
5391d806
FB
1714 p += 4;
1715 s->data_ptr = p;
1716 if (p >= s->data_end)
1717 s->end_transfer_func(s);
1718 return ret;
1719}
1720
a7dfe172
FB
1721static void ide_dummy_transfer_stop(IDEState *s)
1722{
1723 s->data_ptr = s->io_buffer;
1724 s->data_end = s->io_buffer;
1725 s->io_buffer[0] = 0xff;
1726 s->io_buffer[1] = 0xff;
1727 s->io_buffer[2] = 0xff;
1728 s->io_buffer[3] = 0xff;
1729}
1730
4a643563 1731static void ide_reset(IDEState *s)
5391d806 1732{
4a643563
BS
1733#ifdef DEBUG_IDE
1734 printf("ide: reset\n");
1735#endif
cd8722bb 1736 if (s->drive_kind == IDE_CFATA)
201a51fc
AZ
1737 s->mult_sectors = 0;
1738 else
1739 s->mult_sectors = MAX_MULT_SECTORS;
4a643563
BS
1740 /* ide regs */
1741 s->feature = 0;
1742 s->error = 0;
1743 s->nsector = 0;
1744 s->sector = 0;
1745 s->lcyl = 0;
1746 s->hcyl = 0;
1747
1748 /* lba48 */
1749 s->hob_feature = 0;
1750 s->hob_sector = 0;
1751 s->hob_nsector = 0;
1752 s->hob_lcyl = 0;
1753 s->hob_hcyl = 0;
1754
5391d806 1755 s->select = 0xa0;
41a2b959 1756 s->status = READY_STAT | SEEK_STAT;
4a643563
BS
1757
1758 s->lba48 = 0;
1759
1760 /* ATAPI specific */
1761 s->sense_key = 0;
1762 s->asc = 0;
1763 s->cdrom_changed = 0;
1764 s->packet_transfer_size = 0;
1765 s->elementary_transfer_size = 0;
1766 s->io_buffer_index = 0;
1767 s->cd_sector_size = 0;
1768 s->atapi_dma = 0;
1769 /* ATA DMA state */
1770 s->io_buffer_size = 0;
1771 s->req_nb_sectors = 0;
1772
5391d806 1773 ide_set_signature(s);
a7dfe172
FB
1774 /* init the transfer handler so that 0xffff is returned on data
1775 accesses */
1776 s->end_transfer_func = ide_dummy_transfer_stop;
1777 ide_dummy_transfer_stop(s);
201a51fc 1778 s->media_changed = 0;
5391d806
FB
1779}
1780
4a643563
BS
1781void ide_bus_reset(IDEBus *bus)
1782{
1783 bus->unit = 0;
1784 bus->cmd = 0;
1785 ide_reset(&bus->ifs[0]);
1786 ide_reset(&bus->ifs[1]);
1787 ide_clear_hob(bus);
40a6238a
AG
1788
1789 /* pending async DMA */
1790 if (bus->dma->aiocb) {
1791#ifdef DEBUG_AIO
1792 printf("aio_cancel\n");
1793#endif
1794 bdrv_aio_cancel(bus->dma->aiocb);
1795 bus->dma->aiocb = NULL;
1796 }
1797
1798 /* reset dma provider too */
1799 bus->dma->ops->reset(bus->dma);
4a643563
BS
1800}
1801
e4def80b
MA
1802static bool ide_cd_is_tray_open(void *opaque)
1803{
1804 return ((IDEState *)opaque)->tray_open;
1805}
1806
f107639a
MA
1807static bool ide_cd_is_medium_locked(void *opaque)
1808{
1809 return ((IDEState *)opaque)->tray_locked;
1810}
1811
0e49de52 1812static const BlockDevOps ide_cd_block_ops = {
145feb17 1813 .change_media_cb = ide_cd_change_cb,
e4def80b 1814 .is_tray_open = ide_cd_is_tray_open,
f107639a 1815 .is_medium_locked = ide_cd_is_medium_locked,
0e49de52
MA
1816};
1817
1f56e32a 1818int ide_init_drive(IDEState *s, BlockDriverState *bs, IDEDriveKind kind,
c4d74df7 1819 const char *version, const char *serial)
88804180
GH
1820{
1821 int cylinders, heads, secs;
1822 uint64_t nb_sectors;
1823
f8b6cc00 1824 s->bs = bs;
1f56e32a
MA
1825 s->drive_kind = kind;
1826
f8b6cc00
MA
1827 bdrv_get_geometry(bs, &nb_sectors);
1828 bdrv_guess_geometry(bs, &cylinders, &heads, &secs);
dce9e928
MA
1829 if (cylinders < 1 || cylinders > 16383) {
1830 error_report("cyls must be between 1 and 16383");
1831 return -1;
1832 }
1833 if (heads < 1 || heads > 16) {
1834 error_report("heads must be between 1 and 16");
1835 return -1;
1836 }
1837 if (secs < 1 || secs > 63) {
1838 error_report("secs must be between 1 and 63");
1839 return -1;
1840 }
870111c8
MA
1841 s->cylinders = cylinders;
1842 s->heads = heads;
1843 s->sectors = secs;
1844 s->nb_sectors = nb_sectors;
1845 /* The SMART values should be preserved across power cycles
1846 but they aren't. */
1847 s->smart_enabled = 1;
1848 s->smart_autosave = 1;
1849 s->smart_errors = 0;
1850 s->smart_selftest_count = 0;
1f56e32a 1851 if (kind == IDE_CD) {
0e49de52 1852 bdrv_set_dev_ops(bs, &ide_cd_block_ops, s);
7b6f9300 1853 bdrv_set_buffer_alignment(bs, 2048);
7aa9c811 1854 } else {
98f28ad7
MA
1855 if (!bdrv_is_inserted(s->bs)) {
1856 error_report("Device needs media, but drive is empty");
1857 return -1;
1858 }
7aa9c811
MA
1859 if (bdrv_is_read_only(bs)) {
1860 error_report("Can't use a read-only drive");
1861 return -1;
1862 }
88804180 1863 }
f8b6cc00 1864 if (serial) {
6ced55a5
MA
1865 strncpy(s->drive_serial_str, serial, sizeof(s->drive_serial_str));
1866 } else {
88804180
GH
1867 snprintf(s->drive_serial_str, sizeof(s->drive_serial_str),
1868 "QM%05d", s->drive_serial);
870111c8 1869 }
47c06340
GH
1870 if (version) {
1871 pstrcpy(s->version, sizeof(s->version), version);
1872 } else {
1873 pstrcpy(s->version, sizeof(s->version), QEMU_VERSION);
1874 }
40a6238a 1875
88804180 1876 ide_reset(s);
50fb1900 1877 bdrv_iostatus_enable(bs);
c4d74df7 1878 return 0;
88804180
GH
1879}
1880
57234ee4 1881static void ide_init1(IDEBus *bus, int unit)
d459da0e
MA
1882{
1883 static int drive_serial = 1;
1884 IDEState *s = &bus->ifs[unit];
1885
1886 s->bus = bus;
1887 s->unit = unit;
1888 s->drive_serial = drive_serial++;
1b2adf28 1889 /* we need at least 2k alignment for accessing CDROMs using O_DIRECT */
50641c5c 1890 s->io_buffer_total_len = IDE_DMA_BUF_SECTORS*512 + 4;
c925400b
KW
1891 s->io_buffer = qemu_memalign(2048, s->io_buffer_total_len);
1892 memset(s->io_buffer, 0, s->io_buffer_total_len);
1893
d459da0e 1894 s->smart_selftest_data = qemu_blockalign(s->bs, 512);
c925400b
KW
1895 memset(s->smart_selftest_data, 0, 512);
1896
74475455 1897 s->sector_write_timer = qemu_new_timer_ns(vm_clock,
d459da0e 1898 ide_sector_write_timer_cb, s);
57234ee4
MA
1899}
1900
40a6238a
AG
1901static void ide_nop_start(IDEDMA *dma, IDEState *s,
1902 BlockDriverCompletionFunc *cb)
1903{
1904}
1905
1906static int ide_nop(IDEDMA *dma)
1907{
1908 return 0;
1909}
1910
1911static int ide_nop_int(IDEDMA *dma, int x)
1912{
1913 return 0;
1914}
1915
1dfb4dd9 1916static void ide_nop_restart(void *opaque, int x, RunState y)
40a6238a
AG
1917{
1918}
1919
1920static const IDEDMAOps ide_dma_nop_ops = {
1921 .start_dma = ide_nop_start,
1922 .start_transfer = ide_nop,
1923 .prepare_buf = ide_nop_int,
1924 .rw_buf = ide_nop_int,
1925 .set_unit = ide_nop_int,
1926 .add_status = ide_nop_int,
1927 .set_inactive = ide_nop,
1928 .restart_cb = ide_nop_restart,
1929 .reset = ide_nop,
1930};
1931
1932static IDEDMA ide_dma_nop = {
1933 .ops = &ide_dma_nop_ops,
1934 .aiocb = NULL,
1935};
1936
57234ee4
MA
1937void ide_init2(IDEBus *bus, qemu_irq irq)
1938{
1939 int i;
1940
1941 for(i = 0; i < 2; i++) {
1942 ide_init1(bus, i);
1943 ide_reset(&bus->ifs[i]);
870111c8 1944 }
57234ee4 1945 bus->irq = irq;
40a6238a 1946 bus->dma = &ide_dma_nop;
d459da0e
MA
1947}
1948
57234ee4
MA
1949/* TODO convert users to qdev and remove */
1950void ide_init2_with_non_qdev_drives(IDEBus *bus, DriveInfo *hd0,
1951 DriveInfo *hd1, qemu_irq irq)
5391d806 1952{
88804180 1953 int i;
57234ee4 1954 DriveInfo *dinfo;
5391d806 1955
caed8802 1956 for(i = 0; i < 2; i++) {
57234ee4
MA
1957 dinfo = i == 0 ? hd0 : hd1;
1958 ide_init1(bus, i);
1959 if (dinfo) {
1f56e32a 1960 if (ide_init_drive(&bus->ifs[i], dinfo->bdrv,
95b5edcd 1961 dinfo->media_cd ? IDE_CD : IDE_HD, NULL,
c4d74df7
MA
1962 *dinfo->serial ? dinfo->serial : NULL) < 0) {
1963 error_report("Can't set up IDE drive %s", dinfo->id);
1964 exit(1);
1965 }
fa879d62 1966 bdrv_attach_dev_nofail(dinfo->bdrv, &bus->ifs[i]);
57234ee4
MA
1967 } else {
1968 ide_reset(&bus->ifs[i]);
1969 }
5391d806 1970 }
9cdd03a7 1971 bus->irq = irq;
40a6238a 1972 bus->dma = &ide_dma_nop;
69b91039
FB
1973}
1974
4a91d3b3
RH
1975static const MemoryRegionPortio ide_portio_list[] = {
1976 { 0, 8, 1, .read = ide_ioport_read, .write = ide_ioport_write },
1977 { 0, 2, 2, .read = ide_data_readw, .write = ide_data_writew },
1978 { 0, 4, 4, .read = ide_data_readl, .write = ide_data_writel },
1979 PORTIO_END_OF_LIST(),
1980};
1981
1982static const MemoryRegionPortio ide_portio2_list[] = {
1983 { 0, 1, 1, .read = ide_status_read, .write = ide_cmd_write },
1984 PORTIO_END_OF_LIST(),
1985};
1986
1987void ide_init_ioport(IDEBus *bus, ISADevice *dev, int iobase, int iobase2)
69b91039 1988{
4a91d3b3
RH
1989 /* ??? Assume only ISA and PCI configurations, and that the PCI-ISA
1990 bridge has been setup properly to always register with ISA. */
1991 isa_register_portio_list(dev, iobase, ide_portio_list, bus, "ide");
1992
caed8802 1993 if (iobase2) {
4a91d3b3 1994 isa_register_portio_list(dev, iobase2, ide_portio2_list, bus, "ide");
5391d806 1995 }
5391d806 1996}
69b91039 1997
37159f13 1998static bool is_identify_set(void *opaque, int version_id)
aa941b94 1999{
37159f13
JQ
2000 IDEState *s = opaque;
2001
2002 return s->identify_set != 0;
2003}
2004
50641c5c
JQ
2005static EndTransferFunc* transfer_end_table[] = {
2006 ide_sector_read,
2007 ide_sector_write,
2008 ide_transfer_stop,
2009 ide_atapi_cmd_reply_end,
2010 ide_atapi_cmd,
2011 ide_dummy_transfer_stop,
2012};
2013
2014static int transfer_end_table_idx(EndTransferFunc *fn)
2015{
2016 int i;
2017
2018 for (i = 0; i < ARRAY_SIZE(transfer_end_table); i++)
2019 if (transfer_end_table[i] == fn)
2020 return i;
2021
2022 return -1;
2023}
2024
37159f13 2025static int ide_drive_post_load(void *opaque, int version_id)
aa941b94 2026{
37159f13
JQ
2027 IDEState *s = opaque;
2028
2029 if (version_id < 3) {
67cc61e4 2030 if (s->sense_key == UNIT_ATTENTION &&
37159f13 2031 s->asc == ASC_MEDIUM_MAY_HAVE_CHANGED) {
93c8cfd9 2032 s->cdrom_changed = 1;
37159f13 2033 }
93c8cfd9 2034 }
37159f13 2035 return 0;
aa941b94
AZ
2036}
2037
50641c5c
JQ
2038static int ide_drive_pio_post_load(void *opaque, int version_id)
2039{
2040 IDEState *s = opaque;
2041
fb60105d 2042 if (s->end_transfer_fn_idx >= ARRAY_SIZE(transfer_end_table)) {
50641c5c
JQ
2043 return -EINVAL;
2044 }
2045 s->end_transfer_func = transfer_end_table[s->end_transfer_fn_idx];
2046 s->data_ptr = s->io_buffer + s->cur_io_buffer_offset;
2047 s->data_end = s->data_ptr + s->cur_io_buffer_len;
2048
2049 return 0;
2050}
2051
2052static void ide_drive_pio_pre_save(void *opaque)
2053{
2054 IDEState *s = opaque;
2055 int idx;
2056
2057 s->cur_io_buffer_offset = s->data_ptr - s->io_buffer;
2058 s->cur_io_buffer_len = s->data_end - s->data_ptr;
2059
2060 idx = transfer_end_table_idx(s->end_transfer_func);
2061 if (idx == -1) {
2062 fprintf(stderr, "%s: invalid end_transfer_func for DRQ_STAT\n",
2063 __func__);
2064 s->end_transfer_fn_idx = 2;
2065 } else {
2066 s->end_transfer_fn_idx = idx;
2067 }
2068}
2069
2070static bool ide_drive_pio_state_needed(void *opaque)
2071{
2072 IDEState *s = opaque;
2073
fdc650d7
KW
2074 return ((s->status & DRQ_STAT) != 0)
2075 || (s->bus->error_status & BM_STATUS_PIO_RETRY);
50641c5c
JQ
2076}
2077
db118fe7
MA
2078static int ide_tray_state_post_load(void *opaque, int version_id)
2079{
2080 IDEState *s = opaque;
2081
2082 bdrv_eject(s->bs, s->tray_open);
2083 bdrv_lock_medium(s->bs, s->tray_locked);
2084 return 0;
2085}
2086
2087static bool ide_tray_state_needed(void *opaque)
2088{
2089 IDEState *s = opaque;
2090
2091 return s->tray_open || s->tray_locked;
2092}
2093
996faf1a
AS
2094static bool ide_atapi_gesn_needed(void *opaque)
2095{
2096 IDEState *s = opaque;
2097
2098 return s->events.new_media || s->events.eject_request;
2099}
2100
def93791
KW
2101static bool ide_error_needed(void *opaque)
2102{
2103 IDEBus *bus = opaque;
2104
2105 return (bus->error_status != 0);
2106}
2107
996faf1a 2108/* Fields for GET_EVENT_STATUS_NOTIFICATION ATAPI command */
656fbeff 2109static const VMStateDescription vmstate_ide_atapi_gesn_state = {
996faf1a
AS
2110 .name ="ide_drive/atapi/gesn_state",
2111 .version_id = 1,
2112 .minimum_version_id = 1,
2113 .minimum_version_id_old = 1,
2114 .fields = (VMStateField []) {
2115 VMSTATE_BOOL(events.new_media, IDEState),
2116 VMSTATE_BOOL(events.eject_request, IDEState),
0754f9ec 2117 VMSTATE_END_OF_LIST()
996faf1a
AS
2118 }
2119};
2120
db118fe7
MA
2121static const VMStateDescription vmstate_ide_tray_state = {
2122 .name = "ide_drive/tray_state",
2123 .version_id = 1,
2124 .minimum_version_id = 1,
2125 .minimum_version_id_old = 1,
2126 .post_load = ide_tray_state_post_load,
2127 .fields = (VMStateField[]) {
2128 VMSTATE_BOOL(tray_open, IDEState),
2129 VMSTATE_BOOL(tray_locked, IDEState),
2130 VMSTATE_END_OF_LIST()
2131 }
2132};
2133
656fbeff 2134static const VMStateDescription vmstate_ide_drive_pio_state = {
50641c5c
JQ
2135 .name = "ide_drive/pio_state",
2136 .version_id = 1,
2137 .minimum_version_id = 1,
2138 .minimum_version_id_old = 1,
2139 .pre_save = ide_drive_pio_pre_save,
2140 .post_load = ide_drive_pio_post_load,
2141 .fields = (VMStateField []) {
2142 VMSTATE_INT32(req_nb_sectors, IDEState),
2143 VMSTATE_VARRAY_INT32(io_buffer, IDEState, io_buffer_total_len, 1,
2144 vmstate_info_uint8, uint8_t),
2145 VMSTATE_INT32(cur_io_buffer_offset, IDEState),
2146 VMSTATE_INT32(cur_io_buffer_len, IDEState),
2147 VMSTATE_UINT8(end_transfer_fn_idx, IDEState),
2148 VMSTATE_INT32(elementary_transfer_size, IDEState),
2149 VMSTATE_INT32(packet_transfer_size, IDEState),
2150 VMSTATE_END_OF_LIST()
2151 }
2152};
2153
37159f13
JQ
2154const VMStateDescription vmstate_ide_drive = {
2155 .name = "ide_drive",
3abb6260 2156 .version_id = 3,
37159f13
JQ
2157 .minimum_version_id = 0,
2158 .minimum_version_id_old = 0,
2159 .post_load = ide_drive_post_load,
2160 .fields = (VMStateField []) {
2161 VMSTATE_INT32(mult_sectors, IDEState),
2162 VMSTATE_INT32(identify_set, IDEState),
2163 VMSTATE_BUFFER_TEST(identify_data, IDEState, is_identify_set),
2164 VMSTATE_UINT8(feature, IDEState),
2165 VMSTATE_UINT8(error, IDEState),
2166 VMSTATE_UINT32(nsector, IDEState),
2167 VMSTATE_UINT8(sector, IDEState),
2168 VMSTATE_UINT8(lcyl, IDEState),
2169 VMSTATE_UINT8(hcyl, IDEState),
2170 VMSTATE_UINT8(hob_feature, IDEState),
2171 VMSTATE_UINT8(hob_sector, IDEState),
2172 VMSTATE_UINT8(hob_nsector, IDEState),
2173 VMSTATE_UINT8(hob_lcyl, IDEState),
2174 VMSTATE_UINT8(hob_hcyl, IDEState),
2175 VMSTATE_UINT8(select, IDEState),
2176 VMSTATE_UINT8(status, IDEState),
2177 VMSTATE_UINT8(lba48, IDEState),
2178 VMSTATE_UINT8(sense_key, IDEState),
2179 VMSTATE_UINT8(asc, IDEState),
2180 VMSTATE_UINT8_V(cdrom_changed, IDEState, 3),
37159f13 2181 VMSTATE_END_OF_LIST()
50641c5c
JQ
2182 },
2183 .subsections = (VMStateSubsection []) {
2184 {
2185 .vmsd = &vmstate_ide_drive_pio_state,
2186 .needed = ide_drive_pio_state_needed,
db118fe7
MA
2187 }, {
2188 .vmsd = &vmstate_ide_tray_state,
2189 .needed = ide_tray_state_needed,
996faf1a
AS
2190 }, {
2191 .vmsd = &vmstate_ide_atapi_gesn_state,
2192 .needed = ide_atapi_gesn_needed,
50641c5c
JQ
2193 }, {
2194 /* empty */
2195 }
37159f13
JQ
2196 }
2197};
2198
656fbeff 2199static const VMStateDescription vmstate_ide_error_status = {
def93791
KW
2200 .name ="ide_bus/error",
2201 .version_id = 1,
2202 .minimum_version_id = 1,
2203 .minimum_version_id_old = 1,
2204 .fields = (VMStateField []) {
2205 VMSTATE_INT32(error_status, IDEBus),
2206 VMSTATE_END_OF_LIST()
2207 }
2208};
2209
6521dc62
JQ
2210const VMStateDescription vmstate_ide_bus = {
2211 .name = "ide_bus",
2212 .version_id = 1,
2213 .minimum_version_id = 1,
2214 .minimum_version_id_old = 1,
2215 .fields = (VMStateField []) {
2216 VMSTATE_UINT8(cmd, IDEBus),
2217 VMSTATE_UINT8(unit, IDEBus),
2218 VMSTATE_END_OF_LIST()
def93791
KW
2219 },
2220 .subsections = (VMStateSubsection []) {
2221 {
2222 .vmsd = &vmstate_ide_error_status,
2223 .needed = ide_error_needed,
2224 }, {
2225 /* empty */
2226 }
6521dc62
JQ
2227 }
2228};
75717903
IY
2229
2230void ide_drive_get(DriveInfo **hd, int max_bus)
2231{
2232 int i;
2233
2234 if (drive_get_max_bus(IF_IDE) >= max_bus) {
2235 fprintf(stderr, "qemu: too many IDE bus: %d\n", max_bus);
2236 exit(1);
2237 }
2238
2239 for(i = 0; i < max_bus * MAX_IDE_DEVS; i++) {
2240 hd[i] = drive_get(IF_IDE, i / MAX_IDE_DEVS, i % MAX_IDE_DEVS);
2241 }
2242}