]> git.proxmox.com Git - qemu.git/blame - hw/ide/core.c
block: bdrv_aio_* do not return NULL
[qemu.git] / hw / ide / core.c
CommitLineData
5391d806 1/*
38cdea7c 2 * QEMU IDE disk and CD/DVD-ROM Emulator
5fafdf24 3 *
5391d806 4 * Copyright (c) 2003 Fabrice Bellard
201a51fc 5 * Copyright (c) 2006 Openedhand Ltd.
5fafdf24 6 *
5391d806
FB
7 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
24 */
59f2a787
GH
25#include <hw/hw.h>
26#include <hw/pc.h>
27#include <hw/pci.h>
4a91d3b3 28#include <hw/isa.h>
c4d74df7 29#include "qemu-error.h"
87ecb68b
PB
30#include "qemu-timer.h"
31#include "sysemu.h"
1fb8648d 32#include "dma.h"
2446333c 33#include "blockdev.h"
d1a0739d 34#include "block_int.h"
59f2a787
GH
35
36#include <hw/ide/internal.h>
e8b54394 37
b93af93d
BW
38/* These values were based on a Seagate ST3500418AS but have been modified
39 to make more sense in QEMU */
40static const int smart_attributes[][12] = {
41 /* id, flags, hflags, val, wrst, raw (6 bytes), threshold */
42 /* raw read error rate*/
43 { 0x01, 0x03, 0x00, 0x64, 0x64, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x06},
44 /* spin up */
45 { 0x03, 0x03, 0x00, 0x64, 0x64, 0x10, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
46 /* start stop count */
47 { 0x04, 0x02, 0x00, 0x64, 0x64, 0x64, 0x00, 0x00, 0x00, 0x00, 0x00, 0x14},
48 /* remapped sectors */
49 { 0x05, 0x03, 0x00, 0x64, 0x64, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x24},
50 /* power on hours */
51 { 0x09, 0x03, 0x00, 0x64, 0x64, 0x01, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
52 /* power cycle count */
53 { 0x0c, 0x03, 0x00, 0x64, 0x64, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
54 /* airflow-temperature-celsius */
55 { 190, 0x03, 0x00, 0x45, 0x45, 0x1f, 0x00, 0x1f, 0x1f, 0x00, 0x00, 0x32},
56 /* end of list */
57 { 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00}
e8b54394
BW
58};
59
ce4b6522 60static int ide_handle_rw_error(IDEState *s, int error, int op);
40c4ed3f 61static void ide_dummy_transfer_stop(IDEState *s);
98087450 62
5391d806
FB
63static void padstr(char *str, const char *src, int len)
64{
65 int i, v;
66 for(i = 0; i < len; i++) {
67 if (*src)
68 v = *src++;
69 else
70 v = ' ';
69b34976 71 str[i^1] = v;
5391d806
FB
72 }
73}
74
67b915a5
FB
75static void put_le16(uint16_t *p, unsigned int v)
76{
0c4ad8dc 77 *p = cpu_to_le16(v);
67b915a5
FB
78}
79
5391d806
FB
80static void ide_identify(IDEState *s)
81{
82 uint16_t *p;
83 unsigned int oldsize;
d353fb72 84 IDEDevice *dev = s->unit ? s->bus->slave : s->bus->master;
5391d806 85
94458802
FB
86 if (s->identify_set) {
87 memcpy(s->io_buffer, s->identify_data, sizeof(s->identify_data));
88 return;
89 }
90
5391d806
FB
91 memset(s->io_buffer, 0, 512);
92 p = (uint16_t *)s->io_buffer;
67b915a5 93 put_le16(p + 0, 0x0040);
5fafdf24 94 put_le16(p + 1, s->cylinders);
67b915a5
FB
95 put_le16(p + 3, s->heads);
96 put_le16(p + 4, 512 * s->sectors); /* XXX: retired, remove ? */
97 put_le16(p + 5, 512); /* XXX: retired, remove ? */
5fafdf24 98 put_le16(p + 6, s->sectors);
fa879c64 99 padstr((char *)(p + 10), s->drive_serial_str, 20); /* serial number */
67b915a5
FB
100 put_le16(p + 20, 3); /* XXX: retired, remove ? */
101 put_le16(p + 21, 512); /* cache size in sectors */
102 put_le16(p + 22, 4); /* ecc bytes */
47c06340 103 padstr((char *)(p + 23), s->version, 8); /* firmware version */
60fe76f3 104 padstr((char *)(p + 27), "QEMU HARDDISK", 40); /* model */
3b46e624 105#if MAX_MULT_SECTORS > 1
67b915a5 106 put_le16(p + 47, 0x8000 | MAX_MULT_SECTORS);
5391d806 107#endif
67b915a5 108 put_le16(p + 48, 1); /* dword I/O */
94458802 109 put_le16(p + 49, (1 << 11) | (1 << 9) | (1 << 8)); /* DMA and LBA supported */
67b915a5
FB
110 put_le16(p + 51, 0x200); /* PIO transfer cycle */
111 put_le16(p + 52, 0x200); /* DMA transfer cycle */
94458802 112 put_le16(p + 53, 1 | (1 << 1) | (1 << 2)); /* words 54-58,64-70,88 are valid */
67b915a5
FB
113 put_le16(p + 54, s->cylinders);
114 put_le16(p + 55, s->heads);
115 put_le16(p + 56, s->sectors);
5391d806 116 oldsize = s->cylinders * s->heads * s->sectors;
67b915a5
FB
117 put_le16(p + 57, oldsize);
118 put_le16(p + 58, oldsize >> 16);
5391d806 119 if (s->mult_sectors)
67b915a5
FB
120 put_le16(p + 59, 0x100 | s->mult_sectors);
121 put_le16(p + 60, s->nb_sectors);
122 put_le16(p + 61, s->nb_sectors >> 16);
d1b5c20d 123 put_le16(p + 62, 0x07); /* single word dma0-2 supported */
94458802 124 put_le16(p + 63, 0x07); /* mdma0-2 supported */
79d1d331 125 put_le16(p + 64, 0x03); /* pio3-4 supported */
94458802
FB
126 put_le16(p + 65, 120);
127 put_le16(p + 66, 120);
128 put_le16(p + 67, 120);
129 put_le16(p + 68, 120);
d353fb72
CH
130 if (dev && dev->conf.discard_granularity) {
131 put_le16(p + 69, (1 << 14)); /* determinate TRIM behavior */
132 }
ccf0fd8b
RE
133
134 if (s->ncq_queues) {
135 put_le16(p + 75, s->ncq_queues - 1);
136 /* NCQ supported */
137 put_le16(p + 76, (1 << 8));
138 }
139
94458802
FB
140 put_le16(p + 80, 0xf0); /* ata3 -> ata6 supported */
141 put_le16(p + 81, 0x16); /* conforms to ata5 */
a58b8d54
CH
142 /* 14=NOP supported, 5=WCACHE supported, 0=SMART supported */
143 put_le16(p + 82, (1 << 14) | (1 << 5) | 1);
c2ff060f
FB
144 /* 13=flush_cache_ext,12=flush_cache,10=lba48 */
145 put_le16(p + 83, (1 << 14) | (1 << 13) | (1 <<12) | (1 << 10));
e8b54394
BW
146 /* 14=set to 1, 1=SMART self test, 0=SMART error logging */
147 put_le16(p + 84, (1 << 14) | 0);
e900a7b7
CH
148 /* 14 = NOP supported, 5=WCACHE enabled, 0=SMART feature set enabled */
149 if (bdrv_enable_write_cache(s->bs))
150 put_le16(p + 85, (1 << 14) | (1 << 5) | 1);
151 else
152 put_le16(p + 85, (1 << 14) | 1);
c2ff060f
FB
153 /* 13=flush_cache_ext,12=flush_cache,10=lba48 */
154 put_le16(p + 86, (1 << 14) | (1 << 13) | (1 <<12) | (1 << 10));
e8b54394
BW
155 /* 14=set to 1, 1=smart self test, 0=smart error logging */
156 put_le16(p + 87, (1 << 14) | 0);
94458802
FB
157 put_le16(p + 88, 0x3f | (1 << 13)); /* udma5 set and supported */
158 put_le16(p + 93, 1 | (1 << 14) | 0x2000);
c2ff060f
FB
159 put_le16(p + 100, s->nb_sectors);
160 put_le16(p + 101, s->nb_sectors >> 16);
161 put_le16(p + 102, s->nb_sectors >> 32);
162 put_le16(p + 103, s->nb_sectors >> 48);
d353fb72 163
57dac7ef
MA
164 if (dev && dev->conf.physical_block_size)
165 put_le16(p + 106, 0x6000 | get_physical_block_exp(&dev->conf));
d353fb72
CH
166 if (dev && dev->conf.discard_granularity) {
167 put_le16(p + 169, 1); /* TRIM support */
168 }
94458802
FB
169
170 memcpy(s->identify_data, p, sizeof(s->identify_data));
171 s->identify_set = 1;
5391d806
FB
172}
173
174static void ide_atapi_identify(IDEState *s)
175{
176 uint16_t *p;
177
94458802
FB
178 if (s->identify_set) {
179 memcpy(s->io_buffer, s->identify_data, sizeof(s->identify_data));
180 return;
181 }
182
5391d806
FB
183 memset(s->io_buffer, 0, 512);
184 p = (uint16_t *)s->io_buffer;
185 /* Removable CDROM, 50us response, 12 byte packets */
67b915a5 186 put_le16(p + 0, (2 << 14) | (5 << 8) | (1 << 7) | (2 << 5) | (0 << 0));
fa879c64 187 padstr((char *)(p + 10), s->drive_serial_str, 20); /* serial number */
67b915a5
FB
188 put_le16(p + 20, 3); /* buffer type */
189 put_le16(p + 21, 512); /* cache size in sectors */
190 put_le16(p + 22, 4); /* ecc bytes */
47c06340 191 padstr((char *)(p + 23), s->version, 8); /* firmware version */
38cdea7c 192 padstr((char *)(p + 27), "QEMU DVD-ROM", 40); /* model */
67b915a5 193 put_le16(p + 48, 1); /* dword I/O (XXX: should not be set on CDROM) */
8ccad811
FB
194#ifdef USE_DMA_CDROM
195 put_le16(p + 49, 1 << 9 | 1 << 8); /* DMA and LBA supported */
196 put_le16(p + 53, 7); /* words 64-70, 54-58, 88 valid */
d1b5c20d 197 put_le16(p + 62, 7); /* single word dma0-2 supported */
8ccad811 198 put_le16(p + 63, 7); /* mdma0-2 supported */
8ccad811 199#else
67b915a5
FB
200 put_le16(p + 49, 1 << 9); /* LBA supported, no DMA */
201 put_le16(p + 53, 3); /* words 64-70, 54-58 valid */
202 put_le16(p + 63, 0x103); /* DMA modes XXX: may be incorrect */
8ccad811 203#endif
79d1d331 204 put_le16(p + 64, 3); /* pio3-4 supported */
67b915a5
FB
205 put_le16(p + 65, 0xb4); /* minimum DMA multiword tx cycle time */
206 put_le16(p + 66, 0xb4); /* recommended DMA multiword tx cycle time */
207 put_le16(p + 67, 0x12c); /* minimum PIO cycle time without flow control */
208 put_le16(p + 68, 0xb4); /* minimum PIO cycle time with IORDY flow control */
94458802 209
67b915a5
FB
210 put_le16(p + 71, 30); /* in ns */
211 put_le16(p + 72, 30); /* in ns */
5391d806 212
1bdaa28d
AG
213 if (s->ncq_queues) {
214 put_le16(p + 75, s->ncq_queues - 1);
215 /* NCQ supported */
216 put_le16(p + 76, (1 << 8));
217 }
218
67b915a5 219 put_le16(p + 80, 0x1e); /* support up to ATA/ATAPI-4 */
8ccad811
FB
220#ifdef USE_DMA_CDROM
221 put_le16(p + 88, 0x3f | (1 << 13)); /* udma5 set and supported */
222#endif
94458802
FB
223 memcpy(s->identify_data, p, sizeof(s->identify_data));
224 s->identify_set = 1;
5391d806
FB
225}
226
201a51fc
AZ
227static void ide_cfata_identify(IDEState *s)
228{
229 uint16_t *p;
230 uint32_t cur_sec;
201a51fc
AZ
231
232 p = (uint16_t *) s->identify_data;
233 if (s->identify_set)
234 goto fill_buffer;
235
236 memset(p, 0, sizeof(s->identify_data));
237
238 cur_sec = s->cylinders * s->heads * s->sectors;
239
240 put_le16(p + 0, 0x848a); /* CF Storage Card signature */
241 put_le16(p + 1, s->cylinders); /* Default cylinders */
242 put_le16(p + 3, s->heads); /* Default heads */
243 put_le16(p + 6, s->sectors); /* Default sectors per track */
244 put_le16(p + 7, s->nb_sectors >> 16); /* Sectors per card */
245 put_le16(p + 8, s->nb_sectors); /* Sectors per card */
fa879c64 246 padstr((char *)(p + 10), s->drive_serial_str, 20); /* serial number */
201a51fc 247 put_le16(p + 22, 0x0004); /* ECC bytes */
47c06340 248 padstr((char *) (p + 23), s->version, 8); /* Firmware Revision */
60fe76f3 249 padstr((char *) (p + 27), "QEMU MICRODRIVE", 40);/* Model number */
201a51fc
AZ
250#if MAX_MULT_SECTORS > 1
251 put_le16(p + 47, 0x8000 | MAX_MULT_SECTORS);
252#else
253 put_le16(p + 47, 0x0000);
254#endif
255 put_le16(p + 49, 0x0f00); /* Capabilities */
256 put_le16(p + 51, 0x0002); /* PIO cycle timing mode */
257 put_le16(p + 52, 0x0001); /* DMA cycle timing mode */
258 put_le16(p + 53, 0x0003); /* Translation params valid */
259 put_le16(p + 54, s->cylinders); /* Current cylinders */
260 put_le16(p + 55, s->heads); /* Current heads */
261 put_le16(p + 56, s->sectors); /* Current sectors */
262 put_le16(p + 57, cur_sec); /* Current capacity */
263 put_le16(p + 58, cur_sec >> 16); /* Current capacity */
264 if (s->mult_sectors) /* Multiple sector setting */
265 put_le16(p + 59, 0x100 | s->mult_sectors);
266 put_le16(p + 60, s->nb_sectors); /* Total LBA sectors */
267 put_le16(p + 61, s->nb_sectors >> 16); /* Total LBA sectors */
268 put_le16(p + 63, 0x0203); /* Multiword DMA capability */
269 put_le16(p + 64, 0x0001); /* Flow Control PIO support */
270 put_le16(p + 65, 0x0096); /* Min. Multiword DMA cycle */
271 put_le16(p + 66, 0x0096); /* Rec. Multiword DMA cycle */
272 put_le16(p + 68, 0x00b4); /* Min. PIO cycle time */
273 put_le16(p + 82, 0x400c); /* Command Set supported */
274 put_le16(p + 83, 0x7068); /* Command Set supported */
275 put_le16(p + 84, 0x4000); /* Features supported */
276 put_le16(p + 85, 0x000c); /* Command Set enabled */
277 put_le16(p + 86, 0x7044); /* Command Set enabled */
278 put_le16(p + 87, 0x4000); /* Features enabled */
279 put_le16(p + 91, 0x4060); /* Current APM level */
280 put_le16(p + 129, 0x0002); /* Current features option */
281 put_le16(p + 130, 0x0005); /* Reassigned sectors */
282 put_le16(p + 131, 0x0001); /* Initial power mode */
283 put_le16(p + 132, 0x0000); /* User signature */
284 put_le16(p + 160, 0x8100); /* Power requirement */
285 put_le16(p + 161, 0x8001); /* CF command set */
286
287 s->identify_set = 1;
288
289fill_buffer:
290 memcpy(s->io_buffer, p, sizeof(s->identify_data));
291}
292
5391d806
FB
293static void ide_set_signature(IDEState *s)
294{
295 s->select &= 0xf0; /* clear head */
296 /* put signature */
297 s->nsector = 1;
298 s->sector = 1;
cd8722bb 299 if (s->drive_kind == IDE_CD) {
5391d806
FB
300 s->lcyl = 0x14;
301 s->hcyl = 0xeb;
302 } else if (s->bs) {
303 s->lcyl = 0;
304 s->hcyl = 0;
305 } else {
306 s->lcyl = 0xff;
307 s->hcyl = 0xff;
308 }
309}
310
d353fb72
CH
311typedef struct TrimAIOCB {
312 BlockDriverAIOCB common;
313 QEMUBH *bh;
314 int ret;
315} TrimAIOCB;
316
317static void trim_aio_cancel(BlockDriverAIOCB *acb)
318{
319 TrimAIOCB *iocb = container_of(acb, TrimAIOCB, common);
320
321 qemu_bh_delete(iocb->bh);
322 iocb->bh = NULL;
323 qemu_aio_release(iocb);
324}
325
326static AIOPool trim_aio_pool = {
327 .aiocb_size = sizeof(TrimAIOCB),
328 .cancel = trim_aio_cancel,
329};
330
331static void ide_trim_bh_cb(void *opaque)
332{
333 TrimAIOCB *iocb = opaque;
334
335 iocb->common.cb(iocb->common.opaque, iocb->ret);
336
337 qemu_bh_delete(iocb->bh);
338 iocb->bh = NULL;
339
340 qemu_aio_release(iocb);
341}
342
343BlockDriverAIOCB *ide_issue_trim(BlockDriverState *bs,
344 int64_t sector_num, QEMUIOVector *qiov, int nb_sectors,
345 BlockDriverCompletionFunc *cb, void *opaque)
346{
347 TrimAIOCB *iocb;
348 int i, j, ret;
349
350 iocb = qemu_aio_get(&trim_aio_pool, bs, cb, opaque);
351 iocb->bh = qemu_bh_new(ide_trim_bh_cb, iocb);
352 iocb->ret = 0;
353
354 for (j = 0; j < qiov->niov; j++) {
355 uint64_t *buffer = qiov->iov[j].iov_base;
356
357 for (i = 0; i < qiov->iov[j].iov_len / 8; i++) {
358 /* 6-byte LBA + 2-byte range per entry */
359 uint64_t entry = le64_to_cpu(buffer[i]);
360 uint64_t sector = entry & 0x0000ffffffffffffULL;
361 uint16_t count = entry >> 48;
362
363 if (count == 0) {
364 break;
365 }
366
367 ret = bdrv_discard(bs, sector, count);
368 if (!iocb->ret) {
369 iocb->ret = ret;
370 }
371 }
372 }
373
374 qemu_bh_schedule(iocb->bh);
375
376 return &iocb->common;
377}
378
5391d806
FB
379static inline void ide_abort_command(IDEState *s)
380{
381 s->status = READY_STAT | ERR_STAT;
382 s->error = ABRT_ERR;
383}
384
5391d806 385/* prepare data transfer and tell what to do after */
33231e0e
KW
386void ide_transfer_start(IDEState *s, uint8_t *buf, int size,
387 EndTransferFunc *end_transfer_func)
5391d806
FB
388{
389 s->end_transfer_func = end_transfer_func;
390 s->data_ptr = buf;
391 s->data_end = buf + size;
40a6238a 392 if (!(s->status & ERR_STAT)) {
7603d156 393 s->status |= DRQ_STAT;
40a6238a
AG
394 }
395 s->bus->dma->ops->start_transfer(s->bus->dma);
5391d806
FB
396}
397
33231e0e 398void ide_transfer_stop(IDEState *s)
5391d806
FB
399{
400 s->end_transfer_func = ide_transfer_stop;
401 s->data_ptr = s->io_buffer;
402 s->data_end = s->io_buffer;
403 s->status &= ~DRQ_STAT;
404}
405
356721ae 406int64_t ide_get_sector(IDEState *s)
5391d806
FB
407{
408 int64_t sector_num;
409 if (s->select & 0x40) {
410 /* lba */
c2ff060f
FB
411 if (!s->lba48) {
412 sector_num = ((s->select & 0x0f) << 24) | (s->hcyl << 16) |
413 (s->lcyl << 8) | s->sector;
414 } else {
415 sector_num = ((int64_t)s->hob_hcyl << 40) |
416 ((int64_t) s->hob_lcyl << 32) |
417 ((int64_t) s->hob_sector << 24) |
418 ((int64_t) s->hcyl << 16) |
419 ((int64_t) s->lcyl << 8) | s->sector;
420 }
5391d806
FB
421 } else {
422 sector_num = ((s->hcyl << 8) | s->lcyl) * s->heads * s->sectors +
c2ff060f 423 (s->select & 0x0f) * s->sectors + (s->sector - 1);
5391d806
FB
424 }
425 return sector_num;
426}
427
356721ae 428void ide_set_sector(IDEState *s, int64_t sector_num)
5391d806
FB
429{
430 unsigned int cyl, r;
431 if (s->select & 0x40) {
c2ff060f
FB
432 if (!s->lba48) {
433 s->select = (s->select & 0xf0) | (sector_num >> 24);
434 s->hcyl = (sector_num >> 16);
435 s->lcyl = (sector_num >> 8);
436 s->sector = (sector_num);
437 } else {
438 s->sector = sector_num;
439 s->lcyl = sector_num >> 8;
440 s->hcyl = sector_num >> 16;
441 s->hob_sector = sector_num >> 24;
442 s->hob_lcyl = sector_num >> 32;
443 s->hob_hcyl = sector_num >> 40;
444 }
5391d806
FB
445 } else {
446 cyl = sector_num / (s->heads * s->sectors);
447 r = sector_num % (s->heads * s->sectors);
448 s->hcyl = cyl >> 8;
449 s->lcyl = cyl;
1b8eb456 450 s->select = (s->select & 0xf0) | ((r / s->sectors) & 0x0f);
5391d806
FB
451 s->sector = (r % s->sectors) + 1;
452 }
453}
454
e162cfb0
AZ
455static void ide_rw_error(IDEState *s) {
456 ide_abort_command(s);
9cdd03a7 457 ide_set_irq(s->bus);
e162cfb0
AZ
458}
459
40a6238a 460void ide_sector_read(IDEState *s)
5391d806
FB
461{
462 int64_t sector_num;
463 int ret, n;
464
465 s->status = READY_STAT | SEEK_STAT;
a136e5a8 466 s->error = 0; /* not needed by IDE spec, but needed by Windows */
5391d806
FB
467 sector_num = ide_get_sector(s);
468 n = s->nsector;
469 if (n == 0) {
470 /* no more sector to read from disk */
471 ide_transfer_stop(s);
472 } else {
473#if defined(DEBUG_IDE)
18c5f8ea 474 printf("read sector=%" PRId64 "\n", sector_num);
5391d806
FB
475#endif
476 if (n > s->req_nb_sectors)
477 n = s->req_nb_sectors;
a597e79c
CH
478
479 bdrv_acct_start(s->bs, &s->acct, n * BDRV_SECTOR_SIZE, BDRV_ACCT_READ);
5391d806 480 ret = bdrv_read(s->bs, sector_num, s->io_buffer, n);
a597e79c 481 bdrv_acct_done(s->bs, &s->acct);
e162cfb0 482 if (ret != 0) {
ce4b6522
KW
483 if (ide_handle_rw_error(s, -ret,
484 BM_STATUS_PIO_RETRY | BM_STATUS_RETRY_READ))
485 {
486 return;
487 }
e162cfb0 488 }
5391d806 489 ide_transfer_start(s, s->io_buffer, 512 * n, ide_sector_read);
9cdd03a7 490 ide_set_irq(s->bus);
5391d806
FB
491 ide_set_sector(s, sector_num + n);
492 s->nsector -= n;
493 }
494}
495
7aea4412
AL
496static void dma_buf_commit(IDEState *s, int is_write)
497{
1fb8648d 498 qemu_sglist_destroy(&s->sg);
7aea4412
AL
499}
500
33231e0e 501void ide_set_inactive(IDEState *s)
8337606d 502{
40a6238a
AG
503 s->bus->dma->aiocb = NULL;
504 s->bus->dma->ops->set_inactive(s->bus->dma);
8337606d
KW
505}
506
356721ae 507void ide_dma_error(IDEState *s)
e162cfb0
AZ
508{
509 ide_transfer_stop(s);
510 s->error = ABRT_ERR;
511 s->status = READY_STAT | ERR_STAT;
40a6238a 512 ide_set_inactive(s);
9cdd03a7 513 ide_set_irq(s->bus);
e162cfb0
AZ
514}
515
ce4b6522 516static int ide_handle_rw_error(IDEState *s, int error, int op)
428c5705 517{
ce4b6522 518 int is_read = (op & BM_STATUS_RETRY_READ);
abd7f68d 519 BlockErrorAction action = bdrv_get_on_error(s->bs, is_read);
428c5705 520
7ad7e3c3
LC
521 if (action == BLOCK_ERR_IGNORE) {
522 bdrv_mon_event(s->bs, BDRV_ACTION_IGNORE, is_read);
428c5705 523 return 0;
7ad7e3c3 524 }
428c5705
AL
525
526 if ((error == ENOSPC && action == BLOCK_ERR_STOP_ENOSPC)
527 || action == BLOCK_ERR_STOP_ANY) {
40a6238a 528 s->bus->dma->ops->set_unit(s->bus->dma, s->unit);
def93791 529 s->bus->error_status = op;
7ad7e3c3 530 bdrv_mon_event(s->bs, BDRV_ACTION_STOP, is_read);
0461d5a6 531 vm_stop(RUN_STATE_IO_ERROR);
50fb1900 532 bdrv_iostatus_set_err(s->bs, error);
428c5705 533 } else {
ce4b6522 534 if (op & BM_STATUS_DMA_RETRY) {
7aea4412 535 dma_buf_commit(s, 0);
428c5705 536 ide_dma_error(s);
7aea4412 537 } else {
428c5705 538 ide_rw_error(s);
7aea4412 539 }
7ad7e3c3 540 bdrv_mon_event(s->bs, BDRV_ACTION_REPORT, is_read);
428c5705
AL
541 }
542
543 return 1;
544}
545
cd369c46 546void ide_dma_cb(void *opaque, int ret)
98087450 547{
40a6238a 548 IDEState *s = opaque;
8ccad811
FB
549 int n;
550 int64_t sector_num;
551
c641483f 552handle_rw_error:
e162cfb0 553 if (ret < 0) {
cd369c46
CH
554 int op = BM_STATUS_DMA_RETRY;
555
4e1e0051 556 if (s->dma_cmd == IDE_DMA_READ)
cd369c46 557 op |= BM_STATUS_RETRY_READ;
d353fb72
CH
558 else if (s->dma_cmd == IDE_DMA_TRIM)
559 op |= BM_STATUS_RETRY_TRIM;
560
cd369c46 561 if (ide_handle_rw_error(s, -ret, op)) {
ce4b6522
KW
562 return;
563 }
e162cfb0
AZ
564 }
565
8ccad811
FB
566 n = s->io_buffer_size >> 9;
567 sector_num = ide_get_sector(s);
568 if (n > 0) {
4e1e0051 569 dma_buf_commit(s, ide_cmd_is_read(s));
8ccad811
FB
570 sector_num += n;
571 ide_set_sector(s, sector_num);
572 s->nsector -= n;
8ccad811
FB
573 }
574
575 /* end of transfer ? */
576 if (s->nsector == 0) {
98087450 577 s->status = READY_STAT | SEEK_STAT;
9cdd03a7 578 ide_set_irq(s->bus);
cd369c46 579 goto eot;
98087450 580 }
8ccad811
FB
581
582 /* launch next transfer */
583 n = s->nsector;
596bb44d 584 s->io_buffer_index = 0;
8ccad811 585 s->io_buffer_size = n * 512;
4e1e0051 586 if (s->bus->dma->ops->prepare_buf(s->bus->dma, ide_cmd_is_read(s)) == 0) {
69c38b8f
KW
587 /* The PRDs were too short. Reset the Active bit, but don't raise an
588 * interrupt. */
7aea4412 589 goto eot;
69c38b8f 590 }
cd369c46 591
8ccad811 592#ifdef DEBUG_AIO
4e1e0051
CH
593 printf("ide_dma_cb: sector_num=%" PRId64 " n=%d, cmd_cmd=%d\n",
594 sector_num, n, s->dma_cmd);
8ccad811 595#endif
cd369c46 596
4e1e0051
CH
597 switch (s->dma_cmd) {
598 case IDE_DMA_READ:
cd369c46
CH
599 s->bus->dma->aiocb = dma_bdrv_read(s->bs, &s->sg, sector_num,
600 ide_dma_cb, s);
4e1e0051
CH
601 break;
602 case IDE_DMA_WRITE:
cd369c46
CH
603 s->bus->dma->aiocb = dma_bdrv_write(s->bs, &s->sg, sector_num,
604 ide_dma_cb, s);
4e1e0051 605 break;
d353fb72
CH
606 case IDE_DMA_TRIM:
607 s->bus->dma->aiocb = dma_bdrv_io(s->bs, &s->sg, sector_num,
bbca72c6 608 ide_issue_trim, ide_dma_cb, s, true);
d353fb72 609 break;
cd369c46 610 }
c641483f
CH
611
612 if (!s->bus->dma->aiocb) {
613 ret = -1;
614 goto handle_rw_error;
615 }
cd369c46
CH
616 return;
617
618eot:
a597e79c
CH
619 if (s->dma_cmd == IDE_DMA_READ || s->dma_cmd == IDE_DMA_WRITE) {
620 bdrv_acct_done(s->bs, &s->acct);
621 }
622 ide_set_inactive(s);
98087450
FB
623}
624
4e1e0051 625static void ide_sector_start_dma(IDEState *s, enum ide_dma_cmd dma_cmd)
98087450 626{
8ccad811 627 s->status = READY_STAT | SEEK_STAT | DRQ_STAT | BUSY_STAT;
98087450
FB
628 s->io_buffer_index = 0;
629 s->io_buffer_size = 0;
4e1e0051 630 s->dma_cmd = dma_cmd;
a597e79c
CH
631
632 switch (dma_cmd) {
633 case IDE_DMA_READ:
634 bdrv_acct_start(s->bs, &s->acct, s->nsector * BDRV_SECTOR_SIZE,
635 BDRV_ACCT_READ);
636 break;
637 case IDE_DMA_WRITE:
638 bdrv_acct_start(s->bs, &s->acct, s->nsector * BDRV_SECTOR_SIZE,
639 BDRV_ACCT_WRITE);
640 break;
641 default:
642 break;
643 }
644
cd369c46 645 s->bus->dma->ops->start_dma(s->bus->dma, s, ide_dma_cb);
98087450
FB
646}
647
a09db21f
FB
648static void ide_sector_write_timer_cb(void *opaque)
649{
650 IDEState *s = opaque;
9cdd03a7 651 ide_set_irq(s->bus);
a09db21f
FB
652}
653
40a6238a 654void ide_sector_write(IDEState *s)
5391d806
FB
655{
656 int64_t sector_num;
31c2a146 657 int ret, n, n1;
5391d806
FB
658
659 s->status = READY_STAT | SEEK_STAT;
660 sector_num = ide_get_sector(s);
661#if defined(DEBUG_IDE)
18c5f8ea 662 printf("write sector=%" PRId64 "\n", sector_num);
5391d806
FB
663#endif
664 n = s->nsector;
665 if (n > s->req_nb_sectors)
666 n = s->req_nb_sectors;
a597e79c
CH
667
668 bdrv_acct_start(s->bs, &s->acct, n * BDRV_SECTOR_SIZE, BDRV_ACCT_READ);
31c2a146 669 ret = bdrv_write(s->bs, sector_num, s->io_buffer, n);
a597e79c 670 bdrv_acct_done(s->bs, &s->acct);
428c5705 671
e162cfb0 672 if (ret != 0) {
ce4b6522 673 if (ide_handle_rw_error(s, -ret, BM_STATUS_PIO_RETRY))
428c5705 674 return;
e162cfb0
AZ
675 }
676
5391d806
FB
677 s->nsector -= n;
678 if (s->nsector == 0) {
292eef5a 679 /* no more sectors to write */
5391d806
FB
680 ide_transfer_stop(s);
681 } else {
682 n1 = s->nsector;
683 if (n1 > s->req_nb_sectors)
684 n1 = s->req_nb_sectors;
685 ide_transfer_start(s, s->io_buffer, 512 * n1, ide_sector_write);
686 }
687 ide_set_sector(s, sector_num + n);
3b46e624 688
31c2a146
TS
689 if (win2k_install_hack && ((++s->irq_count % 16) == 0)) {
690 /* It seems there is a bug in the Windows 2000 installer HDD
691 IDE driver which fills the disk with empty logs when the
692 IDE write IRQ comes too early. This hack tries to correct
693 that at the expense of slower write performances. Use this
694 option _only_ to install Windows 2000. You must disable it
695 for normal use. */
f7736b91 696 qemu_mod_timer(s->sector_write_timer,
74475455 697 qemu_get_clock_ns(vm_clock) + (get_ticks_per_sec() / 1000));
f7736b91 698 } else {
9cdd03a7 699 ide_set_irq(s->bus);
31c2a146 700 }
5391d806
FB
701}
702
b0484ae4
CH
703static void ide_flush_cb(void *opaque, int ret)
704{
705 IDEState *s = opaque;
706
e2bcadad
KW
707 if (ret < 0) {
708 /* XXX: What sector number to set here? */
709 if (ide_handle_rw_error(s, -ret, BM_STATUS_RETRY_FLUSH)) {
710 return;
711 }
712 }
b0484ae4 713
a597e79c 714 bdrv_acct_done(s->bs, &s->acct);
b0484ae4
CH
715 s->status = READY_STAT | SEEK_STAT;
716 ide_set_irq(s->bus);
717}
718
40a6238a 719void ide_flush_cache(IDEState *s)
6bcb1a79 720{
b2df7531 721 if (s->bs == NULL) {
6bcb1a79 722 ide_flush_cb(s, 0);
b2df7531
KW
723 return;
724 }
725
a597e79c 726 bdrv_acct_start(s->bs, &s->acct, 0, BDRV_ACCT_FLUSH);
ad54ae80 727 bdrv_aio_flush(s->bs, ide_flush_cb, s);
6bcb1a79
KW
728}
729
201a51fc
AZ
730static void ide_cfata_metadata_inquiry(IDEState *s)
731{
732 uint16_t *p;
733 uint32_t spd;
734
735 p = (uint16_t *) s->io_buffer;
736 memset(p, 0, 0x200);
737 spd = ((s->mdata_size - 1) >> 9) + 1;
738
739 put_le16(p + 0, 0x0001); /* Data format revision */
740 put_le16(p + 1, 0x0000); /* Media property: silicon */
741 put_le16(p + 2, s->media_changed); /* Media status */
742 put_le16(p + 3, s->mdata_size & 0xffff); /* Capacity in bytes (low) */
743 put_le16(p + 4, s->mdata_size >> 16); /* Capacity in bytes (high) */
744 put_le16(p + 5, spd & 0xffff); /* Sectors per device (low) */
745 put_le16(p + 6, spd >> 16); /* Sectors per device (high) */
746}
747
748static void ide_cfata_metadata_read(IDEState *s)
749{
750 uint16_t *p;
751
752 if (((s->hcyl << 16) | s->lcyl) << 9 > s->mdata_size + 2) {
753 s->status = ERR_STAT;
754 s->error = ABRT_ERR;
755 return;
756 }
757
758 p = (uint16_t *) s->io_buffer;
759 memset(p, 0, 0x200);
760
761 put_le16(p + 0, s->media_changed); /* Media status */
762 memcpy(p + 1, s->mdata_storage + (((s->hcyl << 16) | s->lcyl) << 9),
763 MIN(MIN(s->mdata_size - (((s->hcyl << 16) | s->lcyl) << 9),
764 s->nsector << 9), 0x200 - 2));
765}
766
767static void ide_cfata_metadata_write(IDEState *s)
768{
769 if (((s->hcyl << 16) | s->lcyl) << 9 > s->mdata_size + 2) {
770 s->status = ERR_STAT;
771 s->error = ABRT_ERR;
772 return;
773 }
774
775 s->media_changed = 0;
776
777 memcpy(s->mdata_storage + (((s->hcyl << 16) | s->lcyl) << 9),
778 s->io_buffer + 2,
779 MIN(MIN(s->mdata_size - (((s->hcyl << 16) | s->lcyl) << 9),
780 s->nsector << 9), 0x200 - 2));
781}
782
bd491d6a 783/* called when the inserted state of the media has changed */
7d4b4ba5 784static void ide_cd_change_cb(void *opaque, bool load)
bd491d6a
TS
785{
786 IDEState *s = opaque;
96b8f136 787 uint64_t nb_sectors;
bd491d6a 788
25ad22bc 789 s->tray_open = !load;
bd491d6a
TS
790 bdrv_get_geometry(s->bs, &nb_sectors);
791 s->nb_sectors = nb_sectors;
9118e7f0 792
4b9b7092
AS
793 /*
794 * First indicate to the guest that a CD has been removed. That's
795 * done on the next command the guest sends us.
796 *
67cc61e4 797 * Then we set UNIT_ATTENTION, by which the guest will
4b9b7092
AS
798 * detect a new CD in the drive. See ide_atapi_cmd() for details.
799 */
93c8cfd9 800 s->cdrom_changed = 1;
996faf1a 801 s->events.new_media = true;
2df0a3a3
PB
802 s->events.eject_request = false;
803 ide_set_irq(s->bus);
804}
805
806static void ide_cd_eject_request_cb(void *opaque, bool force)
807{
808 IDEState *s = opaque;
809
810 s->events.eject_request = true;
811 if (force) {
812 s->tray_locked = false;
813 }
9cdd03a7 814 ide_set_irq(s->bus);
bd491d6a
TS
815}
816
c2ff060f
FB
817static void ide_cmd_lba48_transform(IDEState *s, int lba48)
818{
819 s->lba48 = lba48;
820
821 /* handle the 'magic' 0 nsector count conversion here. to avoid
822 * fiddling with the rest of the read logic, we just store the
823 * full sector count in ->nsector and ignore ->hob_nsector from now
824 */
825 if (!s->lba48) {
826 if (!s->nsector)
827 s->nsector = 256;
828 } else {
829 if (!s->nsector && !s->hob_nsector)
830 s->nsector = 65536;
831 else {
832 int lo = s->nsector;
833 int hi = s->hob_nsector;
834
835 s->nsector = (hi << 8) | lo;
836 }
837 }
838}
839
bcbdc4d3 840static void ide_clear_hob(IDEBus *bus)
c2ff060f
FB
841{
842 /* any write clears HOB high bit of device control register */
bcbdc4d3
GH
843 bus->ifs[0].select &= ~(1 << 7);
844 bus->ifs[1].select &= ~(1 << 7);
c2ff060f
FB
845}
846
356721ae 847void ide_ioport_write(void *opaque, uint32_t addr, uint32_t val)
caed8802 848{
bcbdc4d3 849 IDEBus *bus = opaque;
5391d806
FB
850
851#ifdef DEBUG_IDE
852 printf("IDE: write addr=0x%x val=0x%02x\n", addr, val);
853#endif
c2ff060f 854
5391d806 855 addr &= 7;
fcdd25ab
AL
856
857 /* ignore writes to command block while busy with previous command */
bcbdc4d3 858 if (addr != 7 && (idebus_active_if(bus)->status & (BUSY_STAT|DRQ_STAT)))
fcdd25ab
AL
859 return;
860
5391d806
FB
861 switch(addr) {
862 case 0:
863 break;
864 case 1:
bcbdc4d3 865 ide_clear_hob(bus);
c45c3d00 866 /* NOTE: data is written to the two drives */
bcbdc4d3
GH
867 bus->ifs[0].hob_feature = bus->ifs[0].feature;
868 bus->ifs[1].hob_feature = bus->ifs[1].feature;
869 bus->ifs[0].feature = val;
870 bus->ifs[1].feature = val;
5391d806
FB
871 break;
872 case 2:
bcbdc4d3
GH
873 ide_clear_hob(bus);
874 bus->ifs[0].hob_nsector = bus->ifs[0].nsector;
875 bus->ifs[1].hob_nsector = bus->ifs[1].nsector;
876 bus->ifs[0].nsector = val;
877 bus->ifs[1].nsector = val;
5391d806
FB
878 break;
879 case 3:
bcbdc4d3
GH
880 ide_clear_hob(bus);
881 bus->ifs[0].hob_sector = bus->ifs[0].sector;
882 bus->ifs[1].hob_sector = bus->ifs[1].sector;
883 bus->ifs[0].sector = val;
884 bus->ifs[1].sector = val;
5391d806
FB
885 break;
886 case 4:
bcbdc4d3
GH
887 ide_clear_hob(bus);
888 bus->ifs[0].hob_lcyl = bus->ifs[0].lcyl;
889 bus->ifs[1].hob_lcyl = bus->ifs[1].lcyl;
890 bus->ifs[0].lcyl = val;
891 bus->ifs[1].lcyl = val;
5391d806
FB
892 break;
893 case 5:
bcbdc4d3
GH
894 ide_clear_hob(bus);
895 bus->ifs[0].hob_hcyl = bus->ifs[0].hcyl;
896 bus->ifs[1].hob_hcyl = bus->ifs[1].hcyl;
897 bus->ifs[0].hcyl = val;
898 bus->ifs[1].hcyl = val;
5391d806
FB
899 break;
900 case 6:
c2ff060f 901 /* FIXME: HOB readback uses bit 7 */
bcbdc4d3
GH
902 bus->ifs[0].select = (val & ~0x10) | 0xa0;
903 bus->ifs[1].select = (val | 0x10) | 0xa0;
5391d806 904 /* select drive */
bcbdc4d3 905 bus->unit = (val >> 4) & 1;
5391d806
FB
906 break;
907 default:
908 case 7:
909 /* command */
7cff87ff
AG
910 ide_exec_cmd(bus, val);
911 break;
912 }
913}
914
844505b1
MA
915#define HD_OK (1u << IDE_HD)
916#define CD_OK (1u << IDE_CD)
917#define CFA_OK (1u << IDE_CFATA)
918#define HD_CFA_OK (HD_OK | CFA_OK)
919#define ALL_OK (HD_OK | CD_OK | CFA_OK)
920
921/* See ACS-2 T13/2015-D Table B.2 Command codes */
922static const uint8_t ide_cmd_table[0x100] = {
923 /* NOP not implemented, mandatory for CD */
924 [CFA_REQ_EXT_ERROR_CODE] = CFA_OK,
925 [WIN_DSM] = ALL_OK,
926 [WIN_DEVICE_RESET] = CD_OK,
3cfc2269 927 [WIN_RECAL] = HD_CFA_OK,
844505b1
MA
928 [WIN_READ] = ALL_OK,
929 [WIN_READ_ONCE] = ALL_OK,
3cfc2269
MA
930 [WIN_READ_EXT] = HD_CFA_OK,
931 [WIN_READDMA_EXT] = HD_CFA_OK,
932 [WIN_READ_NATIVE_MAX_EXT] = HD_CFA_OK,
933 [WIN_MULTREAD_EXT] = HD_CFA_OK,
934 [WIN_WRITE] = HD_CFA_OK,
935 [WIN_WRITE_ONCE] = HD_CFA_OK,
936 [WIN_WRITE_EXT] = HD_CFA_OK,
937 [WIN_WRITEDMA_EXT] = HD_CFA_OK,
938 [CFA_WRITE_SECT_WO_ERASE] = CFA_OK,
939 [WIN_MULTWRITE_EXT] = HD_CFA_OK,
940 [WIN_WRITE_VERIFY] = HD_CFA_OK,
941 [WIN_VERIFY] = HD_CFA_OK,
942 [WIN_VERIFY_ONCE] = HD_CFA_OK,
943 [WIN_VERIFY_EXT] = HD_CFA_OK,
844505b1
MA
944 [WIN_SEEK] = HD_CFA_OK,
945 [CFA_TRANSLATE_SECTOR] = CFA_OK,
946 [WIN_DIAGNOSE] = ALL_OK,
3cfc2269 947 [WIN_SPECIFY] = HD_CFA_OK,
844505b1
MA
948 [WIN_STANDBYNOW2] = ALL_OK,
949 [WIN_IDLEIMMEDIATE2] = ALL_OK,
950 [WIN_STANDBY2] = ALL_OK,
951 [WIN_SETIDLE2] = ALL_OK,
952 [WIN_CHECKPOWERMODE2] = ALL_OK,
953 [WIN_SLEEPNOW2] = ALL_OK,
954 [WIN_PACKETCMD] = CD_OK,
955 [WIN_PIDENTIFY] = CD_OK,
956 [WIN_SMART] = HD_CFA_OK,
957 [CFA_ACCESS_METADATA_STORAGE] = CFA_OK,
958 [CFA_ERASE_SECTORS] = CFA_OK,
3cfc2269
MA
959 [WIN_MULTREAD] = HD_CFA_OK,
960 [WIN_MULTWRITE] = HD_CFA_OK,
961 [WIN_SETMULT] = HD_CFA_OK,
962 [WIN_READDMA] = HD_CFA_OK,
963 [WIN_READDMA_ONCE] = HD_CFA_OK,
964 [WIN_WRITEDMA] = HD_CFA_OK,
965 [WIN_WRITEDMA_ONCE] = HD_CFA_OK,
966 [CFA_WRITE_MULTI_WO_ERASE] = CFA_OK,
844505b1
MA
967 [WIN_STANDBYNOW1] = ALL_OK,
968 [WIN_IDLEIMMEDIATE] = ALL_OK,
969 [WIN_STANDBY] = ALL_OK,
970 [WIN_SETIDLE1] = ALL_OK,
971 [WIN_CHECKPOWERMODE1] = ALL_OK,
972 [WIN_SLEEPNOW1] = ALL_OK,
973 [WIN_FLUSH_CACHE] = ALL_OK,
3cfc2269 974 [WIN_FLUSH_CACHE_EXT] = HD_CFA_OK,
844505b1
MA
975 [WIN_IDENTIFY] = ALL_OK,
976 [WIN_SETFEATURES] = ALL_OK,
977 [IBM_SENSE_CONDITION] = CFA_OK,
978 [CFA_WEAR_LEVEL] = CFA_OK,
979 [WIN_READ_NATIVE_MAX] = ALL_OK,
980};
981
982static bool ide_cmd_permitted(IDEState *s, uint32_t cmd)
983{
984 return cmd < ARRAY_SIZE(ide_cmd_table)
985 && (ide_cmd_table[cmd] & (1u << s->drive_kind));
986}
7cff87ff
AG
987
988void ide_exec_cmd(IDEBus *bus, uint32_t val)
989{
990 IDEState *s;
991 int n;
992 int lba48 = 0;
993
5391d806 994#if defined(DEBUG_IDE)
6ef2ba5e 995 printf("ide: CMD=%02x\n", val);
5391d806 996#endif
6ef2ba5e 997 s = idebus_active_if(bus);
66a0a2cb 998 /* ignore commands to non existent slave */
6ef2ba5e
AG
999 if (s != bus->ifs && !s->bs)
1000 return;
c2ff060f 1001
6ef2ba5e
AG
1002 /* Only DEVICE RESET is allowed while BSY or/and DRQ are set */
1003 if ((s->status & (BUSY_STAT|DRQ_STAT)) && val != WIN_DEVICE_RESET)
1004 return;
fcdd25ab 1005
844505b1
MA
1006 if (!ide_cmd_permitted(s, val)) {
1007 goto abort_cmd;
1008 }
1009
6ef2ba5e 1010 switch(val) {
d353fb72
CH
1011 case WIN_DSM:
1012 switch (s->feature) {
1013 case DSM_TRIM:
1014 if (!s->bs) {
1015 goto abort_cmd;
1016 }
1017 ide_sector_start_dma(s, IDE_DMA_TRIM);
1018 break;
1019 default:
1020 goto abort_cmd;
1021 }
1022 break;
6ef2ba5e
AG
1023 case WIN_IDENTIFY:
1024 if (s->bs && s->drive_kind != IDE_CD) {
1025 if (s->drive_kind != IDE_CFATA)
1026 ide_identify(s);
1027 else
1028 ide_cfata_identify(s);
769bec72 1029 s->status = READY_STAT | SEEK_STAT;
6ef2ba5e
AG
1030 ide_transfer_start(s, s->io_buffer, 512, ide_transfer_stop);
1031 } else {
1032 if (s->drive_kind == IDE_CD) {
1033 ide_set_signature(s);
5391d806 1034 }
6ef2ba5e
AG
1035 ide_abort_command(s);
1036 }
1037 ide_set_irq(s->bus);
1038 break;
1039 case WIN_SPECIFY:
1040 case WIN_RECAL:
1041 s->error = 0;
1042 s->status = READY_STAT | SEEK_STAT;
1043 ide_set_irq(s->bus);
1044 break;
1045 case WIN_SETMULT:
1046 if (s->drive_kind == IDE_CFATA && s->nsector == 0) {
1047 /* Disable Read and Write Multiple */
1048 s->mult_sectors = 0;
41a2b959 1049 s->status = READY_STAT | SEEK_STAT;
6ef2ba5e
AG
1050 } else if ((s->nsector & 0xff) != 0 &&
1051 ((s->nsector & 0xff) > MAX_MULT_SECTORS ||
1052 (s->nsector & (s->nsector - 1)) != 0)) {
1053 ide_abort_command(s);
1054 } else {
1055 s->mult_sectors = s->nsector & 0xff;
1056 s->status = READY_STAT | SEEK_STAT;
1057 }
1058 ide_set_irq(s->bus);
1059 break;
1060 case WIN_VERIFY_EXT:
1061 lba48 = 1;
1062 case WIN_VERIFY:
1063 case WIN_VERIFY_ONCE:
1064 /* do sector number check ? */
1065 ide_cmd_lba48_transform(s, lba48);
1066 s->status = READY_STAT | SEEK_STAT;
1067 ide_set_irq(s->bus);
1068 break;
814839c0 1069 case WIN_READ_EXT:
6ef2ba5e
AG
1070 lba48 = 1;
1071 case WIN_READ:
1072 case WIN_READ_ONCE:
3f76a7c3
MA
1073 if (s->drive_kind == IDE_CD) {
1074 ide_set_signature(s); /* odd, but ATA4 8.27.5.2 requires it */
6ef2ba5e 1075 goto abort_cmd;
3f76a7c3 1076 }
6ef2ba5e
AG
1077 ide_cmd_lba48_transform(s, lba48);
1078 s->req_nb_sectors = 1;
1079 ide_sector_read(s);
1080 break;
814839c0 1081 case WIN_WRITE_EXT:
6ef2ba5e
AG
1082 lba48 = 1;
1083 case WIN_WRITE:
1084 case WIN_WRITE_ONCE:
1085 case CFA_WRITE_SECT_WO_ERASE:
1086 case WIN_WRITE_VERIFY:
1087 ide_cmd_lba48_transform(s, lba48);
1088 s->error = 0;
1089 s->status = SEEK_STAT | READY_STAT;
1090 s->req_nb_sectors = 1;
1091 ide_transfer_start(s, s->io_buffer, 512, ide_sector_write);
1092 s->media_changed = 1;
1093 break;
814839c0 1094 case WIN_MULTREAD_EXT:
6ef2ba5e
AG
1095 lba48 = 1;
1096 case WIN_MULTREAD:
1097 if (!s->mult_sectors)
1098 goto abort_cmd;
1099 ide_cmd_lba48_transform(s, lba48);
1100 s->req_nb_sectors = s->mult_sectors;
1101 ide_sector_read(s);
1102 break;
1103 case WIN_MULTWRITE_EXT:
1104 lba48 = 1;
1105 case WIN_MULTWRITE:
1106 case CFA_WRITE_MULTI_WO_ERASE:
1107 if (!s->mult_sectors)
1108 goto abort_cmd;
1109 ide_cmd_lba48_transform(s, lba48);
1110 s->error = 0;
1111 s->status = SEEK_STAT | READY_STAT;
1112 s->req_nb_sectors = s->mult_sectors;
1113 n = s->nsector;
1114 if (n > s->req_nb_sectors)
1115 n = s->req_nb_sectors;
1116 ide_transfer_start(s, s->io_buffer, 512 * n, ide_sector_write);
1117 s->media_changed = 1;
1118 break;
814839c0 1119 case WIN_READDMA_EXT:
6ef2ba5e
AG
1120 lba48 = 1;
1121 case WIN_READDMA:
1122 case WIN_READDMA_ONCE:
1123 if (!s->bs)
1124 goto abort_cmd;
1125 ide_cmd_lba48_transform(s, lba48);
4e1e0051 1126 ide_sector_start_dma(s, IDE_DMA_READ);
6ef2ba5e 1127 break;
814839c0 1128 case WIN_WRITEDMA_EXT:
6ef2ba5e
AG
1129 lba48 = 1;
1130 case WIN_WRITEDMA:
1131 case WIN_WRITEDMA_ONCE:
1132 if (!s->bs)
1133 goto abort_cmd;
1134 ide_cmd_lba48_transform(s, lba48);
4e1e0051 1135 ide_sector_start_dma(s, IDE_DMA_WRITE);
6ef2ba5e
AG
1136 s->media_changed = 1;
1137 break;
1138 case WIN_READ_NATIVE_MAX_EXT:
1139 lba48 = 1;
1140 case WIN_READ_NATIVE_MAX:
1141 ide_cmd_lba48_transform(s, lba48);
1142 ide_set_sector(s, s->nb_sectors - 1);
1143 s->status = READY_STAT | SEEK_STAT;
1144 ide_set_irq(s->bus);
1145 break;
1146 case WIN_CHECKPOWERMODE1:
1147 case WIN_CHECKPOWERMODE2:
b93af93d 1148 s->error = 0;
6ef2ba5e
AG
1149 s->nsector = 0xff; /* device active or idle */
1150 s->status = READY_STAT | SEEK_STAT;
1151 ide_set_irq(s->bus);
1152 break;
1153 case WIN_SETFEATURES:
1154 if (!s->bs)
1155 goto abort_cmd;
1156 /* XXX: valid for CDROM ? */
1157 switch(s->feature) {
1158 case 0xcc: /* reverting to power-on defaults enable */
1159 case 0x66: /* reverting to power-on defaults disable */
1160 case 0x02: /* write cache enable */
1161 case 0x82: /* write cache disable */
1162 case 0xaa: /* read look-ahead enable */
1163 case 0x55: /* read look-ahead disable */
1164 case 0x05: /* set advanced power management mode */
1165 case 0x85: /* disable advanced power management mode */
1166 case 0x69: /* NOP */
1167 case 0x67: /* NOP */
1168 case 0x96: /* NOP */
1169 case 0x9a: /* NOP */
1170 case 0x42: /* enable Automatic Acoustic Mode */
1171 case 0xc2: /* disable Automatic Acoustic Mode */
41a2b959 1172 s->status = READY_STAT | SEEK_STAT;
9cdd03a7 1173 ide_set_irq(s->bus);
a136e5a8 1174 break;
6ef2ba5e 1175 case 0x03: { /* set transfer mode */
94458802 1176 uint8_t val = s->nsector & 0x07;
6ef2ba5e 1177 uint16_t *identify_data = (uint16_t *)s->identify_data;
94458802
FB
1178
1179 switch (s->nsector >> 3) {
6ef2ba5e
AG
1180 case 0x00: /* pio default */
1181 case 0x01: /* pio mode */
96c35ceb
JQ
1182 put_le16(identify_data + 62,0x07);
1183 put_le16(identify_data + 63,0x07);
1184 put_le16(identify_data + 88,0x3f);
d1b5c20d 1185 break;
6ef2ba5e 1186 case 0x02: /* sigle word dma mode*/
96c35ceb
JQ
1187 put_le16(identify_data + 62,0x07 | (1 << (val + 8)));
1188 put_le16(identify_data + 63,0x07);
1189 put_le16(identify_data + 88,0x3f);
94458802 1190 break;
6ef2ba5e 1191 case 0x04: /* mdma mode */
96c35ceb
JQ
1192 put_le16(identify_data + 62,0x07);
1193 put_le16(identify_data + 63,0x07 | (1 << (val + 8)));
1194 put_le16(identify_data + 88,0x3f);
94458802 1195 break;
6ef2ba5e 1196 case 0x08: /* udma mode */
96c35ceb
JQ
1197 put_le16(identify_data + 62,0x07);
1198 put_le16(identify_data + 63,0x07);
1199 put_le16(identify_data + 88,0x3f | (1 << (val + 8)));
94458802 1200 break;
6ef2ba5e 1201 default:
94458802
FB
1202 goto abort_cmd;
1203 }
4fbfcd6d 1204 s->status = READY_STAT | SEEK_STAT;
9cdd03a7 1205 ide_set_irq(s->bus);
4fbfcd6d 1206 break;
6ef2ba5e
AG
1207 }
1208 default:
1209 goto abort_cmd;
1210 }
1211 break;
1212 case WIN_FLUSH_CACHE:
1213 case WIN_FLUSH_CACHE_EXT:
1214 ide_flush_cache(s);
1215 break;
1216 case WIN_STANDBY:
1217 case WIN_STANDBY2:
1218 case WIN_STANDBYNOW1:
1219 case WIN_STANDBYNOW2:
1220 case WIN_IDLEIMMEDIATE:
1d4316d3 1221 case WIN_IDLEIMMEDIATE2:
6ef2ba5e
AG
1222 case WIN_SETIDLE1:
1223 case WIN_SETIDLE2:
1224 case WIN_SLEEPNOW1:
1225 case WIN_SLEEPNOW2:
1226 s->status = READY_STAT;
1227 ide_set_irq(s->bus);
1228 break;
1229 case WIN_SEEK:
6ef2ba5e
AG
1230 /* XXX: Check that seek is within bounds */
1231 s->status = READY_STAT | SEEK_STAT;
1232 ide_set_irq(s->bus);
1233 break;
1234 /* ATAPI commands */
1235 case WIN_PIDENTIFY:
844505b1
MA
1236 ide_atapi_identify(s);
1237 s->status = READY_STAT | SEEK_STAT;
1238 ide_transfer_start(s, s->io_buffer, 512, ide_transfer_stop);
6ef2ba5e
AG
1239 ide_set_irq(s->bus);
1240 break;
1241 case WIN_DIAGNOSE:
1242 ide_set_signature(s);
1243 if (s->drive_kind == IDE_CD)
1244 s->status = 0; /* ATAPI spec (v6) section 9.10 defines packet
1245 * devices to return a clear status register
1246 * with READY_STAT *not* set. */
1247 else
41a2b959 1248 s->status = READY_STAT | SEEK_STAT;
6ef2ba5e
AG
1249 s->error = 0x01; /* Device 0 passed, Device 1 passed or not
1250 * present.
1251 */
1252 ide_set_irq(s->bus);
1253 break;
1d4316d3 1254 case WIN_DEVICE_RESET:
6ef2ba5e
AG
1255 ide_set_signature(s);
1256 s->status = 0x00; /* NOTE: READY is _not_ set */
1257 s->error = 0x01;
1258 break;
1259 case WIN_PACKETCMD:
6ef2ba5e
AG
1260 /* overlapping commands not supported */
1261 if (s->feature & 0x02)
1262 goto abort_cmd;
1263 s->status = READY_STAT | SEEK_STAT;
1264 s->atapi_dma = s->feature & 1;
1265 s->nsector = 1;
1266 ide_transfer_start(s, s->io_buffer, ATAPI_PACKET_SIZE,
1267 ide_atapi_cmd);
1268 break;
1269 /* CF-ATA commands */
1270 case CFA_REQ_EXT_ERROR_CODE:
6ef2ba5e
AG
1271 s->error = 0x09; /* miscellaneous error */
1272 s->status = READY_STAT | SEEK_STAT;
1273 ide_set_irq(s->bus);
1274 break;
1275 case CFA_ERASE_SECTORS:
1276 case CFA_WEAR_LEVEL:
6ef2ba5e
AG
1277 if (val == CFA_WEAR_LEVEL)
1278 s->nsector = 0;
1279 if (val == CFA_ERASE_SECTORS)
1280 s->media_changed = 1;
1281 s->error = 0x00;
1282 s->status = READY_STAT | SEEK_STAT;
1283 ide_set_irq(s->bus);
1284 break;
1285 case CFA_TRANSLATE_SECTOR:
6ef2ba5e
AG
1286 s->error = 0x00;
1287 s->status = READY_STAT | SEEK_STAT;
1288 memset(s->io_buffer, 0, 0x200);
1289 s->io_buffer[0x00] = s->hcyl; /* Cyl MSB */
1290 s->io_buffer[0x01] = s->lcyl; /* Cyl LSB */
1291 s->io_buffer[0x02] = s->select; /* Head */
1292 s->io_buffer[0x03] = s->sector; /* Sector */
1293 s->io_buffer[0x04] = ide_get_sector(s) >> 16; /* LBA MSB */
1294 s->io_buffer[0x05] = ide_get_sector(s) >> 8; /* LBA */
1295 s->io_buffer[0x06] = ide_get_sector(s) >> 0; /* LBA LSB */
1296 s->io_buffer[0x13] = 0x00; /* Erase flag */
1297 s->io_buffer[0x18] = 0x00; /* Hot count */
1298 s->io_buffer[0x19] = 0x00; /* Hot count */
1299 s->io_buffer[0x1a] = 0x01; /* Hot count */
1300 ide_transfer_start(s, s->io_buffer, 0x200, ide_transfer_stop);
1301 ide_set_irq(s->bus);
1302 break;
1303 case CFA_ACCESS_METADATA_STORAGE:
6ef2ba5e
AG
1304 switch (s->feature) {
1305 case 0x02: /* Inquiry Metadata Storage */
1306 ide_cfata_metadata_inquiry(s);
201a51fc 1307 break;
6ef2ba5e
AG
1308 case 0x03: /* Read Metadata Storage */
1309 ide_cfata_metadata_read(s);
201a51fc 1310 break;
6ef2ba5e
AG
1311 case 0x04: /* Write Metadata Storage */
1312 ide_cfata_metadata_write(s);
201a51fc 1313 break;
6ef2ba5e
AG
1314 default:
1315 goto abort_cmd;
1316 }
1317 ide_transfer_start(s, s->io_buffer, 0x200, ide_transfer_stop);
1318 s->status = 0x00; /* NOTE: READY is _not_ set */
1319 ide_set_irq(s->bus);
1320 break;
1321 case IBM_SENSE_CONDITION:
6ef2ba5e
AG
1322 switch (s->feature) {
1323 case 0x01: /* sense temperature in device */
1324 s->nsector = 0x50; /* +20 C */
201a51fc 1325 break;
6ef2ba5e
AG
1326 default:
1327 goto abort_cmd;
1328 }
1329 s->status = READY_STAT | SEEK_STAT;
1330 ide_set_irq(s->bus);
1331 break;
e8b54394 1332
814839c0 1333 case WIN_SMART:
6ef2ba5e 1334 if (s->hcyl != 0xc2 || s->lcyl != 0x4f)
e8b54394 1335 goto abort_cmd;
6ef2ba5e 1336 if (!s->smart_enabled && s->feature != SMART_ENABLE)
e8b54394 1337 goto abort_cmd;
6ef2ba5e
AG
1338 switch (s->feature) {
1339 case SMART_DISABLE:
e8b54394
BW
1340 s->smart_enabled = 0;
1341 s->status = READY_STAT | SEEK_STAT;
9cdd03a7 1342 ide_set_irq(s->bus);
e8b54394 1343 break;
6ef2ba5e 1344 case SMART_ENABLE:
e8b54394
BW
1345 s->smart_enabled = 1;
1346 s->status = READY_STAT | SEEK_STAT;
9cdd03a7 1347 ide_set_irq(s->bus);
e8b54394 1348 break;
6ef2ba5e 1349 case SMART_ATTR_AUTOSAVE:
e8b54394
BW
1350 switch (s->sector) {
1351 case 0x00:
6ef2ba5e
AG
1352 s->smart_autosave = 0;
1353 break;
e8b54394 1354 case 0xf1:
6ef2ba5e
AG
1355 s->smart_autosave = 1;
1356 break;
e8b54394 1357 default:
6ef2ba5e 1358 goto abort_cmd;
e8b54394
BW
1359 }
1360 s->status = READY_STAT | SEEK_STAT;
9cdd03a7 1361 ide_set_irq(s->bus);
e8b54394 1362 break;
6ef2ba5e 1363 case SMART_STATUS:
e8b54394 1364 if (!s->smart_errors) {
6ef2ba5e
AG
1365 s->hcyl = 0xc2;
1366 s->lcyl = 0x4f;
e8b54394 1367 } else {
6ef2ba5e
AG
1368 s->hcyl = 0x2c;
1369 s->lcyl = 0xf4;
e8b54394
BW
1370 }
1371 s->status = READY_STAT | SEEK_STAT;
9cdd03a7 1372 ide_set_irq(s->bus);
e8b54394 1373 break;
6ef2ba5e 1374 case SMART_READ_THRESH:
e8b54394
BW
1375 memset(s->io_buffer, 0, 0x200);
1376 s->io_buffer[0] = 0x01; /* smart struct version */
1377 for (n=0; n<30; n++) {
6ef2ba5e 1378 if (smart_attributes[n][0] == 0)
e8b54394 1379 break;
6ef2ba5e 1380 s->io_buffer[2+0+(n*12)] = smart_attributes[n][0];
b93af93d 1381 s->io_buffer[2+1+(n*12)] = smart_attributes[n][11];
e8b54394
BW
1382 }
1383 for (n=0; n<511; n++) /* checksum */
6ef2ba5e 1384 s->io_buffer[511] += s->io_buffer[n];
e8b54394
BW
1385 s->io_buffer[511] = 0x100 - s->io_buffer[511];
1386 s->status = READY_STAT | SEEK_STAT;
1387 ide_transfer_start(s, s->io_buffer, 0x200, ide_transfer_stop);
9cdd03a7 1388 ide_set_irq(s->bus);
e8b54394 1389 break;
6ef2ba5e 1390 case SMART_READ_DATA:
e8b54394
BW
1391 memset(s->io_buffer, 0, 0x200);
1392 s->io_buffer[0] = 0x01; /* smart struct version */
1393 for (n=0; n<30; n++) {
b93af93d 1394 if (smart_attributes[n][0] == 0) {
e8b54394 1395 break;
b93af93d
BW
1396 }
1397 int i;
1398 for(i = 0; i < 11; i++) {
1399 s->io_buffer[2+i+(n*12)] = smart_attributes[n][i];
1400 }
e8b54394
BW
1401 }
1402 s->io_buffer[362] = 0x02 | (s->smart_autosave?0x80:0x00);
1403 if (s->smart_selftest_count == 0) {
6ef2ba5e 1404 s->io_buffer[363] = 0;
e8b54394 1405 } else {
6ef2ba5e 1406 s->io_buffer[363] =
e8b54394 1407 s->smart_selftest_data[3 +
6ef2ba5e
AG
1408 (s->smart_selftest_count - 1) *
1409 24];
e8b54394
BW
1410 }
1411 s->io_buffer[364] = 0x20;
1412 s->io_buffer[365] = 0x01;
1413 /* offline data collection capacity: execute + self-test*/
1414 s->io_buffer[367] = (1<<4 | 1<<3 | 1);
1415 s->io_buffer[368] = 0x03; /* smart capability (1) */
1416 s->io_buffer[369] = 0x00; /* smart capability (2) */
1417 s->io_buffer[370] = 0x01; /* error logging supported */
1418 s->io_buffer[372] = 0x02; /* minutes for poll short test */
1419 s->io_buffer[373] = 0x36; /* minutes for poll ext test */
1420 s->io_buffer[374] = 0x01; /* minutes for poll conveyance */
1421
1422 for (n=0; n<511; n++)
6ef2ba5e 1423 s->io_buffer[511] += s->io_buffer[n];
e8b54394
BW
1424 s->io_buffer[511] = 0x100 - s->io_buffer[511];
1425 s->status = READY_STAT | SEEK_STAT;
1426 ide_transfer_start(s, s->io_buffer, 0x200, ide_transfer_stop);
9cdd03a7 1427 ide_set_irq(s->bus);
e8b54394 1428 break;
6ef2ba5e 1429 case SMART_READ_LOG:
e8b54394
BW
1430 switch (s->sector) {
1431 case 0x01: /* summary smart error log */
6ef2ba5e
AG
1432 memset(s->io_buffer, 0, 0x200);
1433 s->io_buffer[0] = 0x01;
1434 s->io_buffer[1] = 0x00; /* no error entries */
1435 s->io_buffer[452] = s->smart_errors & 0xff;
1436 s->io_buffer[453] = (s->smart_errors & 0xff00) >> 8;
e8b54394 1437
6ef2ba5e 1438 for (n=0; n<511; n++)
e8b54394 1439 s->io_buffer[511] += s->io_buffer[n];
6ef2ba5e
AG
1440 s->io_buffer[511] = 0x100 - s->io_buffer[511];
1441 break;
e8b54394 1442 case 0x06: /* smart self test log */
6ef2ba5e
AG
1443 memset(s->io_buffer, 0, 0x200);
1444 s->io_buffer[0] = 0x01;
1445 if (s->smart_selftest_count == 0) {
e8b54394 1446 s->io_buffer[508] = 0;
6ef2ba5e 1447 } else {
e8b54394
BW
1448 s->io_buffer[508] = s->smart_selftest_count;
1449 for (n=2; n<506; n++)
6ef2ba5e
AG
1450 s->io_buffer[n] = s->smart_selftest_data[n];
1451 }
1452 for (n=0; n<511; n++)
e8b54394 1453 s->io_buffer[511] += s->io_buffer[n];
6ef2ba5e
AG
1454 s->io_buffer[511] = 0x100 - s->io_buffer[511];
1455 break;
e8b54394 1456 default:
6ef2ba5e 1457 goto abort_cmd;
e8b54394
BW
1458 }
1459 s->status = READY_STAT | SEEK_STAT;
1460 ide_transfer_start(s, s->io_buffer, 0x200, ide_transfer_stop);
9cdd03a7 1461 ide_set_irq(s->bus);
e8b54394 1462 break;
6ef2ba5e 1463 case SMART_EXECUTE_OFFLINE:
e8b54394
BW
1464 switch (s->sector) {
1465 case 0: /* off-line routine */
1466 case 1: /* short self test */
1467 case 2: /* extended self test */
6ef2ba5e
AG
1468 s->smart_selftest_count++;
1469 if(s->smart_selftest_count > 21)
e8b54394 1470 s->smart_selftest_count = 0;
6ef2ba5e
AG
1471 n = 2 + (s->smart_selftest_count - 1) * 24;
1472 s->smart_selftest_data[n] = s->sector;
1473 s->smart_selftest_data[n+1] = 0x00; /* OK and finished */
1474 s->smart_selftest_data[n+2] = 0x34; /* hour count lsb */
1475 s->smart_selftest_data[n+3] = 0x12; /* hour count msb */
1476 s->status = READY_STAT | SEEK_STAT;
1477 ide_set_irq(s->bus);
1478 break;
e8b54394 1479 default:
6ef2ba5e 1480 goto abort_cmd;
e8b54394
BW
1481 }
1482 break;
6ef2ba5e 1483 default:
e8b54394 1484 goto abort_cmd;
6ef2ba5e
AG
1485 }
1486 break;
1487 default:
844505b1 1488 /* should not be reachable */
6ef2ba5e
AG
1489 abort_cmd:
1490 ide_abort_command(s);
1491 ide_set_irq(s->bus);
1492 break;
1493 }
5391d806
FB
1494}
1495
356721ae 1496uint32_t ide_ioport_read(void *opaque, uint32_t addr1)
5391d806 1497{
bcbdc4d3
GH
1498 IDEBus *bus = opaque;
1499 IDEState *s = idebus_active_if(bus);
5391d806 1500 uint32_t addr;
c2ff060f 1501 int ret, hob;
5391d806
FB
1502
1503 addr = addr1 & 7;
c2ff060f
FB
1504 /* FIXME: HOB readback uses bit 7, but it's always set right now */
1505 //hob = s->select & (1 << 7);
1506 hob = 0;
5391d806
FB
1507 switch(addr) {
1508 case 0:
1509 ret = 0xff;
1510 break;
1511 case 1:
bcbdc4d3
GH
1512 if ((!bus->ifs[0].bs && !bus->ifs[1].bs) ||
1513 (s != bus->ifs && !s->bs))
c45c3d00 1514 ret = 0;
c2ff060f 1515 else if (!hob)
c45c3d00 1516 ret = s->error;
c2ff060f
FB
1517 else
1518 ret = s->hob_feature;
5391d806
FB
1519 break;
1520 case 2:
bcbdc4d3 1521 if (!bus->ifs[0].bs && !bus->ifs[1].bs)
c45c3d00 1522 ret = 0;
c2ff060f 1523 else if (!hob)
c45c3d00 1524 ret = s->nsector & 0xff;
c2ff060f
FB
1525 else
1526 ret = s->hob_nsector;
5391d806
FB
1527 break;
1528 case 3:
bcbdc4d3 1529 if (!bus->ifs[0].bs && !bus->ifs[1].bs)
c45c3d00 1530 ret = 0;
c2ff060f 1531 else if (!hob)
c45c3d00 1532 ret = s->sector;
c2ff060f
FB
1533 else
1534 ret = s->hob_sector;
5391d806
FB
1535 break;
1536 case 4:
bcbdc4d3 1537 if (!bus->ifs[0].bs && !bus->ifs[1].bs)
c45c3d00 1538 ret = 0;
c2ff060f 1539 else if (!hob)
c45c3d00 1540 ret = s->lcyl;
c2ff060f
FB
1541 else
1542 ret = s->hob_lcyl;
5391d806
FB
1543 break;
1544 case 5:
bcbdc4d3 1545 if (!bus->ifs[0].bs && !bus->ifs[1].bs)
c45c3d00 1546 ret = 0;
c2ff060f 1547 else if (!hob)
c45c3d00 1548 ret = s->hcyl;
c2ff060f
FB
1549 else
1550 ret = s->hob_hcyl;
5391d806
FB
1551 break;
1552 case 6:
bcbdc4d3 1553 if (!bus->ifs[0].bs && !bus->ifs[1].bs)
c45c3d00
FB
1554 ret = 0;
1555 else
7ae98627 1556 ret = s->select;
5391d806
FB
1557 break;
1558 default:
1559 case 7:
bcbdc4d3
GH
1560 if ((!bus->ifs[0].bs && !bus->ifs[1].bs) ||
1561 (s != bus->ifs && !s->bs))
c45c3d00
FB
1562 ret = 0;
1563 else
1564 ret = s->status;
9cdd03a7 1565 qemu_irq_lower(bus->irq);
5391d806
FB
1566 break;
1567 }
1568#ifdef DEBUG_IDE
1569 printf("ide: read addr=0x%x val=%02x\n", addr1, ret);
1570#endif
1571 return ret;
1572}
1573
356721ae 1574uint32_t ide_status_read(void *opaque, uint32_t addr)
5391d806 1575{
bcbdc4d3
GH
1576 IDEBus *bus = opaque;
1577 IDEState *s = idebus_active_if(bus);
5391d806 1578 int ret;
7ae98627 1579
bcbdc4d3
GH
1580 if ((!bus->ifs[0].bs && !bus->ifs[1].bs) ||
1581 (s != bus->ifs && !s->bs))
7ae98627
FB
1582 ret = 0;
1583 else
1584 ret = s->status;
5391d806
FB
1585#ifdef DEBUG_IDE
1586 printf("ide: read status addr=0x%x val=%02x\n", addr, ret);
1587#endif
1588 return ret;
1589}
1590
356721ae 1591void ide_cmd_write(void *opaque, uint32_t addr, uint32_t val)
5391d806 1592{
bcbdc4d3 1593 IDEBus *bus = opaque;
5391d806
FB
1594 IDEState *s;
1595 int i;
1596
1597#ifdef DEBUG_IDE
1598 printf("ide: write control addr=0x%x val=%02x\n", addr, val);
1599#endif
1600 /* common for both drives */
9cdd03a7 1601 if (!(bus->cmd & IDE_CMD_RESET) &&
5391d806
FB
1602 (val & IDE_CMD_RESET)) {
1603 /* reset low to high */
1604 for(i = 0;i < 2; i++) {
bcbdc4d3 1605 s = &bus->ifs[i];
5391d806
FB
1606 s->status = BUSY_STAT | SEEK_STAT;
1607 s->error = 0x01;
1608 }
9cdd03a7 1609 } else if ((bus->cmd & IDE_CMD_RESET) &&
5391d806
FB
1610 !(val & IDE_CMD_RESET)) {
1611 /* high to low */
1612 for(i = 0;i < 2; i++) {
bcbdc4d3 1613 s = &bus->ifs[i];
cd8722bb 1614 if (s->drive_kind == IDE_CD)
6b136f9e
FB
1615 s->status = 0x00; /* NOTE: READY is _not_ set */
1616 else
56bf1d37 1617 s->status = READY_STAT | SEEK_STAT;
5391d806
FB
1618 ide_set_signature(s);
1619 }
1620 }
1621
9cdd03a7 1622 bus->cmd = val;
5391d806
FB
1623}
1624
40c4ed3f
KW
1625/*
1626 * Returns true if the running PIO transfer is a PIO out (i.e. data is
1627 * transferred from the device to the guest), false if it's a PIO in
1628 */
1629static bool ide_is_pio_out(IDEState *s)
1630{
1631 if (s->end_transfer_func == ide_sector_write ||
1632 s->end_transfer_func == ide_atapi_cmd) {
1633 return false;
1634 } else if (s->end_transfer_func == ide_sector_read ||
1635 s->end_transfer_func == ide_transfer_stop ||
1636 s->end_transfer_func == ide_atapi_cmd_reply_end ||
1637 s->end_transfer_func == ide_dummy_transfer_stop) {
1638 return true;
1639 }
1640
1641 abort();
1642}
1643
356721ae 1644void ide_data_writew(void *opaque, uint32_t addr, uint32_t val)
5391d806 1645{
bcbdc4d3
GH
1646 IDEBus *bus = opaque;
1647 IDEState *s = idebus_active_if(bus);
5391d806
FB
1648 uint8_t *p;
1649
40c4ed3f
KW
1650 /* PIO data access allowed only when DRQ bit is set. The result of a write
1651 * during PIO out is indeterminate, just ignore it. */
1652 if (!(s->status & DRQ_STAT) || ide_is_pio_out(s)) {
fcdd25ab 1653 return;
40c4ed3f 1654 }
fcdd25ab 1655
5391d806 1656 p = s->data_ptr;
0c4ad8dc 1657 *(uint16_t *)p = le16_to_cpu(val);
5391d806
FB
1658 p += 2;
1659 s->data_ptr = p;
1660 if (p >= s->data_end)
1661 s->end_transfer_func(s);
1662}
1663
356721ae 1664uint32_t ide_data_readw(void *opaque, uint32_t addr)
5391d806 1665{
bcbdc4d3
GH
1666 IDEBus *bus = opaque;
1667 IDEState *s = idebus_active_if(bus);
5391d806
FB
1668 uint8_t *p;
1669 int ret;
fcdd25ab 1670
40c4ed3f
KW
1671 /* PIO data access allowed only when DRQ bit is set. The result of a read
1672 * during PIO in is indeterminate, return 0 and don't move forward. */
1673 if (!(s->status & DRQ_STAT) || !ide_is_pio_out(s)) {
fcdd25ab 1674 return 0;
40c4ed3f 1675 }
fcdd25ab 1676
5391d806 1677 p = s->data_ptr;
0c4ad8dc 1678 ret = cpu_to_le16(*(uint16_t *)p);
5391d806
FB
1679 p += 2;
1680 s->data_ptr = p;
1681 if (p >= s->data_end)
1682 s->end_transfer_func(s);
1683 return ret;
1684}
1685
356721ae 1686void ide_data_writel(void *opaque, uint32_t addr, uint32_t val)
5391d806 1687{
bcbdc4d3
GH
1688 IDEBus *bus = opaque;
1689 IDEState *s = idebus_active_if(bus);
5391d806
FB
1690 uint8_t *p;
1691
40c4ed3f
KW
1692 /* PIO data access allowed only when DRQ bit is set. The result of a write
1693 * during PIO out is indeterminate, just ignore it. */
1694 if (!(s->status & DRQ_STAT) || ide_is_pio_out(s)) {
fcdd25ab 1695 return;
40c4ed3f 1696 }
fcdd25ab 1697
5391d806 1698 p = s->data_ptr;
0c4ad8dc 1699 *(uint32_t *)p = le32_to_cpu(val);
5391d806
FB
1700 p += 4;
1701 s->data_ptr = p;
1702 if (p >= s->data_end)
1703 s->end_transfer_func(s);
1704}
1705
356721ae 1706uint32_t ide_data_readl(void *opaque, uint32_t addr)
5391d806 1707{
bcbdc4d3
GH
1708 IDEBus *bus = opaque;
1709 IDEState *s = idebus_active_if(bus);
5391d806
FB
1710 uint8_t *p;
1711 int ret;
3b46e624 1712
40c4ed3f
KW
1713 /* PIO data access allowed only when DRQ bit is set. The result of a read
1714 * during PIO in is indeterminate, return 0 and don't move forward. */
1715 if (!(s->status & DRQ_STAT) || !ide_is_pio_out(s)) {
fcdd25ab 1716 return 0;
40c4ed3f 1717 }
fcdd25ab 1718
5391d806 1719 p = s->data_ptr;
0c4ad8dc 1720 ret = cpu_to_le32(*(uint32_t *)p);
5391d806
FB
1721 p += 4;
1722 s->data_ptr = p;
1723 if (p >= s->data_end)
1724 s->end_transfer_func(s);
1725 return ret;
1726}
1727
a7dfe172
FB
1728static void ide_dummy_transfer_stop(IDEState *s)
1729{
1730 s->data_ptr = s->io_buffer;
1731 s->data_end = s->io_buffer;
1732 s->io_buffer[0] = 0xff;
1733 s->io_buffer[1] = 0xff;
1734 s->io_buffer[2] = 0xff;
1735 s->io_buffer[3] = 0xff;
1736}
1737
4a643563 1738static void ide_reset(IDEState *s)
5391d806 1739{
4a643563
BS
1740#ifdef DEBUG_IDE
1741 printf("ide: reset\n");
1742#endif
cd8722bb 1743 if (s->drive_kind == IDE_CFATA)
201a51fc
AZ
1744 s->mult_sectors = 0;
1745 else
1746 s->mult_sectors = MAX_MULT_SECTORS;
4a643563
BS
1747 /* ide regs */
1748 s->feature = 0;
1749 s->error = 0;
1750 s->nsector = 0;
1751 s->sector = 0;
1752 s->lcyl = 0;
1753 s->hcyl = 0;
1754
1755 /* lba48 */
1756 s->hob_feature = 0;
1757 s->hob_sector = 0;
1758 s->hob_nsector = 0;
1759 s->hob_lcyl = 0;
1760 s->hob_hcyl = 0;
1761
5391d806 1762 s->select = 0xa0;
41a2b959 1763 s->status = READY_STAT | SEEK_STAT;
4a643563
BS
1764
1765 s->lba48 = 0;
1766
1767 /* ATAPI specific */
1768 s->sense_key = 0;
1769 s->asc = 0;
1770 s->cdrom_changed = 0;
1771 s->packet_transfer_size = 0;
1772 s->elementary_transfer_size = 0;
1773 s->io_buffer_index = 0;
1774 s->cd_sector_size = 0;
1775 s->atapi_dma = 0;
1776 /* ATA DMA state */
1777 s->io_buffer_size = 0;
1778 s->req_nb_sectors = 0;
1779
5391d806 1780 ide_set_signature(s);
a7dfe172
FB
1781 /* init the transfer handler so that 0xffff is returned on data
1782 accesses */
1783 s->end_transfer_func = ide_dummy_transfer_stop;
1784 ide_dummy_transfer_stop(s);
201a51fc 1785 s->media_changed = 0;
5391d806
FB
1786}
1787
4a643563
BS
1788void ide_bus_reset(IDEBus *bus)
1789{
1790 bus->unit = 0;
1791 bus->cmd = 0;
1792 ide_reset(&bus->ifs[0]);
1793 ide_reset(&bus->ifs[1]);
1794 ide_clear_hob(bus);
40a6238a
AG
1795
1796 /* pending async DMA */
1797 if (bus->dma->aiocb) {
1798#ifdef DEBUG_AIO
1799 printf("aio_cancel\n");
1800#endif
1801 bdrv_aio_cancel(bus->dma->aiocb);
1802 bus->dma->aiocb = NULL;
1803 }
1804
1805 /* reset dma provider too */
1806 bus->dma->ops->reset(bus->dma);
4a643563
BS
1807}
1808
e4def80b
MA
1809static bool ide_cd_is_tray_open(void *opaque)
1810{
1811 return ((IDEState *)opaque)->tray_open;
1812}
1813
f107639a
MA
1814static bool ide_cd_is_medium_locked(void *opaque)
1815{
1816 return ((IDEState *)opaque)->tray_locked;
1817}
1818
0e49de52 1819static const BlockDevOps ide_cd_block_ops = {
145feb17 1820 .change_media_cb = ide_cd_change_cb,
2df0a3a3 1821 .eject_request_cb = ide_cd_eject_request_cb,
e4def80b 1822 .is_tray_open = ide_cd_is_tray_open,
f107639a 1823 .is_medium_locked = ide_cd_is_medium_locked,
0e49de52
MA
1824};
1825
1f56e32a 1826int ide_init_drive(IDEState *s, BlockDriverState *bs, IDEDriveKind kind,
c4d74df7 1827 const char *version, const char *serial)
88804180
GH
1828{
1829 int cylinders, heads, secs;
1830 uint64_t nb_sectors;
1831
f8b6cc00 1832 s->bs = bs;
1f56e32a
MA
1833 s->drive_kind = kind;
1834
f8b6cc00
MA
1835 bdrv_get_geometry(bs, &nb_sectors);
1836 bdrv_guess_geometry(bs, &cylinders, &heads, &secs);
dce9e928
MA
1837 if (cylinders < 1 || cylinders > 16383) {
1838 error_report("cyls must be between 1 and 16383");
1839 return -1;
1840 }
1841 if (heads < 1 || heads > 16) {
1842 error_report("heads must be between 1 and 16");
1843 return -1;
1844 }
1845 if (secs < 1 || secs > 63) {
1846 error_report("secs must be between 1 and 63");
1847 return -1;
1848 }
870111c8
MA
1849 s->cylinders = cylinders;
1850 s->heads = heads;
1851 s->sectors = secs;
1852 s->nb_sectors = nb_sectors;
1853 /* The SMART values should be preserved across power cycles
1854 but they aren't. */
1855 s->smart_enabled = 1;
1856 s->smart_autosave = 1;
1857 s->smart_errors = 0;
1858 s->smart_selftest_count = 0;
1f56e32a 1859 if (kind == IDE_CD) {
0e49de52 1860 bdrv_set_dev_ops(bs, &ide_cd_block_ops, s);
7b6f9300 1861 bdrv_set_buffer_alignment(bs, 2048);
7aa9c811 1862 } else {
98f28ad7
MA
1863 if (!bdrv_is_inserted(s->bs)) {
1864 error_report("Device needs media, but drive is empty");
1865 return -1;
1866 }
7aa9c811
MA
1867 if (bdrv_is_read_only(bs)) {
1868 error_report("Can't use a read-only drive");
1869 return -1;
1870 }
88804180 1871 }
f8b6cc00 1872 if (serial) {
6ced55a5
MA
1873 strncpy(s->drive_serial_str, serial, sizeof(s->drive_serial_str));
1874 } else {
88804180
GH
1875 snprintf(s->drive_serial_str, sizeof(s->drive_serial_str),
1876 "QM%05d", s->drive_serial);
870111c8 1877 }
47c06340
GH
1878 if (version) {
1879 pstrcpy(s->version, sizeof(s->version), version);
1880 } else {
1881 pstrcpy(s->version, sizeof(s->version), QEMU_VERSION);
1882 }
40a6238a 1883
88804180 1884 ide_reset(s);
50fb1900 1885 bdrv_iostatus_enable(bs);
c4d74df7 1886 return 0;
88804180
GH
1887}
1888
57234ee4 1889static void ide_init1(IDEBus *bus, int unit)
d459da0e
MA
1890{
1891 static int drive_serial = 1;
1892 IDEState *s = &bus->ifs[unit];
1893
1894 s->bus = bus;
1895 s->unit = unit;
1896 s->drive_serial = drive_serial++;
1b2adf28 1897 /* we need at least 2k alignment for accessing CDROMs using O_DIRECT */
50641c5c 1898 s->io_buffer_total_len = IDE_DMA_BUF_SECTORS*512 + 4;
c925400b
KW
1899 s->io_buffer = qemu_memalign(2048, s->io_buffer_total_len);
1900 memset(s->io_buffer, 0, s->io_buffer_total_len);
1901
d459da0e 1902 s->smart_selftest_data = qemu_blockalign(s->bs, 512);
c925400b
KW
1903 memset(s->smart_selftest_data, 0, 512);
1904
74475455 1905 s->sector_write_timer = qemu_new_timer_ns(vm_clock,
d459da0e 1906 ide_sector_write_timer_cb, s);
57234ee4
MA
1907}
1908
40a6238a
AG
1909static void ide_nop_start(IDEDMA *dma, IDEState *s,
1910 BlockDriverCompletionFunc *cb)
1911{
1912}
1913
1914static int ide_nop(IDEDMA *dma)
1915{
1916 return 0;
1917}
1918
1919static int ide_nop_int(IDEDMA *dma, int x)
1920{
1921 return 0;
1922}
1923
1dfb4dd9 1924static void ide_nop_restart(void *opaque, int x, RunState y)
40a6238a
AG
1925{
1926}
1927
1928static const IDEDMAOps ide_dma_nop_ops = {
1929 .start_dma = ide_nop_start,
1930 .start_transfer = ide_nop,
1931 .prepare_buf = ide_nop_int,
1932 .rw_buf = ide_nop_int,
1933 .set_unit = ide_nop_int,
1934 .add_status = ide_nop_int,
1935 .set_inactive = ide_nop,
1936 .restart_cb = ide_nop_restart,
1937 .reset = ide_nop,
1938};
1939
1940static IDEDMA ide_dma_nop = {
1941 .ops = &ide_dma_nop_ops,
1942 .aiocb = NULL,
1943};
1944
57234ee4
MA
1945void ide_init2(IDEBus *bus, qemu_irq irq)
1946{
1947 int i;
1948
1949 for(i = 0; i < 2; i++) {
1950 ide_init1(bus, i);
1951 ide_reset(&bus->ifs[i]);
870111c8 1952 }
57234ee4 1953 bus->irq = irq;
40a6238a 1954 bus->dma = &ide_dma_nop;
d459da0e
MA
1955}
1956
57234ee4
MA
1957/* TODO convert users to qdev and remove */
1958void ide_init2_with_non_qdev_drives(IDEBus *bus, DriveInfo *hd0,
1959 DriveInfo *hd1, qemu_irq irq)
5391d806 1960{
88804180 1961 int i;
57234ee4 1962 DriveInfo *dinfo;
5391d806 1963
caed8802 1964 for(i = 0; i < 2; i++) {
57234ee4
MA
1965 dinfo = i == 0 ? hd0 : hd1;
1966 ide_init1(bus, i);
1967 if (dinfo) {
1f56e32a 1968 if (ide_init_drive(&bus->ifs[i], dinfo->bdrv,
95b5edcd 1969 dinfo->media_cd ? IDE_CD : IDE_HD, NULL,
c4d74df7
MA
1970 *dinfo->serial ? dinfo->serial : NULL) < 0) {
1971 error_report("Can't set up IDE drive %s", dinfo->id);
1972 exit(1);
1973 }
fa879d62 1974 bdrv_attach_dev_nofail(dinfo->bdrv, &bus->ifs[i]);
57234ee4
MA
1975 } else {
1976 ide_reset(&bus->ifs[i]);
1977 }
5391d806 1978 }
9cdd03a7 1979 bus->irq = irq;
40a6238a 1980 bus->dma = &ide_dma_nop;
69b91039
FB
1981}
1982
4a91d3b3
RH
1983static const MemoryRegionPortio ide_portio_list[] = {
1984 { 0, 8, 1, .read = ide_ioport_read, .write = ide_ioport_write },
1985 { 0, 2, 2, .read = ide_data_readw, .write = ide_data_writew },
1986 { 0, 4, 4, .read = ide_data_readl, .write = ide_data_writel },
1987 PORTIO_END_OF_LIST(),
1988};
1989
1990static const MemoryRegionPortio ide_portio2_list[] = {
1991 { 0, 1, 1, .read = ide_status_read, .write = ide_cmd_write },
1992 PORTIO_END_OF_LIST(),
1993};
1994
1995void ide_init_ioport(IDEBus *bus, ISADevice *dev, int iobase, int iobase2)
69b91039 1996{
4a91d3b3
RH
1997 /* ??? Assume only ISA and PCI configurations, and that the PCI-ISA
1998 bridge has been setup properly to always register with ISA. */
1999 isa_register_portio_list(dev, iobase, ide_portio_list, bus, "ide");
2000
caed8802 2001 if (iobase2) {
4a91d3b3 2002 isa_register_portio_list(dev, iobase2, ide_portio2_list, bus, "ide");
5391d806 2003 }
5391d806 2004}
69b91039 2005
37159f13 2006static bool is_identify_set(void *opaque, int version_id)
aa941b94 2007{
37159f13
JQ
2008 IDEState *s = opaque;
2009
2010 return s->identify_set != 0;
2011}
2012
50641c5c
JQ
2013static EndTransferFunc* transfer_end_table[] = {
2014 ide_sector_read,
2015 ide_sector_write,
2016 ide_transfer_stop,
2017 ide_atapi_cmd_reply_end,
2018 ide_atapi_cmd,
2019 ide_dummy_transfer_stop,
2020};
2021
2022static int transfer_end_table_idx(EndTransferFunc *fn)
2023{
2024 int i;
2025
2026 for (i = 0; i < ARRAY_SIZE(transfer_end_table); i++)
2027 if (transfer_end_table[i] == fn)
2028 return i;
2029
2030 return -1;
2031}
2032
37159f13 2033static int ide_drive_post_load(void *opaque, int version_id)
aa941b94 2034{
37159f13
JQ
2035 IDEState *s = opaque;
2036
2037 if (version_id < 3) {
67cc61e4 2038 if (s->sense_key == UNIT_ATTENTION &&
37159f13 2039 s->asc == ASC_MEDIUM_MAY_HAVE_CHANGED) {
93c8cfd9 2040 s->cdrom_changed = 1;
37159f13 2041 }
93c8cfd9 2042 }
37159f13 2043 return 0;
aa941b94
AZ
2044}
2045
50641c5c
JQ
2046static int ide_drive_pio_post_load(void *opaque, int version_id)
2047{
2048 IDEState *s = opaque;
2049
fb60105d 2050 if (s->end_transfer_fn_idx >= ARRAY_SIZE(transfer_end_table)) {
50641c5c
JQ
2051 return -EINVAL;
2052 }
2053 s->end_transfer_func = transfer_end_table[s->end_transfer_fn_idx];
2054 s->data_ptr = s->io_buffer + s->cur_io_buffer_offset;
2055 s->data_end = s->data_ptr + s->cur_io_buffer_len;
2056
2057 return 0;
2058}
2059
2060static void ide_drive_pio_pre_save(void *opaque)
2061{
2062 IDEState *s = opaque;
2063 int idx;
2064
2065 s->cur_io_buffer_offset = s->data_ptr - s->io_buffer;
2066 s->cur_io_buffer_len = s->data_end - s->data_ptr;
2067
2068 idx = transfer_end_table_idx(s->end_transfer_func);
2069 if (idx == -1) {
2070 fprintf(stderr, "%s: invalid end_transfer_func for DRQ_STAT\n",
2071 __func__);
2072 s->end_transfer_fn_idx = 2;
2073 } else {
2074 s->end_transfer_fn_idx = idx;
2075 }
2076}
2077
2078static bool ide_drive_pio_state_needed(void *opaque)
2079{
2080 IDEState *s = opaque;
2081
fdc650d7
KW
2082 return ((s->status & DRQ_STAT) != 0)
2083 || (s->bus->error_status & BM_STATUS_PIO_RETRY);
50641c5c
JQ
2084}
2085
db118fe7
MA
2086static int ide_tray_state_post_load(void *opaque, int version_id)
2087{
2088 IDEState *s = opaque;
2089
2090 bdrv_eject(s->bs, s->tray_open);
2091 bdrv_lock_medium(s->bs, s->tray_locked);
2092 return 0;
2093}
2094
2095static bool ide_tray_state_needed(void *opaque)
2096{
2097 IDEState *s = opaque;
2098
2099 return s->tray_open || s->tray_locked;
2100}
2101
996faf1a
AS
2102static bool ide_atapi_gesn_needed(void *opaque)
2103{
2104 IDEState *s = opaque;
2105
2106 return s->events.new_media || s->events.eject_request;
2107}
2108
def93791
KW
2109static bool ide_error_needed(void *opaque)
2110{
2111 IDEBus *bus = opaque;
2112
2113 return (bus->error_status != 0);
2114}
2115
996faf1a 2116/* Fields for GET_EVENT_STATUS_NOTIFICATION ATAPI command */
656fbeff 2117static const VMStateDescription vmstate_ide_atapi_gesn_state = {
996faf1a
AS
2118 .name ="ide_drive/atapi/gesn_state",
2119 .version_id = 1,
2120 .minimum_version_id = 1,
2121 .minimum_version_id_old = 1,
2122 .fields = (VMStateField []) {
2123 VMSTATE_BOOL(events.new_media, IDEState),
2124 VMSTATE_BOOL(events.eject_request, IDEState),
0754f9ec 2125 VMSTATE_END_OF_LIST()
996faf1a
AS
2126 }
2127};
2128
db118fe7
MA
2129static const VMStateDescription vmstate_ide_tray_state = {
2130 .name = "ide_drive/tray_state",
2131 .version_id = 1,
2132 .minimum_version_id = 1,
2133 .minimum_version_id_old = 1,
2134 .post_load = ide_tray_state_post_load,
2135 .fields = (VMStateField[]) {
2136 VMSTATE_BOOL(tray_open, IDEState),
2137 VMSTATE_BOOL(tray_locked, IDEState),
2138 VMSTATE_END_OF_LIST()
2139 }
2140};
2141
656fbeff 2142static const VMStateDescription vmstate_ide_drive_pio_state = {
50641c5c
JQ
2143 .name = "ide_drive/pio_state",
2144 .version_id = 1,
2145 .minimum_version_id = 1,
2146 .minimum_version_id_old = 1,
2147 .pre_save = ide_drive_pio_pre_save,
2148 .post_load = ide_drive_pio_post_load,
2149 .fields = (VMStateField []) {
2150 VMSTATE_INT32(req_nb_sectors, IDEState),
2151 VMSTATE_VARRAY_INT32(io_buffer, IDEState, io_buffer_total_len, 1,
2152 vmstate_info_uint8, uint8_t),
2153 VMSTATE_INT32(cur_io_buffer_offset, IDEState),
2154 VMSTATE_INT32(cur_io_buffer_len, IDEState),
2155 VMSTATE_UINT8(end_transfer_fn_idx, IDEState),
2156 VMSTATE_INT32(elementary_transfer_size, IDEState),
2157 VMSTATE_INT32(packet_transfer_size, IDEState),
2158 VMSTATE_END_OF_LIST()
2159 }
2160};
2161
37159f13
JQ
2162const VMStateDescription vmstate_ide_drive = {
2163 .name = "ide_drive",
3abb6260 2164 .version_id = 3,
37159f13
JQ
2165 .minimum_version_id = 0,
2166 .minimum_version_id_old = 0,
2167 .post_load = ide_drive_post_load,
2168 .fields = (VMStateField []) {
2169 VMSTATE_INT32(mult_sectors, IDEState),
2170 VMSTATE_INT32(identify_set, IDEState),
2171 VMSTATE_BUFFER_TEST(identify_data, IDEState, is_identify_set),
2172 VMSTATE_UINT8(feature, IDEState),
2173 VMSTATE_UINT8(error, IDEState),
2174 VMSTATE_UINT32(nsector, IDEState),
2175 VMSTATE_UINT8(sector, IDEState),
2176 VMSTATE_UINT8(lcyl, IDEState),
2177 VMSTATE_UINT8(hcyl, IDEState),
2178 VMSTATE_UINT8(hob_feature, IDEState),
2179 VMSTATE_UINT8(hob_sector, IDEState),
2180 VMSTATE_UINT8(hob_nsector, IDEState),
2181 VMSTATE_UINT8(hob_lcyl, IDEState),
2182 VMSTATE_UINT8(hob_hcyl, IDEState),
2183 VMSTATE_UINT8(select, IDEState),
2184 VMSTATE_UINT8(status, IDEState),
2185 VMSTATE_UINT8(lba48, IDEState),
2186 VMSTATE_UINT8(sense_key, IDEState),
2187 VMSTATE_UINT8(asc, IDEState),
2188 VMSTATE_UINT8_V(cdrom_changed, IDEState, 3),
37159f13 2189 VMSTATE_END_OF_LIST()
50641c5c
JQ
2190 },
2191 .subsections = (VMStateSubsection []) {
2192 {
2193 .vmsd = &vmstate_ide_drive_pio_state,
2194 .needed = ide_drive_pio_state_needed,
db118fe7
MA
2195 }, {
2196 .vmsd = &vmstate_ide_tray_state,
2197 .needed = ide_tray_state_needed,
996faf1a
AS
2198 }, {
2199 .vmsd = &vmstate_ide_atapi_gesn_state,
2200 .needed = ide_atapi_gesn_needed,
50641c5c
JQ
2201 }, {
2202 /* empty */
2203 }
37159f13
JQ
2204 }
2205};
2206
656fbeff 2207static const VMStateDescription vmstate_ide_error_status = {
def93791
KW
2208 .name ="ide_bus/error",
2209 .version_id = 1,
2210 .minimum_version_id = 1,
2211 .minimum_version_id_old = 1,
2212 .fields = (VMStateField []) {
2213 VMSTATE_INT32(error_status, IDEBus),
2214 VMSTATE_END_OF_LIST()
2215 }
2216};
2217
6521dc62
JQ
2218const VMStateDescription vmstate_ide_bus = {
2219 .name = "ide_bus",
2220 .version_id = 1,
2221 .minimum_version_id = 1,
2222 .minimum_version_id_old = 1,
2223 .fields = (VMStateField []) {
2224 VMSTATE_UINT8(cmd, IDEBus),
2225 VMSTATE_UINT8(unit, IDEBus),
2226 VMSTATE_END_OF_LIST()
def93791
KW
2227 },
2228 .subsections = (VMStateSubsection []) {
2229 {
2230 .vmsd = &vmstate_ide_error_status,
2231 .needed = ide_error_needed,
2232 }, {
2233 /* empty */
2234 }
6521dc62
JQ
2235 }
2236};
75717903
IY
2237
2238void ide_drive_get(DriveInfo **hd, int max_bus)
2239{
2240 int i;
2241
2242 if (drive_get_max_bus(IF_IDE) >= max_bus) {
2243 fprintf(stderr, "qemu: too many IDE bus: %d\n", max_bus);
2244 exit(1);
2245 }
2246
2247 for(i = 0; i < max_bus * MAX_IDE_DEVS; i++) {
2248 hd[i] = drive_get(IF_IDE, i / MAX_IDE_DEVS, i % MAX_IDE_DEVS);
2249 }
2250}