]> git.proxmox.com Git - qemu.git/blame - hw/ide/core.c
ide: convert ide_sector_read() to asynchronous I/O
[qemu.git] / hw / ide / core.c
CommitLineData
5391d806 1/*
38cdea7c 2 * QEMU IDE disk and CD/DVD-ROM Emulator
5fafdf24 3 *
5391d806 4 * Copyright (c) 2003 Fabrice Bellard
201a51fc 5 * Copyright (c) 2006 Openedhand Ltd.
5fafdf24 6 *
5391d806
FB
7 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
24 */
59f2a787
GH
25#include <hw/hw.h>
26#include <hw/pc.h>
27#include <hw/pci.h>
4a91d3b3 28#include <hw/isa.h>
c4d74df7 29#include "qemu-error.h"
87ecb68b
PB
30#include "qemu-timer.h"
31#include "sysemu.h"
1fb8648d 32#include "dma.h"
2446333c 33#include "blockdev.h"
59f2a787
GH
34
35#include <hw/ide/internal.h>
e8b54394 36
b93af93d
BW
37/* These values were based on a Seagate ST3500418AS but have been modified
38 to make more sense in QEMU */
39static const int smart_attributes[][12] = {
40 /* id, flags, hflags, val, wrst, raw (6 bytes), threshold */
41 /* raw read error rate*/
42 { 0x01, 0x03, 0x00, 0x64, 0x64, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x06},
43 /* spin up */
44 { 0x03, 0x03, 0x00, 0x64, 0x64, 0x10, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
45 /* start stop count */
46 { 0x04, 0x02, 0x00, 0x64, 0x64, 0x64, 0x00, 0x00, 0x00, 0x00, 0x00, 0x14},
47 /* remapped sectors */
48 { 0x05, 0x03, 0x00, 0x64, 0x64, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x24},
49 /* power on hours */
50 { 0x09, 0x03, 0x00, 0x64, 0x64, 0x01, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
51 /* power cycle count */
52 { 0x0c, 0x03, 0x00, 0x64, 0x64, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
53 /* airflow-temperature-celsius */
54 { 190, 0x03, 0x00, 0x45, 0x45, 0x1f, 0x00, 0x1f, 0x1f, 0x00, 0x00, 0x32},
55 /* end of list */
56 { 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00}
e8b54394
BW
57};
58
ce4b6522 59static int ide_handle_rw_error(IDEState *s, int error, int op);
40c4ed3f 60static void ide_dummy_transfer_stop(IDEState *s);
98087450 61
5391d806
FB
62static void padstr(char *str, const char *src, int len)
63{
64 int i, v;
65 for(i = 0; i < len; i++) {
66 if (*src)
67 v = *src++;
68 else
69 v = ' ';
69b34976 70 str[i^1] = v;
5391d806
FB
71 }
72}
73
67b915a5
FB
74static void put_le16(uint16_t *p, unsigned int v)
75{
0c4ad8dc 76 *p = cpu_to_le16(v);
67b915a5
FB
77}
78
5391d806
FB
79static void ide_identify(IDEState *s)
80{
81 uint16_t *p;
82 unsigned int oldsize;
d353fb72 83 IDEDevice *dev = s->unit ? s->bus->slave : s->bus->master;
5391d806 84
94458802
FB
85 if (s->identify_set) {
86 memcpy(s->io_buffer, s->identify_data, sizeof(s->identify_data));
87 return;
88 }
89
5391d806
FB
90 memset(s->io_buffer, 0, 512);
91 p = (uint16_t *)s->io_buffer;
67b915a5 92 put_le16(p + 0, 0x0040);
5fafdf24 93 put_le16(p + 1, s->cylinders);
67b915a5
FB
94 put_le16(p + 3, s->heads);
95 put_le16(p + 4, 512 * s->sectors); /* XXX: retired, remove ? */
96 put_le16(p + 5, 512); /* XXX: retired, remove ? */
5fafdf24 97 put_le16(p + 6, s->sectors);
fa879c64 98 padstr((char *)(p + 10), s->drive_serial_str, 20); /* serial number */
67b915a5
FB
99 put_le16(p + 20, 3); /* XXX: retired, remove ? */
100 put_le16(p + 21, 512); /* cache size in sectors */
101 put_le16(p + 22, 4); /* ecc bytes */
47c06340 102 padstr((char *)(p + 23), s->version, 8); /* firmware version */
27e0c9a1 103 padstr((char *)(p + 27), s->drive_model_str, 40); /* model */
3b46e624 104#if MAX_MULT_SECTORS > 1
67b915a5 105 put_le16(p + 47, 0x8000 | MAX_MULT_SECTORS);
5391d806 106#endif
67b915a5 107 put_le16(p + 48, 1); /* dword I/O */
94458802 108 put_le16(p + 49, (1 << 11) | (1 << 9) | (1 << 8)); /* DMA and LBA supported */
67b915a5
FB
109 put_le16(p + 51, 0x200); /* PIO transfer cycle */
110 put_le16(p + 52, 0x200); /* DMA transfer cycle */
94458802 111 put_le16(p + 53, 1 | (1 << 1) | (1 << 2)); /* words 54-58,64-70,88 are valid */
67b915a5
FB
112 put_le16(p + 54, s->cylinders);
113 put_le16(p + 55, s->heads);
114 put_le16(p + 56, s->sectors);
5391d806 115 oldsize = s->cylinders * s->heads * s->sectors;
67b915a5
FB
116 put_le16(p + 57, oldsize);
117 put_le16(p + 58, oldsize >> 16);
5391d806 118 if (s->mult_sectors)
67b915a5
FB
119 put_le16(p + 59, 0x100 | s->mult_sectors);
120 put_le16(p + 60, s->nb_sectors);
121 put_le16(p + 61, s->nb_sectors >> 16);
d1b5c20d 122 put_le16(p + 62, 0x07); /* single word dma0-2 supported */
94458802 123 put_le16(p + 63, 0x07); /* mdma0-2 supported */
79d1d331 124 put_le16(p + 64, 0x03); /* pio3-4 supported */
94458802
FB
125 put_le16(p + 65, 120);
126 put_le16(p + 66, 120);
127 put_le16(p + 67, 120);
128 put_le16(p + 68, 120);
d353fb72
CH
129 if (dev && dev->conf.discard_granularity) {
130 put_le16(p + 69, (1 << 14)); /* determinate TRIM behavior */
131 }
ccf0fd8b
RE
132
133 if (s->ncq_queues) {
134 put_le16(p + 75, s->ncq_queues - 1);
135 /* NCQ supported */
136 put_le16(p + 76, (1 << 8));
137 }
138
94458802
FB
139 put_le16(p + 80, 0xf0); /* ata3 -> ata6 supported */
140 put_le16(p + 81, 0x16); /* conforms to ata5 */
a58b8d54
CH
141 /* 14=NOP supported, 5=WCACHE supported, 0=SMART supported */
142 put_le16(p + 82, (1 << 14) | (1 << 5) | 1);
c2ff060f
FB
143 /* 13=flush_cache_ext,12=flush_cache,10=lba48 */
144 put_le16(p + 83, (1 << 14) | (1 << 13) | (1 <<12) | (1 << 10));
95ebda85
FB
145 /* 14=set to 1, 8=has WWN, 1=SMART self test, 0=SMART error logging */
146 if (s->wwn) {
147 put_le16(p + 84, (1 << 14) | (1 << 8) | 0);
148 } else {
149 put_le16(p + 84, (1 << 14) | 0);
150 }
e900a7b7
CH
151 /* 14 = NOP supported, 5=WCACHE enabled, 0=SMART feature set enabled */
152 if (bdrv_enable_write_cache(s->bs))
153 put_le16(p + 85, (1 << 14) | (1 << 5) | 1);
154 else
155 put_le16(p + 85, (1 << 14) | 1);
c2ff060f 156 /* 13=flush_cache_ext,12=flush_cache,10=lba48 */
2844bdd9 157 put_le16(p + 86, (1 << 13) | (1 <<12) | (1 << 10));
95ebda85
FB
158 /* 14=set to 1, 8=has WWN, 1=SMART self test, 0=SMART error logging */
159 if (s->wwn) {
160 put_le16(p + 87, (1 << 14) | (1 << 8) | 0);
161 } else {
162 put_le16(p + 87, (1 << 14) | 0);
163 }
94458802
FB
164 put_le16(p + 88, 0x3f | (1 << 13)); /* udma5 set and supported */
165 put_le16(p + 93, 1 | (1 << 14) | 0x2000);
c2ff060f
FB
166 put_le16(p + 100, s->nb_sectors);
167 put_le16(p + 101, s->nb_sectors >> 16);
168 put_le16(p + 102, s->nb_sectors >> 32);
169 put_le16(p + 103, s->nb_sectors >> 48);
d353fb72 170
57dac7ef
MA
171 if (dev && dev->conf.physical_block_size)
172 put_le16(p + 106, 0x6000 | get_physical_block_exp(&dev->conf));
95ebda85
FB
173 if (s->wwn) {
174 /* LE 16-bit words 111-108 contain 64-bit World Wide Name */
175 put_le16(p + 108, s->wwn >> 48);
176 put_le16(p + 109, s->wwn >> 32);
177 put_le16(p + 110, s->wwn >> 16);
178 put_le16(p + 111, s->wwn);
179 }
d353fb72
CH
180 if (dev && dev->conf.discard_granularity) {
181 put_le16(p + 169, 1); /* TRIM support */
182 }
94458802
FB
183
184 memcpy(s->identify_data, p, sizeof(s->identify_data));
185 s->identify_set = 1;
5391d806
FB
186}
187
188static void ide_atapi_identify(IDEState *s)
189{
190 uint16_t *p;
191
94458802
FB
192 if (s->identify_set) {
193 memcpy(s->io_buffer, s->identify_data, sizeof(s->identify_data));
194 return;
195 }
196
5391d806
FB
197 memset(s->io_buffer, 0, 512);
198 p = (uint16_t *)s->io_buffer;
199 /* Removable CDROM, 50us response, 12 byte packets */
67b915a5 200 put_le16(p + 0, (2 << 14) | (5 << 8) | (1 << 7) | (2 << 5) | (0 << 0));
fa879c64 201 padstr((char *)(p + 10), s->drive_serial_str, 20); /* serial number */
67b915a5
FB
202 put_le16(p + 20, 3); /* buffer type */
203 put_le16(p + 21, 512); /* cache size in sectors */
204 put_le16(p + 22, 4); /* ecc bytes */
47c06340 205 padstr((char *)(p + 23), s->version, 8); /* firmware version */
27e0c9a1 206 padstr((char *)(p + 27), s->drive_model_str, 40); /* model */
67b915a5 207 put_le16(p + 48, 1); /* dword I/O (XXX: should not be set on CDROM) */
8ccad811
FB
208#ifdef USE_DMA_CDROM
209 put_le16(p + 49, 1 << 9 | 1 << 8); /* DMA and LBA supported */
210 put_le16(p + 53, 7); /* words 64-70, 54-58, 88 valid */
d1b5c20d 211 put_le16(p + 62, 7); /* single word dma0-2 supported */
8ccad811 212 put_le16(p + 63, 7); /* mdma0-2 supported */
8ccad811 213#else
67b915a5
FB
214 put_le16(p + 49, 1 << 9); /* LBA supported, no DMA */
215 put_le16(p + 53, 3); /* words 64-70, 54-58 valid */
216 put_le16(p + 63, 0x103); /* DMA modes XXX: may be incorrect */
8ccad811 217#endif
79d1d331 218 put_le16(p + 64, 3); /* pio3-4 supported */
67b915a5
FB
219 put_le16(p + 65, 0xb4); /* minimum DMA multiword tx cycle time */
220 put_le16(p + 66, 0xb4); /* recommended DMA multiword tx cycle time */
221 put_le16(p + 67, 0x12c); /* minimum PIO cycle time without flow control */
222 put_le16(p + 68, 0xb4); /* minimum PIO cycle time with IORDY flow control */
94458802 223
67b915a5
FB
224 put_le16(p + 71, 30); /* in ns */
225 put_le16(p + 72, 30); /* in ns */
5391d806 226
1bdaa28d
AG
227 if (s->ncq_queues) {
228 put_le16(p + 75, s->ncq_queues - 1);
229 /* NCQ supported */
230 put_le16(p + 76, (1 << 8));
231 }
232
67b915a5 233 put_le16(p + 80, 0x1e); /* support up to ATA/ATAPI-4 */
8ccad811
FB
234#ifdef USE_DMA_CDROM
235 put_le16(p + 88, 0x3f | (1 << 13)); /* udma5 set and supported */
236#endif
94458802
FB
237 memcpy(s->identify_data, p, sizeof(s->identify_data));
238 s->identify_set = 1;
5391d806
FB
239}
240
201a51fc
AZ
241static void ide_cfata_identify(IDEState *s)
242{
243 uint16_t *p;
244 uint32_t cur_sec;
201a51fc
AZ
245
246 p = (uint16_t *) s->identify_data;
247 if (s->identify_set)
248 goto fill_buffer;
249
250 memset(p, 0, sizeof(s->identify_data));
251
252 cur_sec = s->cylinders * s->heads * s->sectors;
253
254 put_le16(p + 0, 0x848a); /* CF Storage Card signature */
255 put_le16(p + 1, s->cylinders); /* Default cylinders */
256 put_le16(p + 3, s->heads); /* Default heads */
257 put_le16(p + 6, s->sectors); /* Default sectors per track */
258 put_le16(p + 7, s->nb_sectors >> 16); /* Sectors per card */
259 put_le16(p + 8, s->nb_sectors); /* Sectors per card */
fa879c64 260 padstr((char *)(p + 10), s->drive_serial_str, 20); /* serial number */
201a51fc 261 put_le16(p + 22, 0x0004); /* ECC bytes */
47c06340 262 padstr((char *) (p + 23), s->version, 8); /* Firmware Revision */
27e0c9a1 263 padstr((char *) (p + 27), s->drive_model_str, 40);/* Model number */
201a51fc
AZ
264#if MAX_MULT_SECTORS > 1
265 put_le16(p + 47, 0x8000 | MAX_MULT_SECTORS);
266#else
267 put_le16(p + 47, 0x0000);
268#endif
269 put_le16(p + 49, 0x0f00); /* Capabilities */
270 put_le16(p + 51, 0x0002); /* PIO cycle timing mode */
271 put_le16(p + 52, 0x0001); /* DMA cycle timing mode */
272 put_le16(p + 53, 0x0003); /* Translation params valid */
273 put_le16(p + 54, s->cylinders); /* Current cylinders */
274 put_le16(p + 55, s->heads); /* Current heads */
275 put_le16(p + 56, s->sectors); /* Current sectors */
276 put_le16(p + 57, cur_sec); /* Current capacity */
277 put_le16(p + 58, cur_sec >> 16); /* Current capacity */
278 if (s->mult_sectors) /* Multiple sector setting */
279 put_le16(p + 59, 0x100 | s->mult_sectors);
280 put_le16(p + 60, s->nb_sectors); /* Total LBA sectors */
281 put_le16(p + 61, s->nb_sectors >> 16); /* Total LBA sectors */
282 put_le16(p + 63, 0x0203); /* Multiword DMA capability */
283 put_le16(p + 64, 0x0001); /* Flow Control PIO support */
284 put_le16(p + 65, 0x0096); /* Min. Multiword DMA cycle */
285 put_le16(p + 66, 0x0096); /* Rec. Multiword DMA cycle */
286 put_le16(p + 68, 0x00b4); /* Min. PIO cycle time */
287 put_le16(p + 82, 0x400c); /* Command Set supported */
288 put_le16(p + 83, 0x7068); /* Command Set supported */
289 put_le16(p + 84, 0x4000); /* Features supported */
290 put_le16(p + 85, 0x000c); /* Command Set enabled */
291 put_le16(p + 86, 0x7044); /* Command Set enabled */
292 put_le16(p + 87, 0x4000); /* Features enabled */
293 put_le16(p + 91, 0x4060); /* Current APM level */
294 put_le16(p + 129, 0x0002); /* Current features option */
295 put_le16(p + 130, 0x0005); /* Reassigned sectors */
296 put_le16(p + 131, 0x0001); /* Initial power mode */
297 put_le16(p + 132, 0x0000); /* User signature */
298 put_le16(p + 160, 0x8100); /* Power requirement */
299 put_le16(p + 161, 0x8001); /* CF command set */
300
301 s->identify_set = 1;
302
303fill_buffer:
304 memcpy(s->io_buffer, p, sizeof(s->identify_data));
305}
306
5391d806
FB
307static void ide_set_signature(IDEState *s)
308{
309 s->select &= 0xf0; /* clear head */
310 /* put signature */
311 s->nsector = 1;
312 s->sector = 1;
cd8722bb 313 if (s->drive_kind == IDE_CD) {
5391d806
FB
314 s->lcyl = 0x14;
315 s->hcyl = 0xeb;
316 } else if (s->bs) {
317 s->lcyl = 0;
318 s->hcyl = 0;
319 } else {
320 s->lcyl = 0xff;
321 s->hcyl = 0xff;
322 }
323}
324
d353fb72
CH
325typedef struct TrimAIOCB {
326 BlockDriverAIOCB common;
327 QEMUBH *bh;
328 int ret;
329} TrimAIOCB;
330
331static void trim_aio_cancel(BlockDriverAIOCB *acb)
332{
333 TrimAIOCB *iocb = container_of(acb, TrimAIOCB, common);
334
335 qemu_bh_delete(iocb->bh);
336 iocb->bh = NULL;
337 qemu_aio_release(iocb);
338}
339
340static AIOPool trim_aio_pool = {
341 .aiocb_size = sizeof(TrimAIOCB),
342 .cancel = trim_aio_cancel,
343};
344
345static void ide_trim_bh_cb(void *opaque)
346{
347 TrimAIOCB *iocb = opaque;
348
349 iocb->common.cb(iocb->common.opaque, iocb->ret);
350
351 qemu_bh_delete(iocb->bh);
352 iocb->bh = NULL;
353
354 qemu_aio_release(iocb);
355}
356
357BlockDriverAIOCB *ide_issue_trim(BlockDriverState *bs,
358 int64_t sector_num, QEMUIOVector *qiov, int nb_sectors,
359 BlockDriverCompletionFunc *cb, void *opaque)
360{
361 TrimAIOCB *iocb;
362 int i, j, ret;
363
364 iocb = qemu_aio_get(&trim_aio_pool, bs, cb, opaque);
365 iocb->bh = qemu_bh_new(ide_trim_bh_cb, iocb);
366 iocb->ret = 0;
367
368 for (j = 0; j < qiov->niov; j++) {
369 uint64_t *buffer = qiov->iov[j].iov_base;
370
371 for (i = 0; i < qiov->iov[j].iov_len / 8; i++) {
372 /* 6-byte LBA + 2-byte range per entry */
373 uint64_t entry = le64_to_cpu(buffer[i]);
374 uint64_t sector = entry & 0x0000ffffffffffffULL;
375 uint16_t count = entry >> 48;
376
377 if (count == 0) {
378 break;
379 }
380
381 ret = bdrv_discard(bs, sector, count);
382 if (!iocb->ret) {
383 iocb->ret = ret;
384 }
385 }
386 }
387
388 qemu_bh_schedule(iocb->bh);
389
390 return &iocb->common;
391}
392
5391d806
FB
393static inline void ide_abort_command(IDEState *s)
394{
395 s->status = READY_STAT | ERR_STAT;
396 s->error = ABRT_ERR;
397}
398
5391d806 399/* prepare data transfer and tell what to do after */
33231e0e
KW
400void ide_transfer_start(IDEState *s, uint8_t *buf, int size,
401 EndTransferFunc *end_transfer_func)
5391d806
FB
402{
403 s->end_transfer_func = end_transfer_func;
404 s->data_ptr = buf;
405 s->data_end = buf + size;
40a6238a 406 if (!(s->status & ERR_STAT)) {
7603d156 407 s->status |= DRQ_STAT;
40a6238a
AG
408 }
409 s->bus->dma->ops->start_transfer(s->bus->dma);
5391d806
FB
410}
411
33231e0e 412void ide_transfer_stop(IDEState *s)
5391d806
FB
413{
414 s->end_transfer_func = ide_transfer_stop;
415 s->data_ptr = s->io_buffer;
416 s->data_end = s->io_buffer;
417 s->status &= ~DRQ_STAT;
418}
419
356721ae 420int64_t ide_get_sector(IDEState *s)
5391d806
FB
421{
422 int64_t sector_num;
423 if (s->select & 0x40) {
424 /* lba */
c2ff060f
FB
425 if (!s->lba48) {
426 sector_num = ((s->select & 0x0f) << 24) | (s->hcyl << 16) |
427 (s->lcyl << 8) | s->sector;
428 } else {
429 sector_num = ((int64_t)s->hob_hcyl << 40) |
430 ((int64_t) s->hob_lcyl << 32) |
431 ((int64_t) s->hob_sector << 24) |
432 ((int64_t) s->hcyl << 16) |
433 ((int64_t) s->lcyl << 8) | s->sector;
434 }
5391d806
FB
435 } else {
436 sector_num = ((s->hcyl << 8) | s->lcyl) * s->heads * s->sectors +
c2ff060f 437 (s->select & 0x0f) * s->sectors + (s->sector - 1);
5391d806
FB
438 }
439 return sector_num;
440}
441
356721ae 442void ide_set_sector(IDEState *s, int64_t sector_num)
5391d806
FB
443{
444 unsigned int cyl, r;
445 if (s->select & 0x40) {
c2ff060f
FB
446 if (!s->lba48) {
447 s->select = (s->select & 0xf0) | (sector_num >> 24);
448 s->hcyl = (sector_num >> 16);
449 s->lcyl = (sector_num >> 8);
450 s->sector = (sector_num);
451 } else {
452 s->sector = sector_num;
453 s->lcyl = sector_num >> 8;
454 s->hcyl = sector_num >> 16;
455 s->hob_sector = sector_num >> 24;
456 s->hob_lcyl = sector_num >> 32;
457 s->hob_hcyl = sector_num >> 40;
458 }
5391d806
FB
459 } else {
460 cyl = sector_num / (s->heads * s->sectors);
461 r = sector_num % (s->heads * s->sectors);
462 s->hcyl = cyl >> 8;
463 s->lcyl = cyl;
1b8eb456 464 s->select = (s->select & 0xf0) | ((r / s->sectors) & 0x0f);
5391d806
FB
465 s->sector = (r % s->sectors) + 1;
466 }
467}
468
e162cfb0
AZ
469static void ide_rw_error(IDEState *s) {
470 ide_abort_command(s);
9cdd03a7 471 ide_set_irq(s->bus);
e162cfb0
AZ
472}
473
bef0fd59
SH
474static void ide_sector_read_cb(void *opaque, int ret)
475{
476 IDEState *s = opaque;
477 int n;
478
479 s->pio_aiocb = NULL;
480 s->status &= ~BUSY_STAT;
481
482 bdrv_acct_done(s->bs, &s->acct);
483 if (ret != 0) {
484 if (ide_handle_rw_error(s, -ret, BM_STATUS_PIO_RETRY |
485 BM_STATUS_RETRY_READ)) {
486 return;
487 }
488 }
489
490 n = s->nsector;
491 if (n > s->req_nb_sectors) {
492 n = s->req_nb_sectors;
493 }
494
495 /* Allow the guest to read the io_buffer */
496 ide_transfer_start(s, s->io_buffer, n * BDRV_SECTOR_SIZE, ide_sector_read);
497
498 ide_set_irq(s->bus);
499
500 ide_set_sector(s, ide_get_sector(s) + n);
501 s->nsector -= n;
502}
503
40a6238a 504void ide_sector_read(IDEState *s)
5391d806
FB
505{
506 int64_t sector_num;
bef0fd59 507 int n;
5391d806
FB
508
509 s->status = READY_STAT | SEEK_STAT;
a136e5a8 510 s->error = 0; /* not needed by IDE spec, but needed by Windows */
5391d806
FB
511 sector_num = ide_get_sector(s);
512 n = s->nsector;
bef0fd59 513
5391d806 514 if (n == 0) {
5391d806 515 ide_transfer_stop(s);
bef0fd59
SH
516 return;
517 }
518
519 s->status |= BUSY_STAT;
520
521 if (n > s->req_nb_sectors) {
522 n = s->req_nb_sectors;
523 }
524
5391d806 525#if defined(DEBUG_IDE)
bef0fd59 526 printf("sector=%" PRId64 "\n", sector_num);
5391d806 527#endif
a597e79c 528
bef0fd59
SH
529 s->iov.iov_base = s->io_buffer;
530 s->iov.iov_len = n * BDRV_SECTOR_SIZE;
531 qemu_iovec_init_external(&s->qiov, &s->iov, 1);
532
533 bdrv_acct_start(s->bs, &s->acct, n * BDRV_SECTOR_SIZE, BDRV_ACCT_READ);
534 s->pio_aiocb = bdrv_aio_readv(s->bs, sector_num, &s->qiov, n,
535 ide_sector_read_cb, s);
5391d806
FB
536}
537
b61744b3 538static void dma_buf_commit(IDEState *s)
7aea4412 539{
1fb8648d 540 qemu_sglist_destroy(&s->sg);
7aea4412
AL
541}
542
33231e0e 543void ide_set_inactive(IDEState *s)
8337606d 544{
40a6238a
AG
545 s->bus->dma->aiocb = NULL;
546 s->bus->dma->ops->set_inactive(s->bus->dma);
8337606d
KW
547}
548
356721ae 549void ide_dma_error(IDEState *s)
e162cfb0
AZ
550{
551 ide_transfer_stop(s);
552 s->error = ABRT_ERR;
553 s->status = READY_STAT | ERR_STAT;
40a6238a 554 ide_set_inactive(s);
9cdd03a7 555 ide_set_irq(s->bus);
e162cfb0
AZ
556}
557
ce4b6522 558static int ide_handle_rw_error(IDEState *s, int error, int op)
428c5705 559{
ce4b6522 560 int is_read = (op & BM_STATUS_RETRY_READ);
abd7f68d 561 BlockErrorAction action = bdrv_get_on_error(s->bs, is_read);
428c5705 562
7ad7e3c3 563 if (action == BLOCK_ERR_IGNORE) {
329c0a48 564 bdrv_emit_qmp_error_event(s->bs, BDRV_ACTION_IGNORE, is_read);
428c5705 565 return 0;
7ad7e3c3 566 }
428c5705
AL
567
568 if ((error == ENOSPC && action == BLOCK_ERR_STOP_ENOSPC)
569 || action == BLOCK_ERR_STOP_ANY) {
40a6238a 570 s->bus->dma->ops->set_unit(s->bus->dma, s->unit);
def93791 571 s->bus->error_status = op;
329c0a48 572 bdrv_emit_qmp_error_event(s->bs, BDRV_ACTION_STOP, is_read);
0461d5a6 573 vm_stop(RUN_STATE_IO_ERROR);
50fb1900 574 bdrv_iostatus_set_err(s->bs, error);
428c5705 575 } else {
ce4b6522 576 if (op & BM_STATUS_DMA_RETRY) {
b61744b3 577 dma_buf_commit(s);
428c5705 578 ide_dma_error(s);
7aea4412 579 } else {
428c5705 580 ide_rw_error(s);
7aea4412 581 }
329c0a48 582 bdrv_emit_qmp_error_event(s->bs, BDRV_ACTION_REPORT, is_read);
428c5705
AL
583 }
584
585 return 1;
586}
587
cd369c46 588void ide_dma_cb(void *opaque, int ret)
98087450 589{
40a6238a 590 IDEState *s = opaque;
8ccad811
FB
591 int n;
592 int64_t sector_num;
593
e162cfb0 594 if (ret < 0) {
cd369c46
CH
595 int op = BM_STATUS_DMA_RETRY;
596
4e1e0051 597 if (s->dma_cmd == IDE_DMA_READ)
cd369c46 598 op |= BM_STATUS_RETRY_READ;
d353fb72
CH
599 else if (s->dma_cmd == IDE_DMA_TRIM)
600 op |= BM_STATUS_RETRY_TRIM;
601
cd369c46 602 if (ide_handle_rw_error(s, -ret, op)) {
ce4b6522
KW
603 return;
604 }
e162cfb0
AZ
605 }
606
8ccad811
FB
607 n = s->io_buffer_size >> 9;
608 sector_num = ide_get_sector(s);
609 if (n > 0) {
b61744b3 610 dma_buf_commit(s);
8ccad811
FB
611 sector_num += n;
612 ide_set_sector(s, sector_num);
613 s->nsector -= n;
8ccad811
FB
614 }
615
616 /* end of transfer ? */
617 if (s->nsector == 0) {
98087450 618 s->status = READY_STAT | SEEK_STAT;
9cdd03a7 619 ide_set_irq(s->bus);
cd369c46 620 goto eot;
98087450 621 }
8ccad811
FB
622
623 /* launch next transfer */
624 n = s->nsector;
596bb44d 625 s->io_buffer_index = 0;
8ccad811 626 s->io_buffer_size = n * 512;
4e1e0051 627 if (s->bus->dma->ops->prepare_buf(s->bus->dma, ide_cmd_is_read(s)) == 0) {
69c38b8f
KW
628 /* The PRDs were too short. Reset the Active bit, but don't raise an
629 * interrupt. */
7aea4412 630 goto eot;
69c38b8f 631 }
cd369c46 632
8ccad811 633#ifdef DEBUG_AIO
4e1e0051
CH
634 printf("ide_dma_cb: sector_num=%" PRId64 " n=%d, cmd_cmd=%d\n",
635 sector_num, n, s->dma_cmd);
8ccad811 636#endif
cd369c46 637
4e1e0051
CH
638 switch (s->dma_cmd) {
639 case IDE_DMA_READ:
cd369c46
CH
640 s->bus->dma->aiocb = dma_bdrv_read(s->bs, &s->sg, sector_num,
641 ide_dma_cb, s);
4e1e0051
CH
642 break;
643 case IDE_DMA_WRITE:
cd369c46
CH
644 s->bus->dma->aiocb = dma_bdrv_write(s->bs, &s->sg, sector_num,
645 ide_dma_cb, s);
4e1e0051 646 break;
d353fb72
CH
647 case IDE_DMA_TRIM:
648 s->bus->dma->aiocb = dma_bdrv_io(s->bs, &s->sg, sector_num,
43cf8ae6
DG
649 ide_issue_trim, ide_dma_cb, s,
650 DMA_DIRECTION_TO_DEVICE);
d353fb72 651 break;
cd369c46 652 }
cd369c46
CH
653 return;
654
655eot:
a597e79c
CH
656 if (s->dma_cmd == IDE_DMA_READ || s->dma_cmd == IDE_DMA_WRITE) {
657 bdrv_acct_done(s->bs, &s->acct);
658 }
659 ide_set_inactive(s);
98087450
FB
660}
661
4e1e0051 662static void ide_sector_start_dma(IDEState *s, enum ide_dma_cmd dma_cmd)
98087450 663{
8ccad811 664 s->status = READY_STAT | SEEK_STAT | DRQ_STAT | BUSY_STAT;
98087450
FB
665 s->io_buffer_index = 0;
666 s->io_buffer_size = 0;
4e1e0051 667 s->dma_cmd = dma_cmd;
a597e79c
CH
668
669 switch (dma_cmd) {
670 case IDE_DMA_READ:
671 bdrv_acct_start(s->bs, &s->acct, s->nsector * BDRV_SECTOR_SIZE,
672 BDRV_ACCT_READ);
673 break;
674 case IDE_DMA_WRITE:
675 bdrv_acct_start(s->bs, &s->acct, s->nsector * BDRV_SECTOR_SIZE,
676 BDRV_ACCT_WRITE);
677 break;
678 default:
679 break;
680 }
681
cd369c46 682 s->bus->dma->ops->start_dma(s->bus->dma, s, ide_dma_cb);
98087450
FB
683}
684
a09db21f
FB
685static void ide_sector_write_timer_cb(void *opaque)
686{
687 IDEState *s = opaque;
9cdd03a7 688 ide_set_irq(s->bus);
a09db21f
FB
689}
690
40a6238a 691void ide_sector_write(IDEState *s)
5391d806
FB
692{
693 int64_t sector_num;
31c2a146 694 int ret, n, n1;
5391d806
FB
695
696 s->status = READY_STAT | SEEK_STAT;
697 sector_num = ide_get_sector(s);
698#if defined(DEBUG_IDE)
18c5f8ea 699 printf("write sector=%" PRId64 "\n", sector_num);
5391d806
FB
700#endif
701 n = s->nsector;
702 if (n > s->req_nb_sectors)
703 n = s->req_nb_sectors;
a597e79c
CH
704
705 bdrv_acct_start(s->bs, &s->acct, n * BDRV_SECTOR_SIZE, BDRV_ACCT_READ);
31c2a146 706 ret = bdrv_write(s->bs, sector_num, s->io_buffer, n);
a597e79c 707 bdrv_acct_done(s->bs, &s->acct);
428c5705 708
e162cfb0 709 if (ret != 0) {
ce4b6522 710 if (ide_handle_rw_error(s, -ret, BM_STATUS_PIO_RETRY))
428c5705 711 return;
e162cfb0
AZ
712 }
713
5391d806
FB
714 s->nsector -= n;
715 if (s->nsector == 0) {
292eef5a 716 /* no more sectors to write */
5391d806
FB
717 ide_transfer_stop(s);
718 } else {
719 n1 = s->nsector;
720 if (n1 > s->req_nb_sectors)
721 n1 = s->req_nb_sectors;
722 ide_transfer_start(s, s->io_buffer, 512 * n1, ide_sector_write);
723 }
724 ide_set_sector(s, sector_num + n);
3b46e624 725
31c2a146
TS
726 if (win2k_install_hack && ((++s->irq_count % 16) == 0)) {
727 /* It seems there is a bug in the Windows 2000 installer HDD
728 IDE driver which fills the disk with empty logs when the
729 IDE write IRQ comes too early. This hack tries to correct
730 that at the expense of slower write performances. Use this
731 option _only_ to install Windows 2000. You must disable it
732 for normal use. */
f7736b91 733 qemu_mod_timer(s->sector_write_timer,
74475455 734 qemu_get_clock_ns(vm_clock) + (get_ticks_per_sec() / 1000));
f7736b91 735 } else {
9cdd03a7 736 ide_set_irq(s->bus);
31c2a146 737 }
5391d806
FB
738}
739
b0484ae4
CH
740static void ide_flush_cb(void *opaque, int ret)
741{
742 IDEState *s = opaque;
743
e2bcadad
KW
744 if (ret < 0) {
745 /* XXX: What sector number to set here? */
746 if (ide_handle_rw_error(s, -ret, BM_STATUS_RETRY_FLUSH)) {
747 return;
748 }
749 }
b0484ae4 750
a597e79c 751 bdrv_acct_done(s->bs, &s->acct);
b0484ae4
CH
752 s->status = READY_STAT | SEEK_STAT;
753 ide_set_irq(s->bus);
754}
755
40a6238a 756void ide_flush_cache(IDEState *s)
6bcb1a79 757{
b2df7531 758 if (s->bs == NULL) {
6bcb1a79 759 ide_flush_cb(s, 0);
b2df7531
KW
760 return;
761 }
762
a597e79c 763 bdrv_acct_start(s->bs, &s->acct, 0, BDRV_ACCT_FLUSH);
ad54ae80 764 bdrv_aio_flush(s->bs, ide_flush_cb, s);
6bcb1a79
KW
765}
766
201a51fc
AZ
767static void ide_cfata_metadata_inquiry(IDEState *s)
768{
769 uint16_t *p;
770 uint32_t spd;
771
772 p = (uint16_t *) s->io_buffer;
773 memset(p, 0, 0x200);
774 spd = ((s->mdata_size - 1) >> 9) + 1;
775
776 put_le16(p + 0, 0x0001); /* Data format revision */
777 put_le16(p + 1, 0x0000); /* Media property: silicon */
778 put_le16(p + 2, s->media_changed); /* Media status */
779 put_le16(p + 3, s->mdata_size & 0xffff); /* Capacity in bytes (low) */
780 put_le16(p + 4, s->mdata_size >> 16); /* Capacity in bytes (high) */
781 put_le16(p + 5, spd & 0xffff); /* Sectors per device (low) */
782 put_le16(p + 6, spd >> 16); /* Sectors per device (high) */
783}
784
785static void ide_cfata_metadata_read(IDEState *s)
786{
787 uint16_t *p;
788
789 if (((s->hcyl << 16) | s->lcyl) << 9 > s->mdata_size + 2) {
790 s->status = ERR_STAT;
791 s->error = ABRT_ERR;
792 return;
793 }
794
795 p = (uint16_t *) s->io_buffer;
796 memset(p, 0, 0x200);
797
798 put_le16(p + 0, s->media_changed); /* Media status */
799 memcpy(p + 1, s->mdata_storage + (((s->hcyl << 16) | s->lcyl) << 9),
800 MIN(MIN(s->mdata_size - (((s->hcyl << 16) | s->lcyl) << 9),
801 s->nsector << 9), 0x200 - 2));
802}
803
804static void ide_cfata_metadata_write(IDEState *s)
805{
806 if (((s->hcyl << 16) | s->lcyl) << 9 > s->mdata_size + 2) {
807 s->status = ERR_STAT;
808 s->error = ABRT_ERR;
809 return;
810 }
811
812 s->media_changed = 0;
813
814 memcpy(s->mdata_storage + (((s->hcyl << 16) | s->lcyl) << 9),
815 s->io_buffer + 2,
816 MIN(MIN(s->mdata_size - (((s->hcyl << 16) | s->lcyl) << 9),
817 s->nsector << 9), 0x200 - 2));
818}
819
bd491d6a 820/* called when the inserted state of the media has changed */
7d4b4ba5 821static void ide_cd_change_cb(void *opaque, bool load)
bd491d6a
TS
822{
823 IDEState *s = opaque;
96b8f136 824 uint64_t nb_sectors;
bd491d6a 825
25ad22bc 826 s->tray_open = !load;
bd491d6a
TS
827 bdrv_get_geometry(s->bs, &nb_sectors);
828 s->nb_sectors = nb_sectors;
9118e7f0 829
4b9b7092
AS
830 /*
831 * First indicate to the guest that a CD has been removed. That's
832 * done on the next command the guest sends us.
833 *
67cc61e4 834 * Then we set UNIT_ATTENTION, by which the guest will
4b9b7092
AS
835 * detect a new CD in the drive. See ide_atapi_cmd() for details.
836 */
93c8cfd9 837 s->cdrom_changed = 1;
996faf1a 838 s->events.new_media = true;
2df0a3a3
PB
839 s->events.eject_request = false;
840 ide_set_irq(s->bus);
841}
842
843static void ide_cd_eject_request_cb(void *opaque, bool force)
844{
845 IDEState *s = opaque;
846
847 s->events.eject_request = true;
848 if (force) {
849 s->tray_locked = false;
850 }
9cdd03a7 851 ide_set_irq(s->bus);
bd491d6a
TS
852}
853
c2ff060f
FB
854static void ide_cmd_lba48_transform(IDEState *s, int lba48)
855{
856 s->lba48 = lba48;
857
858 /* handle the 'magic' 0 nsector count conversion here. to avoid
859 * fiddling with the rest of the read logic, we just store the
860 * full sector count in ->nsector and ignore ->hob_nsector from now
861 */
862 if (!s->lba48) {
863 if (!s->nsector)
864 s->nsector = 256;
865 } else {
866 if (!s->nsector && !s->hob_nsector)
867 s->nsector = 65536;
868 else {
869 int lo = s->nsector;
870 int hi = s->hob_nsector;
871
872 s->nsector = (hi << 8) | lo;
873 }
874 }
875}
876
bcbdc4d3 877static void ide_clear_hob(IDEBus *bus)
c2ff060f
FB
878{
879 /* any write clears HOB high bit of device control register */
bcbdc4d3
GH
880 bus->ifs[0].select &= ~(1 << 7);
881 bus->ifs[1].select &= ~(1 << 7);
c2ff060f
FB
882}
883
356721ae 884void ide_ioport_write(void *opaque, uint32_t addr, uint32_t val)
caed8802 885{
bcbdc4d3 886 IDEBus *bus = opaque;
5391d806
FB
887
888#ifdef DEBUG_IDE
889 printf("IDE: write addr=0x%x val=0x%02x\n", addr, val);
890#endif
c2ff060f 891
5391d806 892 addr &= 7;
fcdd25ab
AL
893
894 /* ignore writes to command block while busy with previous command */
bcbdc4d3 895 if (addr != 7 && (idebus_active_if(bus)->status & (BUSY_STAT|DRQ_STAT)))
fcdd25ab
AL
896 return;
897
5391d806
FB
898 switch(addr) {
899 case 0:
900 break;
901 case 1:
bcbdc4d3 902 ide_clear_hob(bus);
c45c3d00 903 /* NOTE: data is written to the two drives */
bcbdc4d3
GH
904 bus->ifs[0].hob_feature = bus->ifs[0].feature;
905 bus->ifs[1].hob_feature = bus->ifs[1].feature;
906 bus->ifs[0].feature = val;
907 bus->ifs[1].feature = val;
5391d806
FB
908 break;
909 case 2:
bcbdc4d3
GH
910 ide_clear_hob(bus);
911 bus->ifs[0].hob_nsector = bus->ifs[0].nsector;
912 bus->ifs[1].hob_nsector = bus->ifs[1].nsector;
913 bus->ifs[0].nsector = val;
914 bus->ifs[1].nsector = val;
5391d806
FB
915 break;
916 case 3:
bcbdc4d3
GH
917 ide_clear_hob(bus);
918 bus->ifs[0].hob_sector = bus->ifs[0].sector;
919 bus->ifs[1].hob_sector = bus->ifs[1].sector;
920 bus->ifs[0].sector = val;
921 bus->ifs[1].sector = val;
5391d806
FB
922 break;
923 case 4:
bcbdc4d3
GH
924 ide_clear_hob(bus);
925 bus->ifs[0].hob_lcyl = bus->ifs[0].lcyl;
926 bus->ifs[1].hob_lcyl = bus->ifs[1].lcyl;
927 bus->ifs[0].lcyl = val;
928 bus->ifs[1].lcyl = val;
5391d806
FB
929 break;
930 case 5:
bcbdc4d3
GH
931 ide_clear_hob(bus);
932 bus->ifs[0].hob_hcyl = bus->ifs[0].hcyl;
933 bus->ifs[1].hob_hcyl = bus->ifs[1].hcyl;
934 bus->ifs[0].hcyl = val;
935 bus->ifs[1].hcyl = val;
5391d806
FB
936 break;
937 case 6:
c2ff060f 938 /* FIXME: HOB readback uses bit 7 */
bcbdc4d3
GH
939 bus->ifs[0].select = (val & ~0x10) | 0xa0;
940 bus->ifs[1].select = (val | 0x10) | 0xa0;
5391d806 941 /* select drive */
bcbdc4d3 942 bus->unit = (val >> 4) & 1;
5391d806
FB
943 break;
944 default:
945 case 7:
946 /* command */
7cff87ff
AG
947 ide_exec_cmd(bus, val);
948 break;
949 }
950}
951
844505b1
MA
952#define HD_OK (1u << IDE_HD)
953#define CD_OK (1u << IDE_CD)
954#define CFA_OK (1u << IDE_CFATA)
955#define HD_CFA_OK (HD_OK | CFA_OK)
956#define ALL_OK (HD_OK | CD_OK | CFA_OK)
957
958/* See ACS-2 T13/2015-D Table B.2 Command codes */
959static const uint8_t ide_cmd_table[0x100] = {
960 /* NOP not implemented, mandatory for CD */
961 [CFA_REQ_EXT_ERROR_CODE] = CFA_OK,
962 [WIN_DSM] = ALL_OK,
963 [WIN_DEVICE_RESET] = CD_OK,
3cfc2269 964 [WIN_RECAL] = HD_CFA_OK,
844505b1
MA
965 [WIN_READ] = ALL_OK,
966 [WIN_READ_ONCE] = ALL_OK,
3cfc2269
MA
967 [WIN_READ_EXT] = HD_CFA_OK,
968 [WIN_READDMA_EXT] = HD_CFA_OK,
969 [WIN_READ_NATIVE_MAX_EXT] = HD_CFA_OK,
970 [WIN_MULTREAD_EXT] = HD_CFA_OK,
971 [WIN_WRITE] = HD_CFA_OK,
972 [WIN_WRITE_ONCE] = HD_CFA_OK,
973 [WIN_WRITE_EXT] = HD_CFA_OK,
974 [WIN_WRITEDMA_EXT] = HD_CFA_OK,
975 [CFA_WRITE_SECT_WO_ERASE] = CFA_OK,
976 [WIN_MULTWRITE_EXT] = HD_CFA_OK,
977 [WIN_WRITE_VERIFY] = HD_CFA_OK,
978 [WIN_VERIFY] = HD_CFA_OK,
979 [WIN_VERIFY_ONCE] = HD_CFA_OK,
980 [WIN_VERIFY_EXT] = HD_CFA_OK,
844505b1
MA
981 [WIN_SEEK] = HD_CFA_OK,
982 [CFA_TRANSLATE_SECTOR] = CFA_OK,
983 [WIN_DIAGNOSE] = ALL_OK,
3cfc2269 984 [WIN_SPECIFY] = HD_CFA_OK,
844505b1
MA
985 [WIN_STANDBYNOW2] = ALL_OK,
986 [WIN_IDLEIMMEDIATE2] = ALL_OK,
987 [WIN_STANDBY2] = ALL_OK,
988 [WIN_SETIDLE2] = ALL_OK,
989 [WIN_CHECKPOWERMODE2] = ALL_OK,
990 [WIN_SLEEPNOW2] = ALL_OK,
991 [WIN_PACKETCMD] = CD_OK,
992 [WIN_PIDENTIFY] = CD_OK,
993 [WIN_SMART] = HD_CFA_OK,
994 [CFA_ACCESS_METADATA_STORAGE] = CFA_OK,
995 [CFA_ERASE_SECTORS] = CFA_OK,
3cfc2269
MA
996 [WIN_MULTREAD] = HD_CFA_OK,
997 [WIN_MULTWRITE] = HD_CFA_OK,
998 [WIN_SETMULT] = HD_CFA_OK,
999 [WIN_READDMA] = HD_CFA_OK,
1000 [WIN_READDMA_ONCE] = HD_CFA_OK,
1001 [WIN_WRITEDMA] = HD_CFA_OK,
1002 [WIN_WRITEDMA_ONCE] = HD_CFA_OK,
1003 [CFA_WRITE_MULTI_WO_ERASE] = CFA_OK,
844505b1
MA
1004 [WIN_STANDBYNOW1] = ALL_OK,
1005 [WIN_IDLEIMMEDIATE] = ALL_OK,
1006 [WIN_STANDBY] = ALL_OK,
1007 [WIN_SETIDLE1] = ALL_OK,
1008 [WIN_CHECKPOWERMODE1] = ALL_OK,
1009 [WIN_SLEEPNOW1] = ALL_OK,
1010 [WIN_FLUSH_CACHE] = ALL_OK,
3cfc2269 1011 [WIN_FLUSH_CACHE_EXT] = HD_CFA_OK,
844505b1
MA
1012 [WIN_IDENTIFY] = ALL_OK,
1013 [WIN_SETFEATURES] = ALL_OK,
1014 [IBM_SENSE_CONDITION] = CFA_OK,
1015 [CFA_WEAR_LEVEL] = CFA_OK,
1016 [WIN_READ_NATIVE_MAX] = ALL_OK,
1017};
1018
1019static bool ide_cmd_permitted(IDEState *s, uint32_t cmd)
1020{
1021 return cmd < ARRAY_SIZE(ide_cmd_table)
1022 && (ide_cmd_table[cmd] & (1u << s->drive_kind));
1023}
7cff87ff
AG
1024
1025void ide_exec_cmd(IDEBus *bus, uint32_t val)
1026{
1027 IDEState *s;
1028 int n;
1029 int lba48 = 0;
1030
5391d806 1031#if defined(DEBUG_IDE)
6ef2ba5e 1032 printf("ide: CMD=%02x\n", val);
5391d806 1033#endif
6ef2ba5e 1034 s = idebus_active_if(bus);
66a0a2cb 1035 /* ignore commands to non existent slave */
6ef2ba5e
AG
1036 if (s != bus->ifs && !s->bs)
1037 return;
c2ff060f 1038
6ef2ba5e
AG
1039 /* Only DEVICE RESET is allowed while BSY or/and DRQ are set */
1040 if ((s->status & (BUSY_STAT|DRQ_STAT)) && val != WIN_DEVICE_RESET)
1041 return;
fcdd25ab 1042
844505b1
MA
1043 if (!ide_cmd_permitted(s, val)) {
1044 goto abort_cmd;
1045 }
1046
6ef2ba5e 1047 switch(val) {
d353fb72
CH
1048 case WIN_DSM:
1049 switch (s->feature) {
1050 case DSM_TRIM:
1051 if (!s->bs) {
1052 goto abort_cmd;
1053 }
1054 ide_sector_start_dma(s, IDE_DMA_TRIM);
1055 break;
1056 default:
1057 goto abort_cmd;
1058 }
1059 break;
6ef2ba5e
AG
1060 case WIN_IDENTIFY:
1061 if (s->bs && s->drive_kind != IDE_CD) {
1062 if (s->drive_kind != IDE_CFATA)
1063 ide_identify(s);
1064 else
1065 ide_cfata_identify(s);
769bec72 1066 s->status = READY_STAT | SEEK_STAT;
6ef2ba5e
AG
1067 ide_transfer_start(s, s->io_buffer, 512, ide_transfer_stop);
1068 } else {
1069 if (s->drive_kind == IDE_CD) {
1070 ide_set_signature(s);
5391d806 1071 }
6ef2ba5e
AG
1072 ide_abort_command(s);
1073 }
1074 ide_set_irq(s->bus);
1075 break;
1076 case WIN_SPECIFY:
1077 case WIN_RECAL:
1078 s->error = 0;
1079 s->status = READY_STAT | SEEK_STAT;
1080 ide_set_irq(s->bus);
1081 break;
1082 case WIN_SETMULT:
1083 if (s->drive_kind == IDE_CFATA && s->nsector == 0) {
1084 /* Disable Read and Write Multiple */
1085 s->mult_sectors = 0;
41a2b959 1086 s->status = READY_STAT | SEEK_STAT;
6ef2ba5e
AG
1087 } else if ((s->nsector & 0xff) != 0 &&
1088 ((s->nsector & 0xff) > MAX_MULT_SECTORS ||
1089 (s->nsector & (s->nsector - 1)) != 0)) {
1090 ide_abort_command(s);
1091 } else {
1092 s->mult_sectors = s->nsector & 0xff;
1093 s->status = READY_STAT | SEEK_STAT;
1094 }
1095 ide_set_irq(s->bus);
1096 break;
1097 case WIN_VERIFY_EXT:
1098 lba48 = 1;
1099 case WIN_VERIFY:
1100 case WIN_VERIFY_ONCE:
1101 /* do sector number check ? */
1102 ide_cmd_lba48_transform(s, lba48);
1103 s->status = READY_STAT | SEEK_STAT;
1104 ide_set_irq(s->bus);
1105 break;
814839c0 1106 case WIN_READ_EXT:
6ef2ba5e
AG
1107 lba48 = 1;
1108 case WIN_READ:
1109 case WIN_READ_ONCE:
3f76a7c3
MA
1110 if (s->drive_kind == IDE_CD) {
1111 ide_set_signature(s); /* odd, but ATA4 8.27.5.2 requires it */
6ef2ba5e 1112 goto abort_cmd;
3f76a7c3 1113 }
d53cdb30
PB
1114 if (!s->bs) {
1115 goto abort_cmd;
1116 }
6ef2ba5e
AG
1117 ide_cmd_lba48_transform(s, lba48);
1118 s->req_nb_sectors = 1;
1119 ide_sector_read(s);
1120 break;
814839c0 1121 case WIN_WRITE_EXT:
6ef2ba5e
AG
1122 lba48 = 1;
1123 case WIN_WRITE:
1124 case WIN_WRITE_ONCE:
1125 case CFA_WRITE_SECT_WO_ERASE:
1126 case WIN_WRITE_VERIFY:
d53cdb30
PB
1127 if (!s->bs) {
1128 goto abort_cmd;
1129 }
6ef2ba5e
AG
1130 ide_cmd_lba48_transform(s, lba48);
1131 s->error = 0;
1132 s->status = SEEK_STAT | READY_STAT;
1133 s->req_nb_sectors = 1;
1134 ide_transfer_start(s, s->io_buffer, 512, ide_sector_write);
1135 s->media_changed = 1;
1136 break;
814839c0 1137 case WIN_MULTREAD_EXT:
6ef2ba5e
AG
1138 lba48 = 1;
1139 case WIN_MULTREAD:
d53cdb30
PB
1140 if (!s->bs) {
1141 goto abort_cmd;
1142 }
1143 if (!s->mult_sectors) {
6ef2ba5e 1144 goto abort_cmd;
d53cdb30 1145 }
6ef2ba5e
AG
1146 ide_cmd_lba48_transform(s, lba48);
1147 s->req_nb_sectors = s->mult_sectors;
1148 ide_sector_read(s);
1149 break;
1150 case WIN_MULTWRITE_EXT:
1151 lba48 = 1;
1152 case WIN_MULTWRITE:
1153 case CFA_WRITE_MULTI_WO_ERASE:
d53cdb30
PB
1154 if (!s->bs) {
1155 goto abort_cmd;
1156 }
1157 if (!s->mult_sectors) {
6ef2ba5e 1158 goto abort_cmd;
d53cdb30 1159 }
6ef2ba5e
AG
1160 ide_cmd_lba48_transform(s, lba48);
1161 s->error = 0;
1162 s->status = SEEK_STAT | READY_STAT;
1163 s->req_nb_sectors = s->mult_sectors;
1164 n = s->nsector;
1165 if (n > s->req_nb_sectors)
1166 n = s->req_nb_sectors;
1167 ide_transfer_start(s, s->io_buffer, 512 * n, ide_sector_write);
1168 s->media_changed = 1;
1169 break;
814839c0 1170 case WIN_READDMA_EXT:
6ef2ba5e
AG
1171 lba48 = 1;
1172 case WIN_READDMA:
1173 case WIN_READDMA_ONCE:
d53cdb30 1174 if (!s->bs) {
6ef2ba5e 1175 goto abort_cmd;
d53cdb30 1176 }
6ef2ba5e 1177 ide_cmd_lba48_transform(s, lba48);
4e1e0051 1178 ide_sector_start_dma(s, IDE_DMA_READ);
6ef2ba5e 1179 break;
814839c0 1180 case WIN_WRITEDMA_EXT:
6ef2ba5e
AG
1181 lba48 = 1;
1182 case WIN_WRITEDMA:
1183 case WIN_WRITEDMA_ONCE:
d53cdb30 1184 if (!s->bs) {
6ef2ba5e 1185 goto abort_cmd;
d53cdb30 1186 }
6ef2ba5e 1187 ide_cmd_lba48_transform(s, lba48);
4e1e0051 1188 ide_sector_start_dma(s, IDE_DMA_WRITE);
6ef2ba5e
AG
1189 s->media_changed = 1;
1190 break;
1191 case WIN_READ_NATIVE_MAX_EXT:
1192 lba48 = 1;
1193 case WIN_READ_NATIVE_MAX:
1194 ide_cmd_lba48_transform(s, lba48);
1195 ide_set_sector(s, s->nb_sectors - 1);
1196 s->status = READY_STAT | SEEK_STAT;
1197 ide_set_irq(s->bus);
1198 break;
1199 case WIN_CHECKPOWERMODE1:
1200 case WIN_CHECKPOWERMODE2:
b93af93d 1201 s->error = 0;
6ef2ba5e
AG
1202 s->nsector = 0xff; /* device active or idle */
1203 s->status = READY_STAT | SEEK_STAT;
1204 ide_set_irq(s->bus);
1205 break;
1206 case WIN_SETFEATURES:
1207 if (!s->bs)
1208 goto abort_cmd;
1209 /* XXX: valid for CDROM ? */
1210 switch(s->feature) {
1211 case 0xcc: /* reverting to power-on defaults enable */
1212 case 0x66: /* reverting to power-on defaults disable */
1213 case 0x02: /* write cache enable */
1214 case 0x82: /* write cache disable */
1215 case 0xaa: /* read look-ahead enable */
1216 case 0x55: /* read look-ahead disable */
1217 case 0x05: /* set advanced power management mode */
1218 case 0x85: /* disable advanced power management mode */
1219 case 0x69: /* NOP */
1220 case 0x67: /* NOP */
1221 case 0x96: /* NOP */
1222 case 0x9a: /* NOP */
1223 case 0x42: /* enable Automatic Acoustic Mode */
1224 case 0xc2: /* disable Automatic Acoustic Mode */
41a2b959 1225 s->status = READY_STAT | SEEK_STAT;
9cdd03a7 1226 ide_set_irq(s->bus);
a136e5a8 1227 break;
6ef2ba5e 1228 case 0x03: { /* set transfer mode */
94458802 1229 uint8_t val = s->nsector & 0x07;
6ef2ba5e 1230 uint16_t *identify_data = (uint16_t *)s->identify_data;
94458802
FB
1231
1232 switch (s->nsector >> 3) {
6ef2ba5e
AG
1233 case 0x00: /* pio default */
1234 case 0x01: /* pio mode */
96c35ceb
JQ
1235 put_le16(identify_data + 62,0x07);
1236 put_le16(identify_data + 63,0x07);
1237 put_le16(identify_data + 88,0x3f);
d1b5c20d 1238 break;
6ef2ba5e 1239 case 0x02: /* sigle word dma mode*/
96c35ceb
JQ
1240 put_le16(identify_data + 62,0x07 | (1 << (val + 8)));
1241 put_le16(identify_data + 63,0x07);
1242 put_le16(identify_data + 88,0x3f);
94458802 1243 break;
6ef2ba5e 1244 case 0x04: /* mdma mode */
96c35ceb
JQ
1245 put_le16(identify_data + 62,0x07);
1246 put_le16(identify_data + 63,0x07 | (1 << (val + 8)));
1247 put_le16(identify_data + 88,0x3f);
94458802 1248 break;
6ef2ba5e 1249 case 0x08: /* udma mode */
96c35ceb
JQ
1250 put_le16(identify_data + 62,0x07);
1251 put_le16(identify_data + 63,0x07);
1252 put_le16(identify_data + 88,0x3f | (1 << (val + 8)));
94458802 1253 break;
6ef2ba5e 1254 default:
94458802
FB
1255 goto abort_cmd;
1256 }
4fbfcd6d 1257 s->status = READY_STAT | SEEK_STAT;
9cdd03a7 1258 ide_set_irq(s->bus);
4fbfcd6d 1259 break;
6ef2ba5e
AG
1260 }
1261 default:
1262 goto abort_cmd;
1263 }
1264 break;
1265 case WIN_FLUSH_CACHE:
1266 case WIN_FLUSH_CACHE_EXT:
1267 ide_flush_cache(s);
1268 break;
1269 case WIN_STANDBY:
1270 case WIN_STANDBY2:
1271 case WIN_STANDBYNOW1:
1272 case WIN_STANDBYNOW2:
1273 case WIN_IDLEIMMEDIATE:
1d4316d3 1274 case WIN_IDLEIMMEDIATE2:
6ef2ba5e
AG
1275 case WIN_SETIDLE1:
1276 case WIN_SETIDLE2:
1277 case WIN_SLEEPNOW1:
1278 case WIN_SLEEPNOW2:
1279 s->status = READY_STAT;
1280 ide_set_irq(s->bus);
1281 break;
1282 case WIN_SEEK:
6ef2ba5e
AG
1283 /* XXX: Check that seek is within bounds */
1284 s->status = READY_STAT | SEEK_STAT;
1285 ide_set_irq(s->bus);
1286 break;
1287 /* ATAPI commands */
1288 case WIN_PIDENTIFY:
844505b1
MA
1289 ide_atapi_identify(s);
1290 s->status = READY_STAT | SEEK_STAT;
1291 ide_transfer_start(s, s->io_buffer, 512, ide_transfer_stop);
6ef2ba5e
AG
1292 ide_set_irq(s->bus);
1293 break;
1294 case WIN_DIAGNOSE:
1295 ide_set_signature(s);
1296 if (s->drive_kind == IDE_CD)
1297 s->status = 0; /* ATAPI spec (v6) section 9.10 defines packet
1298 * devices to return a clear status register
1299 * with READY_STAT *not* set. */
1300 else
41a2b959 1301 s->status = READY_STAT | SEEK_STAT;
6ef2ba5e
AG
1302 s->error = 0x01; /* Device 0 passed, Device 1 passed or not
1303 * present.
1304 */
1305 ide_set_irq(s->bus);
1306 break;
1d4316d3 1307 case WIN_DEVICE_RESET:
6ef2ba5e
AG
1308 ide_set_signature(s);
1309 s->status = 0x00; /* NOTE: READY is _not_ set */
1310 s->error = 0x01;
1311 break;
1312 case WIN_PACKETCMD:
6ef2ba5e
AG
1313 /* overlapping commands not supported */
1314 if (s->feature & 0x02)
1315 goto abort_cmd;
1316 s->status = READY_STAT | SEEK_STAT;
1317 s->atapi_dma = s->feature & 1;
1318 s->nsector = 1;
1319 ide_transfer_start(s, s->io_buffer, ATAPI_PACKET_SIZE,
1320 ide_atapi_cmd);
1321 break;
1322 /* CF-ATA commands */
1323 case CFA_REQ_EXT_ERROR_CODE:
6ef2ba5e
AG
1324 s->error = 0x09; /* miscellaneous error */
1325 s->status = READY_STAT | SEEK_STAT;
1326 ide_set_irq(s->bus);
1327 break;
1328 case CFA_ERASE_SECTORS:
1329 case CFA_WEAR_LEVEL:
6ef2ba5e
AG
1330 if (val == CFA_WEAR_LEVEL)
1331 s->nsector = 0;
1332 if (val == CFA_ERASE_SECTORS)
1333 s->media_changed = 1;
1334 s->error = 0x00;
1335 s->status = READY_STAT | SEEK_STAT;
1336 ide_set_irq(s->bus);
1337 break;
1338 case CFA_TRANSLATE_SECTOR:
6ef2ba5e
AG
1339 s->error = 0x00;
1340 s->status = READY_STAT | SEEK_STAT;
1341 memset(s->io_buffer, 0, 0x200);
1342 s->io_buffer[0x00] = s->hcyl; /* Cyl MSB */
1343 s->io_buffer[0x01] = s->lcyl; /* Cyl LSB */
1344 s->io_buffer[0x02] = s->select; /* Head */
1345 s->io_buffer[0x03] = s->sector; /* Sector */
1346 s->io_buffer[0x04] = ide_get_sector(s) >> 16; /* LBA MSB */
1347 s->io_buffer[0x05] = ide_get_sector(s) >> 8; /* LBA */
1348 s->io_buffer[0x06] = ide_get_sector(s) >> 0; /* LBA LSB */
1349 s->io_buffer[0x13] = 0x00; /* Erase flag */
1350 s->io_buffer[0x18] = 0x00; /* Hot count */
1351 s->io_buffer[0x19] = 0x00; /* Hot count */
1352 s->io_buffer[0x1a] = 0x01; /* Hot count */
1353 ide_transfer_start(s, s->io_buffer, 0x200, ide_transfer_stop);
1354 ide_set_irq(s->bus);
1355 break;
1356 case CFA_ACCESS_METADATA_STORAGE:
6ef2ba5e
AG
1357 switch (s->feature) {
1358 case 0x02: /* Inquiry Metadata Storage */
1359 ide_cfata_metadata_inquiry(s);
201a51fc 1360 break;
6ef2ba5e
AG
1361 case 0x03: /* Read Metadata Storage */
1362 ide_cfata_metadata_read(s);
201a51fc 1363 break;
6ef2ba5e
AG
1364 case 0x04: /* Write Metadata Storage */
1365 ide_cfata_metadata_write(s);
201a51fc 1366 break;
6ef2ba5e
AG
1367 default:
1368 goto abort_cmd;
1369 }
1370 ide_transfer_start(s, s->io_buffer, 0x200, ide_transfer_stop);
1371 s->status = 0x00; /* NOTE: READY is _not_ set */
1372 ide_set_irq(s->bus);
1373 break;
1374 case IBM_SENSE_CONDITION:
6ef2ba5e
AG
1375 switch (s->feature) {
1376 case 0x01: /* sense temperature in device */
1377 s->nsector = 0x50; /* +20 C */
201a51fc 1378 break;
6ef2ba5e
AG
1379 default:
1380 goto abort_cmd;
1381 }
1382 s->status = READY_STAT | SEEK_STAT;
1383 ide_set_irq(s->bus);
1384 break;
e8b54394 1385
814839c0 1386 case WIN_SMART:
6ef2ba5e 1387 if (s->hcyl != 0xc2 || s->lcyl != 0x4f)
e8b54394 1388 goto abort_cmd;
6ef2ba5e 1389 if (!s->smart_enabled && s->feature != SMART_ENABLE)
e8b54394 1390 goto abort_cmd;
6ef2ba5e
AG
1391 switch (s->feature) {
1392 case SMART_DISABLE:
e8b54394
BW
1393 s->smart_enabled = 0;
1394 s->status = READY_STAT | SEEK_STAT;
9cdd03a7 1395 ide_set_irq(s->bus);
e8b54394 1396 break;
6ef2ba5e 1397 case SMART_ENABLE:
e8b54394
BW
1398 s->smart_enabled = 1;
1399 s->status = READY_STAT | SEEK_STAT;
9cdd03a7 1400 ide_set_irq(s->bus);
e8b54394 1401 break;
6ef2ba5e 1402 case SMART_ATTR_AUTOSAVE:
e8b54394
BW
1403 switch (s->sector) {
1404 case 0x00:
6ef2ba5e
AG
1405 s->smart_autosave = 0;
1406 break;
e8b54394 1407 case 0xf1:
6ef2ba5e
AG
1408 s->smart_autosave = 1;
1409 break;
e8b54394 1410 default:
6ef2ba5e 1411 goto abort_cmd;
e8b54394
BW
1412 }
1413 s->status = READY_STAT | SEEK_STAT;
9cdd03a7 1414 ide_set_irq(s->bus);
e8b54394 1415 break;
6ef2ba5e 1416 case SMART_STATUS:
e8b54394 1417 if (!s->smart_errors) {
6ef2ba5e
AG
1418 s->hcyl = 0xc2;
1419 s->lcyl = 0x4f;
e8b54394 1420 } else {
6ef2ba5e
AG
1421 s->hcyl = 0x2c;
1422 s->lcyl = 0xf4;
e8b54394
BW
1423 }
1424 s->status = READY_STAT | SEEK_STAT;
9cdd03a7 1425 ide_set_irq(s->bus);
e8b54394 1426 break;
6ef2ba5e 1427 case SMART_READ_THRESH:
e8b54394
BW
1428 memset(s->io_buffer, 0, 0x200);
1429 s->io_buffer[0] = 0x01; /* smart struct version */
1430 for (n=0; n<30; n++) {
6ef2ba5e 1431 if (smart_attributes[n][0] == 0)
e8b54394 1432 break;
6ef2ba5e 1433 s->io_buffer[2+0+(n*12)] = smart_attributes[n][0];
b93af93d 1434 s->io_buffer[2+1+(n*12)] = smart_attributes[n][11];
e8b54394
BW
1435 }
1436 for (n=0; n<511; n++) /* checksum */
6ef2ba5e 1437 s->io_buffer[511] += s->io_buffer[n];
e8b54394
BW
1438 s->io_buffer[511] = 0x100 - s->io_buffer[511];
1439 s->status = READY_STAT | SEEK_STAT;
1440 ide_transfer_start(s, s->io_buffer, 0x200, ide_transfer_stop);
9cdd03a7 1441 ide_set_irq(s->bus);
e8b54394 1442 break;
6ef2ba5e 1443 case SMART_READ_DATA:
e8b54394
BW
1444 memset(s->io_buffer, 0, 0x200);
1445 s->io_buffer[0] = 0x01; /* smart struct version */
1446 for (n=0; n<30; n++) {
b93af93d 1447 if (smart_attributes[n][0] == 0) {
e8b54394 1448 break;
b93af93d
BW
1449 }
1450 int i;
1451 for(i = 0; i < 11; i++) {
1452 s->io_buffer[2+i+(n*12)] = smart_attributes[n][i];
1453 }
e8b54394
BW
1454 }
1455 s->io_buffer[362] = 0x02 | (s->smart_autosave?0x80:0x00);
1456 if (s->smart_selftest_count == 0) {
6ef2ba5e 1457 s->io_buffer[363] = 0;
e8b54394 1458 } else {
6ef2ba5e 1459 s->io_buffer[363] =
e8b54394 1460 s->smart_selftest_data[3 +
6ef2ba5e
AG
1461 (s->smart_selftest_count - 1) *
1462 24];
e8b54394
BW
1463 }
1464 s->io_buffer[364] = 0x20;
1465 s->io_buffer[365] = 0x01;
1466 /* offline data collection capacity: execute + self-test*/
1467 s->io_buffer[367] = (1<<4 | 1<<3 | 1);
1468 s->io_buffer[368] = 0x03; /* smart capability (1) */
1469 s->io_buffer[369] = 0x00; /* smart capability (2) */
1470 s->io_buffer[370] = 0x01; /* error logging supported */
1471 s->io_buffer[372] = 0x02; /* minutes for poll short test */
1472 s->io_buffer[373] = 0x36; /* minutes for poll ext test */
1473 s->io_buffer[374] = 0x01; /* minutes for poll conveyance */
1474
1475 for (n=0; n<511; n++)
6ef2ba5e 1476 s->io_buffer[511] += s->io_buffer[n];
e8b54394
BW
1477 s->io_buffer[511] = 0x100 - s->io_buffer[511];
1478 s->status = READY_STAT | SEEK_STAT;
1479 ide_transfer_start(s, s->io_buffer, 0x200, ide_transfer_stop);
9cdd03a7 1480 ide_set_irq(s->bus);
e8b54394 1481 break;
6ef2ba5e 1482 case SMART_READ_LOG:
e8b54394
BW
1483 switch (s->sector) {
1484 case 0x01: /* summary smart error log */
6ef2ba5e
AG
1485 memset(s->io_buffer, 0, 0x200);
1486 s->io_buffer[0] = 0x01;
1487 s->io_buffer[1] = 0x00; /* no error entries */
1488 s->io_buffer[452] = s->smart_errors & 0xff;
1489 s->io_buffer[453] = (s->smart_errors & 0xff00) >> 8;
e8b54394 1490
6ef2ba5e 1491 for (n=0; n<511; n++)
e8b54394 1492 s->io_buffer[511] += s->io_buffer[n];
6ef2ba5e
AG
1493 s->io_buffer[511] = 0x100 - s->io_buffer[511];
1494 break;
e8b54394 1495 case 0x06: /* smart self test log */
6ef2ba5e
AG
1496 memset(s->io_buffer, 0, 0x200);
1497 s->io_buffer[0] = 0x01;
1498 if (s->smart_selftest_count == 0) {
e8b54394 1499 s->io_buffer[508] = 0;
6ef2ba5e 1500 } else {
e8b54394
BW
1501 s->io_buffer[508] = s->smart_selftest_count;
1502 for (n=2; n<506; n++)
6ef2ba5e
AG
1503 s->io_buffer[n] = s->smart_selftest_data[n];
1504 }
1505 for (n=0; n<511; n++)
e8b54394 1506 s->io_buffer[511] += s->io_buffer[n];
6ef2ba5e
AG
1507 s->io_buffer[511] = 0x100 - s->io_buffer[511];
1508 break;
e8b54394 1509 default:
6ef2ba5e 1510 goto abort_cmd;
e8b54394
BW
1511 }
1512 s->status = READY_STAT | SEEK_STAT;
1513 ide_transfer_start(s, s->io_buffer, 0x200, ide_transfer_stop);
9cdd03a7 1514 ide_set_irq(s->bus);
e8b54394 1515 break;
6ef2ba5e 1516 case SMART_EXECUTE_OFFLINE:
e8b54394
BW
1517 switch (s->sector) {
1518 case 0: /* off-line routine */
1519 case 1: /* short self test */
1520 case 2: /* extended self test */
6ef2ba5e
AG
1521 s->smart_selftest_count++;
1522 if(s->smart_selftest_count > 21)
e8b54394 1523 s->smart_selftest_count = 0;
6ef2ba5e
AG
1524 n = 2 + (s->smart_selftest_count - 1) * 24;
1525 s->smart_selftest_data[n] = s->sector;
1526 s->smart_selftest_data[n+1] = 0x00; /* OK and finished */
1527 s->smart_selftest_data[n+2] = 0x34; /* hour count lsb */
1528 s->smart_selftest_data[n+3] = 0x12; /* hour count msb */
1529 s->status = READY_STAT | SEEK_STAT;
1530 ide_set_irq(s->bus);
1531 break;
e8b54394 1532 default:
6ef2ba5e 1533 goto abort_cmd;
e8b54394
BW
1534 }
1535 break;
6ef2ba5e 1536 default:
e8b54394 1537 goto abort_cmd;
6ef2ba5e
AG
1538 }
1539 break;
1540 default:
844505b1 1541 /* should not be reachable */
6ef2ba5e
AG
1542 abort_cmd:
1543 ide_abort_command(s);
1544 ide_set_irq(s->bus);
1545 break;
1546 }
5391d806
FB
1547}
1548
356721ae 1549uint32_t ide_ioport_read(void *opaque, uint32_t addr1)
5391d806 1550{
bcbdc4d3
GH
1551 IDEBus *bus = opaque;
1552 IDEState *s = idebus_active_if(bus);
5391d806 1553 uint32_t addr;
c2ff060f 1554 int ret, hob;
5391d806
FB
1555
1556 addr = addr1 & 7;
c2ff060f
FB
1557 /* FIXME: HOB readback uses bit 7, but it's always set right now */
1558 //hob = s->select & (1 << 7);
1559 hob = 0;
5391d806
FB
1560 switch(addr) {
1561 case 0:
1562 ret = 0xff;
1563 break;
1564 case 1:
bcbdc4d3
GH
1565 if ((!bus->ifs[0].bs && !bus->ifs[1].bs) ||
1566 (s != bus->ifs && !s->bs))
c45c3d00 1567 ret = 0;
c2ff060f 1568 else if (!hob)
c45c3d00 1569 ret = s->error;
c2ff060f
FB
1570 else
1571 ret = s->hob_feature;
5391d806
FB
1572 break;
1573 case 2:
bcbdc4d3 1574 if (!bus->ifs[0].bs && !bus->ifs[1].bs)
c45c3d00 1575 ret = 0;
c2ff060f 1576 else if (!hob)
c45c3d00 1577 ret = s->nsector & 0xff;
c2ff060f
FB
1578 else
1579 ret = s->hob_nsector;
5391d806
FB
1580 break;
1581 case 3:
bcbdc4d3 1582 if (!bus->ifs[0].bs && !bus->ifs[1].bs)
c45c3d00 1583 ret = 0;
c2ff060f 1584 else if (!hob)
c45c3d00 1585 ret = s->sector;
c2ff060f
FB
1586 else
1587 ret = s->hob_sector;
5391d806
FB
1588 break;
1589 case 4:
bcbdc4d3 1590 if (!bus->ifs[0].bs && !bus->ifs[1].bs)
c45c3d00 1591 ret = 0;
c2ff060f 1592 else if (!hob)
c45c3d00 1593 ret = s->lcyl;
c2ff060f
FB
1594 else
1595 ret = s->hob_lcyl;
5391d806
FB
1596 break;
1597 case 5:
bcbdc4d3 1598 if (!bus->ifs[0].bs && !bus->ifs[1].bs)
c45c3d00 1599 ret = 0;
c2ff060f 1600 else if (!hob)
c45c3d00 1601 ret = s->hcyl;
c2ff060f
FB
1602 else
1603 ret = s->hob_hcyl;
5391d806
FB
1604 break;
1605 case 6:
bcbdc4d3 1606 if (!bus->ifs[0].bs && !bus->ifs[1].bs)
c45c3d00
FB
1607 ret = 0;
1608 else
7ae98627 1609 ret = s->select;
5391d806
FB
1610 break;
1611 default:
1612 case 7:
bcbdc4d3
GH
1613 if ((!bus->ifs[0].bs && !bus->ifs[1].bs) ||
1614 (s != bus->ifs && !s->bs))
c45c3d00
FB
1615 ret = 0;
1616 else
1617 ret = s->status;
9cdd03a7 1618 qemu_irq_lower(bus->irq);
5391d806
FB
1619 break;
1620 }
1621#ifdef DEBUG_IDE
1622 printf("ide: read addr=0x%x val=%02x\n", addr1, ret);
1623#endif
1624 return ret;
1625}
1626
356721ae 1627uint32_t ide_status_read(void *opaque, uint32_t addr)
5391d806 1628{
bcbdc4d3
GH
1629 IDEBus *bus = opaque;
1630 IDEState *s = idebus_active_if(bus);
5391d806 1631 int ret;
7ae98627 1632
bcbdc4d3
GH
1633 if ((!bus->ifs[0].bs && !bus->ifs[1].bs) ||
1634 (s != bus->ifs && !s->bs))
7ae98627
FB
1635 ret = 0;
1636 else
1637 ret = s->status;
5391d806
FB
1638#ifdef DEBUG_IDE
1639 printf("ide: read status addr=0x%x val=%02x\n", addr, ret);
1640#endif
1641 return ret;
1642}
1643
356721ae 1644void ide_cmd_write(void *opaque, uint32_t addr, uint32_t val)
5391d806 1645{
bcbdc4d3 1646 IDEBus *bus = opaque;
5391d806
FB
1647 IDEState *s;
1648 int i;
1649
1650#ifdef DEBUG_IDE
1651 printf("ide: write control addr=0x%x val=%02x\n", addr, val);
1652#endif
1653 /* common for both drives */
9cdd03a7 1654 if (!(bus->cmd & IDE_CMD_RESET) &&
5391d806
FB
1655 (val & IDE_CMD_RESET)) {
1656 /* reset low to high */
1657 for(i = 0;i < 2; i++) {
bcbdc4d3 1658 s = &bus->ifs[i];
5391d806
FB
1659 s->status = BUSY_STAT | SEEK_STAT;
1660 s->error = 0x01;
1661 }
9cdd03a7 1662 } else if ((bus->cmd & IDE_CMD_RESET) &&
5391d806
FB
1663 !(val & IDE_CMD_RESET)) {
1664 /* high to low */
1665 for(i = 0;i < 2; i++) {
bcbdc4d3 1666 s = &bus->ifs[i];
cd8722bb 1667 if (s->drive_kind == IDE_CD)
6b136f9e
FB
1668 s->status = 0x00; /* NOTE: READY is _not_ set */
1669 else
56bf1d37 1670 s->status = READY_STAT | SEEK_STAT;
5391d806
FB
1671 ide_set_signature(s);
1672 }
1673 }
1674
9cdd03a7 1675 bus->cmd = val;
5391d806
FB
1676}
1677
40c4ed3f
KW
1678/*
1679 * Returns true if the running PIO transfer is a PIO out (i.e. data is
1680 * transferred from the device to the guest), false if it's a PIO in
1681 */
1682static bool ide_is_pio_out(IDEState *s)
1683{
1684 if (s->end_transfer_func == ide_sector_write ||
1685 s->end_transfer_func == ide_atapi_cmd) {
1686 return false;
1687 } else if (s->end_transfer_func == ide_sector_read ||
1688 s->end_transfer_func == ide_transfer_stop ||
1689 s->end_transfer_func == ide_atapi_cmd_reply_end ||
1690 s->end_transfer_func == ide_dummy_transfer_stop) {
1691 return true;
1692 }
1693
1694 abort();
1695}
1696
356721ae 1697void ide_data_writew(void *opaque, uint32_t addr, uint32_t val)
5391d806 1698{
bcbdc4d3
GH
1699 IDEBus *bus = opaque;
1700 IDEState *s = idebus_active_if(bus);
5391d806
FB
1701 uint8_t *p;
1702
40c4ed3f
KW
1703 /* PIO data access allowed only when DRQ bit is set. The result of a write
1704 * during PIO out is indeterminate, just ignore it. */
1705 if (!(s->status & DRQ_STAT) || ide_is_pio_out(s)) {
fcdd25ab 1706 return;
40c4ed3f 1707 }
fcdd25ab 1708
5391d806 1709 p = s->data_ptr;
0c4ad8dc 1710 *(uint16_t *)p = le16_to_cpu(val);
5391d806
FB
1711 p += 2;
1712 s->data_ptr = p;
1713 if (p >= s->data_end)
1714 s->end_transfer_func(s);
1715}
1716
356721ae 1717uint32_t ide_data_readw(void *opaque, uint32_t addr)
5391d806 1718{
bcbdc4d3
GH
1719 IDEBus *bus = opaque;
1720 IDEState *s = idebus_active_if(bus);
5391d806
FB
1721 uint8_t *p;
1722 int ret;
fcdd25ab 1723
40c4ed3f
KW
1724 /* PIO data access allowed only when DRQ bit is set. The result of a read
1725 * during PIO in is indeterminate, return 0 and don't move forward. */
1726 if (!(s->status & DRQ_STAT) || !ide_is_pio_out(s)) {
fcdd25ab 1727 return 0;
40c4ed3f 1728 }
fcdd25ab 1729
5391d806 1730 p = s->data_ptr;
0c4ad8dc 1731 ret = cpu_to_le16(*(uint16_t *)p);
5391d806
FB
1732 p += 2;
1733 s->data_ptr = p;
1734 if (p >= s->data_end)
1735 s->end_transfer_func(s);
1736 return ret;
1737}
1738
356721ae 1739void ide_data_writel(void *opaque, uint32_t addr, uint32_t val)
5391d806 1740{
bcbdc4d3
GH
1741 IDEBus *bus = opaque;
1742 IDEState *s = idebus_active_if(bus);
5391d806
FB
1743 uint8_t *p;
1744
40c4ed3f
KW
1745 /* PIO data access allowed only when DRQ bit is set. The result of a write
1746 * during PIO out is indeterminate, just ignore it. */
1747 if (!(s->status & DRQ_STAT) || ide_is_pio_out(s)) {
fcdd25ab 1748 return;
40c4ed3f 1749 }
fcdd25ab 1750
5391d806 1751 p = s->data_ptr;
0c4ad8dc 1752 *(uint32_t *)p = le32_to_cpu(val);
5391d806
FB
1753 p += 4;
1754 s->data_ptr = p;
1755 if (p >= s->data_end)
1756 s->end_transfer_func(s);
1757}
1758
356721ae 1759uint32_t ide_data_readl(void *opaque, uint32_t addr)
5391d806 1760{
bcbdc4d3
GH
1761 IDEBus *bus = opaque;
1762 IDEState *s = idebus_active_if(bus);
5391d806
FB
1763 uint8_t *p;
1764 int ret;
3b46e624 1765
40c4ed3f
KW
1766 /* PIO data access allowed only when DRQ bit is set. The result of a read
1767 * during PIO in is indeterminate, return 0 and don't move forward. */
1768 if (!(s->status & DRQ_STAT) || !ide_is_pio_out(s)) {
fcdd25ab 1769 return 0;
40c4ed3f 1770 }
fcdd25ab 1771
5391d806 1772 p = s->data_ptr;
0c4ad8dc 1773 ret = cpu_to_le32(*(uint32_t *)p);
5391d806
FB
1774 p += 4;
1775 s->data_ptr = p;
1776 if (p >= s->data_end)
1777 s->end_transfer_func(s);
1778 return ret;
1779}
1780
a7dfe172
FB
1781static void ide_dummy_transfer_stop(IDEState *s)
1782{
1783 s->data_ptr = s->io_buffer;
1784 s->data_end = s->io_buffer;
1785 s->io_buffer[0] = 0xff;
1786 s->io_buffer[1] = 0xff;
1787 s->io_buffer[2] = 0xff;
1788 s->io_buffer[3] = 0xff;
1789}
1790
4a643563 1791static void ide_reset(IDEState *s)
5391d806 1792{
4a643563
BS
1793#ifdef DEBUG_IDE
1794 printf("ide: reset\n");
1795#endif
bef0fd59
SH
1796
1797 if (s->pio_aiocb) {
1798 bdrv_aio_cancel(s->pio_aiocb);
1799 s->pio_aiocb = NULL;
1800 }
1801
cd8722bb 1802 if (s->drive_kind == IDE_CFATA)
201a51fc
AZ
1803 s->mult_sectors = 0;
1804 else
1805 s->mult_sectors = MAX_MULT_SECTORS;
4a643563
BS
1806 /* ide regs */
1807 s->feature = 0;
1808 s->error = 0;
1809 s->nsector = 0;
1810 s->sector = 0;
1811 s->lcyl = 0;
1812 s->hcyl = 0;
1813
1814 /* lba48 */
1815 s->hob_feature = 0;
1816 s->hob_sector = 0;
1817 s->hob_nsector = 0;
1818 s->hob_lcyl = 0;
1819 s->hob_hcyl = 0;
1820
5391d806 1821 s->select = 0xa0;
41a2b959 1822 s->status = READY_STAT | SEEK_STAT;
4a643563
BS
1823
1824 s->lba48 = 0;
1825
1826 /* ATAPI specific */
1827 s->sense_key = 0;
1828 s->asc = 0;
1829 s->cdrom_changed = 0;
1830 s->packet_transfer_size = 0;
1831 s->elementary_transfer_size = 0;
1832 s->io_buffer_index = 0;
1833 s->cd_sector_size = 0;
1834 s->atapi_dma = 0;
1835 /* ATA DMA state */
1836 s->io_buffer_size = 0;
1837 s->req_nb_sectors = 0;
1838
5391d806 1839 ide_set_signature(s);
a7dfe172
FB
1840 /* init the transfer handler so that 0xffff is returned on data
1841 accesses */
1842 s->end_transfer_func = ide_dummy_transfer_stop;
1843 ide_dummy_transfer_stop(s);
201a51fc 1844 s->media_changed = 0;
5391d806
FB
1845}
1846
4a643563
BS
1847void ide_bus_reset(IDEBus *bus)
1848{
1849 bus->unit = 0;
1850 bus->cmd = 0;
1851 ide_reset(&bus->ifs[0]);
1852 ide_reset(&bus->ifs[1]);
1853 ide_clear_hob(bus);
40a6238a
AG
1854
1855 /* pending async DMA */
1856 if (bus->dma->aiocb) {
1857#ifdef DEBUG_AIO
1858 printf("aio_cancel\n");
1859#endif
1860 bdrv_aio_cancel(bus->dma->aiocb);
1861 bus->dma->aiocb = NULL;
1862 }
1863
1864 /* reset dma provider too */
1865 bus->dma->ops->reset(bus->dma);
4a643563
BS
1866}
1867
e4def80b
MA
1868static bool ide_cd_is_tray_open(void *opaque)
1869{
1870 return ((IDEState *)opaque)->tray_open;
1871}
1872
f107639a
MA
1873static bool ide_cd_is_medium_locked(void *opaque)
1874{
1875 return ((IDEState *)opaque)->tray_locked;
1876}
1877
0e49de52 1878static const BlockDevOps ide_cd_block_ops = {
145feb17 1879 .change_media_cb = ide_cd_change_cb,
2df0a3a3 1880 .eject_request_cb = ide_cd_eject_request_cb,
e4def80b 1881 .is_tray_open = ide_cd_is_tray_open,
f107639a 1882 .is_medium_locked = ide_cd_is_medium_locked,
0e49de52
MA
1883};
1884
1f56e32a 1885int ide_init_drive(IDEState *s, BlockDriverState *bs, IDEDriveKind kind,
95ebda85
FB
1886 const char *version, const char *serial, const char *model,
1887 uint64_t wwn)
88804180
GH
1888{
1889 int cylinders, heads, secs;
1890 uint64_t nb_sectors;
1891
f8b6cc00 1892 s->bs = bs;
1f56e32a
MA
1893 s->drive_kind = kind;
1894
f8b6cc00
MA
1895 bdrv_get_geometry(bs, &nb_sectors);
1896 bdrv_guess_geometry(bs, &cylinders, &heads, &secs);
dce9e928
MA
1897 if (cylinders < 1 || cylinders > 16383) {
1898 error_report("cyls must be between 1 and 16383");
1899 return -1;
1900 }
1901 if (heads < 1 || heads > 16) {
1902 error_report("heads must be between 1 and 16");
1903 return -1;
1904 }
1905 if (secs < 1 || secs > 63) {
1906 error_report("secs must be between 1 and 63");
1907 return -1;
1908 }
870111c8
MA
1909 s->cylinders = cylinders;
1910 s->heads = heads;
1911 s->sectors = secs;
1912 s->nb_sectors = nb_sectors;
95ebda85 1913 s->wwn = wwn;
870111c8
MA
1914 /* The SMART values should be preserved across power cycles
1915 but they aren't. */
1916 s->smart_enabled = 1;
1917 s->smart_autosave = 1;
1918 s->smart_errors = 0;
1919 s->smart_selftest_count = 0;
1f56e32a 1920 if (kind == IDE_CD) {
0e49de52 1921 bdrv_set_dev_ops(bs, &ide_cd_block_ops, s);
7b6f9300 1922 bdrv_set_buffer_alignment(bs, 2048);
7aa9c811 1923 } else {
98f28ad7
MA
1924 if (!bdrv_is_inserted(s->bs)) {
1925 error_report("Device needs media, but drive is empty");
1926 return -1;
1927 }
7aa9c811
MA
1928 if (bdrv_is_read_only(bs)) {
1929 error_report("Can't use a read-only drive");
1930 return -1;
1931 }
88804180 1932 }
f8b6cc00 1933 if (serial) {
aa2c91bd 1934 pstrcpy(s->drive_serial_str, sizeof(s->drive_serial_str), serial);
6ced55a5 1935 } else {
88804180
GH
1936 snprintf(s->drive_serial_str, sizeof(s->drive_serial_str),
1937 "QM%05d", s->drive_serial);
870111c8 1938 }
27e0c9a1
FB
1939 if (model) {
1940 pstrcpy(s->drive_model_str, sizeof(s->drive_model_str), model);
1941 } else {
1942 switch (kind) {
1943 case IDE_CD:
1944 strcpy(s->drive_model_str, "QEMU DVD-ROM");
1945 break;
1946 case IDE_CFATA:
1947 strcpy(s->drive_model_str, "QEMU MICRODRIVE");
1948 break;
1949 default:
1950 strcpy(s->drive_model_str, "QEMU HARDDISK");
1951 break;
1952 }
1953 }
1954
47c06340
GH
1955 if (version) {
1956 pstrcpy(s->version, sizeof(s->version), version);
1957 } else {
1958 pstrcpy(s->version, sizeof(s->version), QEMU_VERSION);
1959 }
40a6238a 1960
88804180 1961 ide_reset(s);
50fb1900 1962 bdrv_iostatus_enable(bs);
c4d74df7 1963 return 0;
88804180
GH
1964}
1965
57234ee4 1966static void ide_init1(IDEBus *bus, int unit)
d459da0e
MA
1967{
1968 static int drive_serial = 1;
1969 IDEState *s = &bus->ifs[unit];
1970
1971 s->bus = bus;
1972 s->unit = unit;
1973 s->drive_serial = drive_serial++;
1b2adf28 1974 /* we need at least 2k alignment for accessing CDROMs using O_DIRECT */
50641c5c 1975 s->io_buffer_total_len = IDE_DMA_BUF_SECTORS*512 + 4;
c925400b
KW
1976 s->io_buffer = qemu_memalign(2048, s->io_buffer_total_len);
1977 memset(s->io_buffer, 0, s->io_buffer_total_len);
1978
d459da0e 1979 s->smart_selftest_data = qemu_blockalign(s->bs, 512);
c925400b
KW
1980 memset(s->smart_selftest_data, 0, 512);
1981
74475455 1982 s->sector_write_timer = qemu_new_timer_ns(vm_clock,
d459da0e 1983 ide_sector_write_timer_cb, s);
57234ee4
MA
1984}
1985
40a6238a
AG
1986static void ide_nop_start(IDEDMA *dma, IDEState *s,
1987 BlockDriverCompletionFunc *cb)
1988{
1989}
1990
1991static int ide_nop(IDEDMA *dma)
1992{
1993 return 0;
1994}
1995
1996static int ide_nop_int(IDEDMA *dma, int x)
1997{
1998 return 0;
1999}
2000
1dfb4dd9 2001static void ide_nop_restart(void *opaque, int x, RunState y)
40a6238a
AG
2002{
2003}
2004
2005static const IDEDMAOps ide_dma_nop_ops = {
2006 .start_dma = ide_nop_start,
2007 .start_transfer = ide_nop,
2008 .prepare_buf = ide_nop_int,
2009 .rw_buf = ide_nop_int,
2010 .set_unit = ide_nop_int,
2011 .add_status = ide_nop_int,
2012 .set_inactive = ide_nop,
2013 .restart_cb = ide_nop_restart,
2014 .reset = ide_nop,
2015};
2016
2017static IDEDMA ide_dma_nop = {
2018 .ops = &ide_dma_nop_ops,
2019 .aiocb = NULL,
2020};
2021
57234ee4
MA
2022void ide_init2(IDEBus *bus, qemu_irq irq)
2023{
2024 int i;
2025
2026 for(i = 0; i < 2; i++) {
2027 ide_init1(bus, i);
2028 ide_reset(&bus->ifs[i]);
870111c8 2029 }
57234ee4 2030 bus->irq = irq;
40a6238a 2031 bus->dma = &ide_dma_nop;
d459da0e
MA
2032}
2033
57234ee4
MA
2034/* TODO convert users to qdev and remove */
2035void ide_init2_with_non_qdev_drives(IDEBus *bus, DriveInfo *hd0,
2036 DriveInfo *hd1, qemu_irq irq)
5391d806 2037{
88804180 2038 int i;
57234ee4 2039 DriveInfo *dinfo;
5391d806 2040
caed8802 2041 for(i = 0; i < 2; i++) {
57234ee4
MA
2042 dinfo = i == 0 ? hd0 : hd1;
2043 ide_init1(bus, i);
2044 if (dinfo) {
1f56e32a 2045 if (ide_init_drive(&bus->ifs[i], dinfo->bdrv,
95b5edcd 2046 dinfo->media_cd ? IDE_CD : IDE_HD, NULL,
27e0c9a1 2047 *dinfo->serial ? dinfo->serial : NULL,
95ebda85 2048 NULL, 0) < 0) {
c4d74df7
MA
2049 error_report("Can't set up IDE drive %s", dinfo->id);
2050 exit(1);
2051 }
fa879d62 2052 bdrv_attach_dev_nofail(dinfo->bdrv, &bus->ifs[i]);
57234ee4
MA
2053 } else {
2054 ide_reset(&bus->ifs[i]);
2055 }
5391d806 2056 }
9cdd03a7 2057 bus->irq = irq;
40a6238a 2058 bus->dma = &ide_dma_nop;
69b91039
FB
2059}
2060
4a91d3b3
RH
2061static const MemoryRegionPortio ide_portio_list[] = {
2062 { 0, 8, 1, .read = ide_ioport_read, .write = ide_ioport_write },
2063 { 0, 2, 2, .read = ide_data_readw, .write = ide_data_writew },
2064 { 0, 4, 4, .read = ide_data_readl, .write = ide_data_writel },
2065 PORTIO_END_OF_LIST(),
2066};
2067
2068static const MemoryRegionPortio ide_portio2_list[] = {
2069 { 0, 1, 1, .read = ide_status_read, .write = ide_cmd_write },
2070 PORTIO_END_OF_LIST(),
2071};
2072
2073void ide_init_ioport(IDEBus *bus, ISADevice *dev, int iobase, int iobase2)
69b91039 2074{
4a91d3b3
RH
2075 /* ??? Assume only ISA and PCI configurations, and that the PCI-ISA
2076 bridge has been setup properly to always register with ISA. */
2077 isa_register_portio_list(dev, iobase, ide_portio_list, bus, "ide");
2078
caed8802 2079 if (iobase2) {
4a91d3b3 2080 isa_register_portio_list(dev, iobase2, ide_portio2_list, bus, "ide");
5391d806 2081 }
5391d806 2082}
69b91039 2083
37159f13 2084static bool is_identify_set(void *opaque, int version_id)
aa941b94 2085{
37159f13
JQ
2086 IDEState *s = opaque;
2087
2088 return s->identify_set != 0;
2089}
2090
50641c5c
JQ
2091static EndTransferFunc* transfer_end_table[] = {
2092 ide_sector_read,
2093 ide_sector_write,
2094 ide_transfer_stop,
2095 ide_atapi_cmd_reply_end,
2096 ide_atapi_cmd,
2097 ide_dummy_transfer_stop,
2098};
2099
2100static int transfer_end_table_idx(EndTransferFunc *fn)
2101{
2102 int i;
2103
2104 for (i = 0; i < ARRAY_SIZE(transfer_end_table); i++)
2105 if (transfer_end_table[i] == fn)
2106 return i;
2107
2108 return -1;
2109}
2110
37159f13 2111static int ide_drive_post_load(void *opaque, int version_id)
aa941b94 2112{
37159f13
JQ
2113 IDEState *s = opaque;
2114
2115 if (version_id < 3) {
67cc61e4 2116 if (s->sense_key == UNIT_ATTENTION &&
37159f13 2117 s->asc == ASC_MEDIUM_MAY_HAVE_CHANGED) {
93c8cfd9 2118 s->cdrom_changed = 1;
37159f13 2119 }
93c8cfd9 2120 }
37159f13 2121 return 0;
aa941b94
AZ
2122}
2123
50641c5c
JQ
2124static int ide_drive_pio_post_load(void *opaque, int version_id)
2125{
2126 IDEState *s = opaque;
2127
fb60105d 2128 if (s->end_transfer_fn_idx >= ARRAY_SIZE(transfer_end_table)) {
50641c5c
JQ
2129 return -EINVAL;
2130 }
2131 s->end_transfer_func = transfer_end_table[s->end_transfer_fn_idx];
2132 s->data_ptr = s->io_buffer + s->cur_io_buffer_offset;
2133 s->data_end = s->data_ptr + s->cur_io_buffer_len;
2134
2135 return 0;
2136}
2137
2138static void ide_drive_pio_pre_save(void *opaque)
2139{
2140 IDEState *s = opaque;
2141 int idx;
2142
2143 s->cur_io_buffer_offset = s->data_ptr - s->io_buffer;
2144 s->cur_io_buffer_len = s->data_end - s->data_ptr;
2145
2146 idx = transfer_end_table_idx(s->end_transfer_func);
2147 if (idx == -1) {
2148 fprintf(stderr, "%s: invalid end_transfer_func for DRQ_STAT\n",
2149 __func__);
2150 s->end_transfer_fn_idx = 2;
2151 } else {
2152 s->end_transfer_fn_idx = idx;
2153 }
2154}
2155
2156static bool ide_drive_pio_state_needed(void *opaque)
2157{
2158 IDEState *s = opaque;
2159
fdc650d7
KW
2160 return ((s->status & DRQ_STAT) != 0)
2161 || (s->bus->error_status & BM_STATUS_PIO_RETRY);
50641c5c
JQ
2162}
2163
db118fe7
MA
2164static bool ide_tray_state_needed(void *opaque)
2165{
2166 IDEState *s = opaque;
2167
2168 return s->tray_open || s->tray_locked;
2169}
2170
996faf1a
AS
2171static bool ide_atapi_gesn_needed(void *opaque)
2172{
2173 IDEState *s = opaque;
2174
2175 return s->events.new_media || s->events.eject_request;
2176}
2177
def93791
KW
2178static bool ide_error_needed(void *opaque)
2179{
2180 IDEBus *bus = opaque;
2181
2182 return (bus->error_status != 0);
2183}
2184
996faf1a 2185/* Fields for GET_EVENT_STATUS_NOTIFICATION ATAPI command */
656fbeff 2186static const VMStateDescription vmstate_ide_atapi_gesn_state = {
996faf1a
AS
2187 .name ="ide_drive/atapi/gesn_state",
2188 .version_id = 1,
2189 .minimum_version_id = 1,
2190 .minimum_version_id_old = 1,
2191 .fields = (VMStateField []) {
2192 VMSTATE_BOOL(events.new_media, IDEState),
2193 VMSTATE_BOOL(events.eject_request, IDEState),
0754f9ec 2194 VMSTATE_END_OF_LIST()
996faf1a
AS
2195 }
2196};
2197
db118fe7
MA
2198static const VMStateDescription vmstate_ide_tray_state = {
2199 .name = "ide_drive/tray_state",
2200 .version_id = 1,
2201 .minimum_version_id = 1,
2202 .minimum_version_id_old = 1,
db118fe7
MA
2203 .fields = (VMStateField[]) {
2204 VMSTATE_BOOL(tray_open, IDEState),
2205 VMSTATE_BOOL(tray_locked, IDEState),
2206 VMSTATE_END_OF_LIST()
2207 }
2208};
2209
656fbeff 2210static const VMStateDescription vmstate_ide_drive_pio_state = {
50641c5c
JQ
2211 .name = "ide_drive/pio_state",
2212 .version_id = 1,
2213 .minimum_version_id = 1,
2214 .minimum_version_id_old = 1,
2215 .pre_save = ide_drive_pio_pre_save,
2216 .post_load = ide_drive_pio_post_load,
2217 .fields = (VMStateField []) {
2218 VMSTATE_INT32(req_nb_sectors, IDEState),
2219 VMSTATE_VARRAY_INT32(io_buffer, IDEState, io_buffer_total_len, 1,
2220 vmstate_info_uint8, uint8_t),
2221 VMSTATE_INT32(cur_io_buffer_offset, IDEState),
2222 VMSTATE_INT32(cur_io_buffer_len, IDEState),
2223 VMSTATE_UINT8(end_transfer_fn_idx, IDEState),
2224 VMSTATE_INT32(elementary_transfer_size, IDEState),
2225 VMSTATE_INT32(packet_transfer_size, IDEState),
2226 VMSTATE_END_OF_LIST()
2227 }
2228};
2229
37159f13
JQ
2230const VMStateDescription vmstate_ide_drive = {
2231 .name = "ide_drive",
3abb6260 2232 .version_id = 3,
37159f13
JQ
2233 .minimum_version_id = 0,
2234 .minimum_version_id_old = 0,
2235 .post_load = ide_drive_post_load,
2236 .fields = (VMStateField []) {
2237 VMSTATE_INT32(mult_sectors, IDEState),
2238 VMSTATE_INT32(identify_set, IDEState),
2239 VMSTATE_BUFFER_TEST(identify_data, IDEState, is_identify_set),
2240 VMSTATE_UINT8(feature, IDEState),
2241 VMSTATE_UINT8(error, IDEState),
2242 VMSTATE_UINT32(nsector, IDEState),
2243 VMSTATE_UINT8(sector, IDEState),
2244 VMSTATE_UINT8(lcyl, IDEState),
2245 VMSTATE_UINT8(hcyl, IDEState),
2246 VMSTATE_UINT8(hob_feature, IDEState),
2247 VMSTATE_UINT8(hob_sector, IDEState),
2248 VMSTATE_UINT8(hob_nsector, IDEState),
2249 VMSTATE_UINT8(hob_lcyl, IDEState),
2250 VMSTATE_UINT8(hob_hcyl, IDEState),
2251 VMSTATE_UINT8(select, IDEState),
2252 VMSTATE_UINT8(status, IDEState),
2253 VMSTATE_UINT8(lba48, IDEState),
2254 VMSTATE_UINT8(sense_key, IDEState),
2255 VMSTATE_UINT8(asc, IDEState),
2256 VMSTATE_UINT8_V(cdrom_changed, IDEState, 3),
37159f13 2257 VMSTATE_END_OF_LIST()
50641c5c
JQ
2258 },
2259 .subsections = (VMStateSubsection []) {
2260 {
2261 .vmsd = &vmstate_ide_drive_pio_state,
2262 .needed = ide_drive_pio_state_needed,
db118fe7
MA
2263 }, {
2264 .vmsd = &vmstate_ide_tray_state,
2265 .needed = ide_tray_state_needed,
996faf1a
AS
2266 }, {
2267 .vmsd = &vmstate_ide_atapi_gesn_state,
2268 .needed = ide_atapi_gesn_needed,
50641c5c
JQ
2269 }, {
2270 /* empty */
2271 }
37159f13
JQ
2272 }
2273};
2274
656fbeff 2275static const VMStateDescription vmstate_ide_error_status = {
def93791
KW
2276 .name ="ide_bus/error",
2277 .version_id = 1,
2278 .minimum_version_id = 1,
2279 .minimum_version_id_old = 1,
2280 .fields = (VMStateField []) {
2281 VMSTATE_INT32(error_status, IDEBus),
2282 VMSTATE_END_OF_LIST()
2283 }
2284};
2285
6521dc62
JQ
2286const VMStateDescription vmstate_ide_bus = {
2287 .name = "ide_bus",
2288 .version_id = 1,
2289 .minimum_version_id = 1,
2290 .minimum_version_id_old = 1,
2291 .fields = (VMStateField []) {
2292 VMSTATE_UINT8(cmd, IDEBus),
2293 VMSTATE_UINT8(unit, IDEBus),
2294 VMSTATE_END_OF_LIST()
def93791
KW
2295 },
2296 .subsections = (VMStateSubsection []) {
2297 {
2298 .vmsd = &vmstate_ide_error_status,
2299 .needed = ide_error_needed,
2300 }, {
2301 /* empty */
2302 }
6521dc62
JQ
2303 }
2304};
75717903
IY
2305
2306void ide_drive_get(DriveInfo **hd, int max_bus)
2307{
2308 int i;
2309
2310 if (drive_get_max_bus(IF_IDE) >= max_bus) {
2311 fprintf(stderr, "qemu: too many IDE bus: %d\n", max_bus);
2312 exit(1);
2313 }
2314
2315 for(i = 0; i < max_bus * MAX_IDE_DEVS; i++) {
2316 hd[i] = drive_get(IF_IDE, i / MAX_IDE_DEVS, i % MAX_IDE_DEVS);
2317 }
2318}