]> git.proxmox.com Git - qemu.git/blame - hw/intc/apic.c
e1000/rtl8139: update HMP NIC when every bit is written
[qemu.git] / hw / intc / apic.c
CommitLineData
574bbf7b
FB
1/*
2 * APIC support
5fafdf24 3 *
574bbf7b
FB
4 * Copyright (c) 2004-2005 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>
574bbf7b 18 */
1de7afc9 19#include "qemu/thread.h"
0d09e41a
PB
20#include "hw/i386/apic_internal.h"
21#include "hw/i386/apic.h"
22#include "hw/i386/ioapic.h"
83c9f4ca 23#include "hw/pci/msi.h"
1de7afc9 24#include "qemu/host-utils.h"
d8023f31 25#include "trace.h"
0d09e41a
PB
26#include "hw/i386/pc.h"
27#include "hw/i386/apic-msidef.h"
574bbf7b 28
d3e9db93
FB
29#define MAX_APIC_WORDS 8
30
e5ad936b
JK
31#define SYNC_FROM_VAPIC 0x1
32#define SYNC_TO_VAPIC 0x2
33#define SYNC_ISR_IRR_TO_VAPIC 0x4
34
dae01685 35static APICCommonState *local_apics[MAX_APICS + 1];
73822ec8 36
dae01685
JK
37static void apic_set_irq(APICCommonState *s, int vector_num, int trigger_mode);
38static void apic_update_irq(APICCommonState *s);
610626af
AL
39static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask,
40 uint8_t dest, uint8_t dest_mode);
d592d303 41
3b63c04e 42/* Find first bit starting from msb */
edf9735e 43static int apic_fls_bit(uint32_t value)
3b63c04e
AJ
44{
45 return 31 - clz32(value);
46}
47
e95f5491 48/* Find first bit starting from lsb */
edf9735e 49static int apic_ffs_bit(uint32_t value)
d3e9db93 50{
bb7e7293 51 return ctz32(value);
d3e9db93
FB
52}
53
edf9735e 54static inline void apic_set_bit(uint32_t *tab, int index)
d3e9db93
FB
55{
56 int i, mask;
57 i = index >> 5;
58 mask = 1 << (index & 0x1f);
59 tab[i] |= mask;
60}
61
edf9735e 62static inline void apic_reset_bit(uint32_t *tab, int index)
d3e9db93
FB
63{
64 int i, mask;
65 i = index >> 5;
66 mask = 1 << (index & 0x1f);
67 tab[i] &= ~mask;
68}
69
edf9735e 70static inline int apic_get_bit(uint32_t *tab, int index)
73822ec8
AL
71{
72 int i, mask;
73 i = index >> 5;
74 mask = 1 << (index & 0x1f);
75 return !!(tab[i] & mask);
76}
77
e5ad936b
JK
78/* return -1 if no bit is set */
79static int get_highest_priority_int(uint32_t *tab)
80{
81 int i;
82 for (i = 7; i >= 0; i--) {
83 if (tab[i] != 0) {
edf9735e 84 return i * 32 + apic_fls_bit(tab[i]);
e5ad936b
JK
85 }
86 }
87 return -1;
88}
89
90static void apic_sync_vapic(APICCommonState *s, int sync_type)
91{
92 VAPICState vapic_state;
93 size_t length;
94 off_t start;
95 int vector;
96
97 if (!s->vapic_paddr) {
98 return;
99 }
100 if (sync_type & SYNC_FROM_VAPIC) {
101 cpu_physical_memory_rw(s->vapic_paddr, (void *)&vapic_state,
102 sizeof(vapic_state), 0);
103 s->tpr = vapic_state.tpr;
104 }
105 if (sync_type & (SYNC_TO_VAPIC | SYNC_ISR_IRR_TO_VAPIC)) {
106 start = offsetof(VAPICState, isr);
107 length = offsetof(VAPICState, enabled) - offsetof(VAPICState, isr);
108
109 if (sync_type & SYNC_TO_VAPIC) {
60e82579 110 assert(qemu_cpu_is_self(CPU(s->cpu)));
e5ad936b
JK
111
112 vapic_state.tpr = s->tpr;
113 vapic_state.enabled = 1;
114 start = 0;
115 length = sizeof(VAPICState);
116 }
117
118 vector = get_highest_priority_int(s->isr);
119 if (vector < 0) {
120 vector = 0;
121 }
122 vapic_state.isr = vector & 0xf0;
123
124 vapic_state.zero = 0;
125
126 vector = get_highest_priority_int(s->irr);
127 if (vector < 0) {
128 vector = 0;
129 }
130 vapic_state.irr = vector & 0xff;
131
132 cpu_physical_memory_write_rom(s->vapic_paddr + start,
133 ((void *)&vapic_state) + start, length);
134 }
135}
136
137static void apic_vapic_base_update(APICCommonState *s)
138{
139 apic_sync_vapic(s, SYNC_TO_VAPIC);
140}
141
dae01685 142static void apic_local_deliver(APICCommonState *s, int vector)
a5b38b51 143{
a5b38b51
AJ
144 uint32_t lvt = s->lvt[vector];
145 int trigger_mode;
146
d8023f31
BS
147 trace_apic_local_deliver(vector, (lvt >> 8) & 7);
148
a5b38b51
AJ
149 if (lvt & APIC_LVT_MASKED)
150 return;
151
152 switch ((lvt >> 8) & 7) {
153 case APIC_DM_SMI:
c3affe56 154 cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_SMI);
a5b38b51
AJ
155 break;
156
157 case APIC_DM_NMI:
c3affe56 158 cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_NMI);
a5b38b51
AJ
159 break;
160
161 case APIC_DM_EXTINT:
c3affe56 162 cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_HARD);
a5b38b51
AJ
163 break;
164
165 case APIC_DM_FIXED:
166 trigger_mode = APIC_TRIGGER_EDGE;
167 if ((vector == APIC_LVT_LINT0 || vector == APIC_LVT_LINT1) &&
168 (lvt & APIC_LVT_LEVEL_TRIGGER))
169 trigger_mode = APIC_TRIGGER_LEVEL;
170 apic_set_irq(s, lvt & 0xff, trigger_mode);
171 }
172}
173
92a16d7a 174void apic_deliver_pic_intr(DeviceState *d, int level)
1a7de94a 175{
dae01685 176 APICCommonState *s = DO_UPCAST(APICCommonState, busdev.qdev, d);
92a16d7a 177
cf6d64bf
BS
178 if (level) {
179 apic_local_deliver(s, APIC_LVT_LINT0);
180 } else {
1a7de94a
AJ
181 uint32_t lvt = s->lvt[APIC_LVT_LINT0];
182
183 switch ((lvt >> 8) & 7) {
184 case APIC_DM_FIXED:
185 if (!(lvt & APIC_LVT_LEVEL_TRIGGER))
186 break;
edf9735e 187 apic_reset_bit(s->irr, lvt & 0xff);
1a7de94a
AJ
188 /* fall through */
189 case APIC_DM_EXTINT:
d8ed887b 190 cpu_reset_interrupt(CPU(s->cpu), CPU_INTERRUPT_HARD);
1a7de94a
AJ
191 break;
192 }
193 }
194}
195
dae01685 196static void apic_external_nmi(APICCommonState *s)
02c09195 197{
02c09195
JK
198 apic_local_deliver(s, APIC_LVT_LINT1);
199}
200
d3e9db93
FB
201#define foreach_apic(apic, deliver_bitmask, code) \
202{\
203 int __i, __j, __mask;\
204 for(__i = 0; __i < MAX_APIC_WORDS; __i++) {\
205 __mask = deliver_bitmask[__i];\
206 if (__mask) {\
207 for(__j = 0; __j < 32; __j++) {\
208 if (__mask & (1 << __j)) {\
209 apic = local_apics[__i * 32 + __j];\
210 if (apic) {\
211 code;\
212 }\
213 }\
214 }\
215 }\
216 }\
217}
218
5fafdf24 219static void apic_bus_deliver(const uint32_t *deliver_bitmask,
1f6f408c 220 uint8_t delivery_mode, uint8_t vector_num,
d592d303
FB
221 uint8_t trigger_mode)
222{
dae01685 223 APICCommonState *apic_iter;
d592d303
FB
224
225 switch (delivery_mode) {
226 case APIC_DM_LOWPRI:
8dd69b8f 227 /* XXX: search for focus processor, arbitration */
d3e9db93
FB
228 {
229 int i, d;
230 d = -1;
231 for(i = 0; i < MAX_APIC_WORDS; i++) {
232 if (deliver_bitmask[i]) {
edf9735e 233 d = i * 32 + apic_ffs_bit(deliver_bitmask[i]);
d3e9db93
FB
234 break;
235 }
236 }
237 if (d >= 0) {
238 apic_iter = local_apics[d];
239 if (apic_iter) {
240 apic_set_irq(apic_iter, vector_num, trigger_mode);
241 }
242 }
8dd69b8f 243 }
d3e9db93 244 return;
8dd69b8f 245
d592d303 246 case APIC_DM_FIXED:
d592d303
FB
247 break;
248
249 case APIC_DM_SMI:
e2eb9d3e 250 foreach_apic(apic_iter, deliver_bitmask,
c3affe56 251 cpu_interrupt(CPU(apic_iter->cpu), CPU_INTERRUPT_SMI)
60671e58 252 );
e2eb9d3e
AJ
253 return;
254
d592d303 255 case APIC_DM_NMI:
e2eb9d3e 256 foreach_apic(apic_iter, deliver_bitmask,
c3affe56 257 cpu_interrupt(CPU(apic_iter->cpu), CPU_INTERRUPT_NMI)
60671e58 258 );
e2eb9d3e 259 return;
d592d303
FB
260
261 case APIC_DM_INIT:
262 /* normal INIT IPI sent to processors */
5fafdf24 263 foreach_apic(apic_iter, deliver_bitmask,
c3affe56 264 cpu_interrupt(CPU(apic_iter->cpu),
60671e58
AF
265 CPU_INTERRUPT_INIT)
266 );
d592d303 267 return;
3b46e624 268
d592d303 269 case APIC_DM_EXTINT:
b1fc0348 270 /* handled in I/O APIC code */
d592d303
FB
271 break;
272
273 default:
274 return;
275 }
276
5fafdf24 277 foreach_apic(apic_iter, deliver_bitmask,
d3e9db93 278 apic_set_irq(apic_iter, vector_num, trigger_mode) );
d592d303 279}
574bbf7b 280
1f6f408c
JK
281void apic_deliver_irq(uint8_t dest, uint8_t dest_mode, uint8_t delivery_mode,
282 uint8_t vector_num, uint8_t trigger_mode)
610626af
AL
283{
284 uint32_t deliver_bitmask[MAX_APIC_WORDS];
285
d8023f31 286 trace_apic_deliver_irq(dest, dest_mode, delivery_mode, vector_num,
1f6f408c 287 trigger_mode);
d8023f31 288
610626af 289 apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode);
1f6f408c 290 apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, trigger_mode);
610626af
AL
291}
292
dae01685 293static void apic_set_base(APICCommonState *s, uint64_t val)
574bbf7b 294{
5fafdf24 295 s->apicbase = (val & 0xfffff000) |
574bbf7b
FB
296 (s->apicbase & (MSR_IA32_APICBASE_BSP | MSR_IA32_APICBASE_ENABLE));
297 /* if disabled, cannot be enabled again */
298 if (!(val & MSR_IA32_APICBASE_ENABLE)) {
299 s->apicbase &= ~MSR_IA32_APICBASE_ENABLE;
60671e58 300 cpu_clear_apic_feature(&s->cpu->env);
574bbf7b
FB
301 s->spurious_vec &= ~APIC_SV_ENABLE;
302 }
303}
304
dae01685 305static void apic_set_tpr(APICCommonState *s, uint8_t val)
574bbf7b 306{
e5ad936b
JK
307 /* Updates from cr8 are ignored while the VAPIC is active */
308 if (!s->vapic_paddr) {
309 s->tpr = val << 4;
310 apic_update_irq(s);
311 }
9230e66e
FB
312}
313
e5ad936b 314static uint8_t apic_get_tpr(APICCommonState *s)
d592d303 315{
e5ad936b
JK
316 apic_sync_vapic(s, SYNC_FROM_VAPIC);
317 return s->tpr >> 4;
d592d303
FB
318}
319
dae01685 320static int apic_get_ppr(APICCommonState *s)
574bbf7b
FB
321{
322 int tpr, isrv, ppr;
323
324 tpr = (s->tpr >> 4);
325 isrv = get_highest_priority_int(s->isr);
326 if (isrv < 0)
327 isrv = 0;
328 isrv >>= 4;
329 if (tpr >= isrv)
330 ppr = s->tpr;
331 else
332 ppr = isrv << 4;
333 return ppr;
334}
335
dae01685 336static int apic_get_arb_pri(APICCommonState *s)
d592d303
FB
337{
338 /* XXX: arbitration */
339 return 0;
340}
341
0fbfbb59
GN
342
343/*
344 * <0 - low prio interrupt,
345 * 0 - no interrupt,
346 * >0 - interrupt number
347 */
dae01685 348static int apic_irq_pending(APICCommonState *s)
574bbf7b 349{
d592d303 350 int irrv, ppr;
574bbf7b 351 irrv = get_highest_priority_int(s->irr);
0fbfbb59
GN
352 if (irrv < 0) {
353 return 0;
354 }
d592d303 355 ppr = apic_get_ppr(s);
0fbfbb59
GN
356 if (ppr && (irrv & 0xf0) <= (ppr & 0xf0)) {
357 return -1;
358 }
359
360 return irrv;
361}
362
363/* signal the CPU if an irq is pending */
dae01685 364static void apic_update_irq(APICCommonState *s)
0fbfbb59 365{
c3affe56 366 CPUState *cpu;
60e82579 367
0fbfbb59 368 if (!(s->spurious_vec & APIC_SV_ENABLE)) {
574bbf7b 369 return;
0fbfbb59 370 }
c3affe56 371 cpu = CPU(s->cpu);
60e82579 372 if (!qemu_cpu_is_self(cpu)) {
c3affe56 373 cpu_interrupt(cpu, CPU_INTERRUPT_POLL);
5d62c43a 374 } else if (apic_irq_pending(s) > 0) {
c3affe56 375 cpu_interrupt(cpu, CPU_INTERRUPT_HARD);
0fbfbb59 376 }
574bbf7b
FB
377}
378
e5ad936b
JK
379void apic_poll_irq(DeviceState *d)
380{
381 APICCommonState *s = APIC_COMMON(d);
382
383 apic_sync_vapic(s, SYNC_FROM_VAPIC);
384 apic_update_irq(s);
385}
386
dae01685 387static void apic_set_irq(APICCommonState *s, int vector_num, int trigger_mode)
574bbf7b 388{
edf9735e 389 apic_report_irq_delivered(!apic_get_bit(s->irr, vector_num));
73822ec8 390
edf9735e 391 apic_set_bit(s->irr, vector_num);
574bbf7b 392 if (trigger_mode)
edf9735e 393 apic_set_bit(s->tmr, vector_num);
574bbf7b 394 else
edf9735e 395 apic_reset_bit(s->tmr, vector_num);
e5ad936b
JK
396 if (s->vapic_paddr) {
397 apic_sync_vapic(s, SYNC_ISR_IRR_TO_VAPIC);
398 /*
399 * The vcpu thread needs to see the new IRR before we pull its current
400 * TPR value. That way, if we miss a lowering of the TRP, the guest
401 * has the chance to notice the new IRR and poll for IRQs on its own.
402 */
403 smp_wmb();
404 apic_sync_vapic(s, SYNC_FROM_VAPIC);
405 }
574bbf7b
FB
406 apic_update_irq(s);
407}
408
dae01685 409static void apic_eoi(APICCommonState *s)
574bbf7b
FB
410{
411 int isrv;
412 isrv = get_highest_priority_int(s->isr);
413 if (isrv < 0)
414 return;
edf9735e
MT
415 apic_reset_bit(s->isr, isrv);
416 if (!(s->spurious_vec & APIC_SV_DIRECTED_IO) && apic_get_bit(s->tmr, isrv)) {
0280b571
JK
417 ioapic_eoi_broadcast(isrv);
418 }
e5ad936b 419 apic_sync_vapic(s, SYNC_FROM_VAPIC | SYNC_TO_VAPIC);
574bbf7b
FB
420 apic_update_irq(s);
421}
422
678e12cc
GN
423static int apic_find_dest(uint8_t dest)
424{
dae01685 425 APICCommonState *apic = local_apics[dest];
678e12cc
GN
426 int i;
427
428 if (apic && apic->id == dest)
429 return dest; /* shortcut in case apic->id == apic->idx */
430
431 for (i = 0; i < MAX_APICS; i++) {
432 apic = local_apics[i];
433 if (apic && apic->id == dest)
434 return i;
b538e53e
AW
435 if (!apic)
436 break;
678e12cc
GN
437 }
438
439 return -1;
440}
441
d3e9db93
FB
442static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask,
443 uint8_t dest, uint8_t dest_mode)
d592d303 444{
dae01685 445 APICCommonState *apic_iter;
d3e9db93 446 int i;
d592d303
FB
447
448 if (dest_mode == 0) {
d3e9db93
FB
449 if (dest == 0xff) {
450 memset(deliver_bitmask, 0xff, MAX_APIC_WORDS * sizeof(uint32_t));
451 } else {
678e12cc 452 int idx = apic_find_dest(dest);
d3e9db93 453 memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t));
678e12cc 454 if (idx >= 0)
edf9735e 455 apic_set_bit(deliver_bitmask, idx);
d3e9db93 456 }
d592d303
FB
457 } else {
458 /* XXX: cluster mode */
d3e9db93
FB
459 memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t));
460 for(i = 0; i < MAX_APICS; i++) {
461 apic_iter = local_apics[i];
462 if (apic_iter) {
463 if (apic_iter->dest_mode == 0xf) {
464 if (dest & apic_iter->log_dest)
edf9735e 465 apic_set_bit(deliver_bitmask, i);
d3e9db93
FB
466 } else if (apic_iter->dest_mode == 0x0) {
467 if ((dest & 0xf0) == (apic_iter->log_dest & 0xf0) &&
468 (dest & apic_iter->log_dest & 0x0f)) {
edf9735e 469 apic_set_bit(deliver_bitmask, i);
d3e9db93
FB
470 }
471 }
b538e53e
AW
472 } else {
473 break;
d3e9db93 474 }
d592d303
FB
475 }
476 }
d592d303
FB
477}
478
dae01685 479static void apic_startup(APICCommonState *s, int vector_num)
e0fd8781 480{
b09ea7d5 481 s->sipi_vector = vector_num;
c3affe56 482 cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_SIPI);
b09ea7d5
GN
483}
484
92a16d7a 485void apic_sipi(DeviceState *d)
b09ea7d5 486{
dae01685 487 APICCommonState *s = DO_UPCAST(APICCommonState, busdev.qdev, d);
92a16d7a 488
d8ed887b 489 cpu_reset_interrupt(CPU(s->cpu), CPU_INTERRUPT_SIPI);
b09ea7d5
GN
490
491 if (!s->wait_for_sipi)
e0fd8781 492 return;
e9f9d6b1 493 cpu_x86_load_seg_cache_sipi(s->cpu, s->sipi_vector);
b09ea7d5 494 s->wait_for_sipi = 0;
e0fd8781
FB
495}
496
92a16d7a 497static void apic_deliver(DeviceState *d, uint8_t dest, uint8_t dest_mode,
d592d303 498 uint8_t delivery_mode, uint8_t vector_num,
1f6f408c 499 uint8_t trigger_mode)
d592d303 500{
dae01685 501 APICCommonState *s = DO_UPCAST(APICCommonState, busdev.qdev, d);
d3e9db93 502 uint32_t deliver_bitmask[MAX_APIC_WORDS];
d592d303 503 int dest_shorthand = (s->icr[0] >> 18) & 3;
dae01685 504 APICCommonState *apic_iter;
d592d303 505
e0fd8781 506 switch (dest_shorthand) {
d3e9db93
FB
507 case 0:
508 apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode);
509 break;
510 case 1:
511 memset(deliver_bitmask, 0x00, sizeof(deliver_bitmask));
edf9735e 512 apic_set_bit(deliver_bitmask, s->idx);
d3e9db93
FB
513 break;
514 case 2:
515 memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask));
516 break;
517 case 3:
518 memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask));
edf9735e 519 apic_reset_bit(deliver_bitmask, s->idx);
d3e9db93 520 break;
e0fd8781
FB
521 }
522
d592d303 523 switch (delivery_mode) {
d592d303
FB
524 case APIC_DM_INIT:
525 {
526 int trig_mode = (s->icr[0] >> 15) & 1;
527 int level = (s->icr[0] >> 14) & 1;
528 if (level == 0 && trig_mode == 1) {
5fafdf24 529 foreach_apic(apic_iter, deliver_bitmask,
d3e9db93 530 apic_iter->arb_id = apic_iter->id );
d592d303
FB
531 return;
532 }
533 }
534 break;
535
536 case APIC_DM_SIPI:
5fafdf24 537 foreach_apic(apic_iter, deliver_bitmask,
d3e9db93 538 apic_startup(apic_iter, vector_num) );
d592d303
FB
539 return;
540 }
541
1f6f408c 542 apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, trigger_mode);
d592d303
FB
543}
544
a94820dd
JK
545static bool apic_check_pic(APICCommonState *s)
546{
547 if (!apic_accept_pic_intr(&s->busdev.qdev) || !pic_get_output(isa_pic)) {
548 return false;
549 }
550 apic_deliver_pic_intr(&s->busdev.qdev, 1);
551 return true;
552}
553
92a16d7a 554int apic_get_interrupt(DeviceState *d)
574bbf7b 555{
dae01685 556 APICCommonState *s = DO_UPCAST(APICCommonState, busdev.qdev, d);
574bbf7b
FB
557 int intno;
558
559 /* if the APIC is installed or enabled, we let the 8259 handle the
560 IRQs */
561 if (!s)
562 return -1;
563 if (!(s->spurious_vec & APIC_SV_ENABLE))
564 return -1;
3b46e624 565
e5ad936b 566 apic_sync_vapic(s, SYNC_FROM_VAPIC);
0fbfbb59
GN
567 intno = apic_irq_pending(s);
568
569 if (intno == 0) {
e5ad936b 570 apic_sync_vapic(s, SYNC_TO_VAPIC);
574bbf7b 571 return -1;
0fbfbb59 572 } else if (intno < 0) {
e5ad936b 573 apic_sync_vapic(s, SYNC_TO_VAPIC);
d592d303 574 return s->spurious_vec & 0xff;
0fbfbb59 575 }
edf9735e
MT
576 apic_reset_bit(s->irr, intno);
577 apic_set_bit(s->isr, intno);
e5ad936b 578 apic_sync_vapic(s, SYNC_TO_VAPIC);
3db3659b
JK
579
580 /* re-inject if there is still a pending PIC interrupt */
a94820dd 581 apic_check_pic(s);
3db3659b 582
574bbf7b 583 apic_update_irq(s);
3db3659b 584
574bbf7b
FB
585 return intno;
586}
587
92a16d7a 588int apic_accept_pic_intr(DeviceState *d)
0e21e12b 589{
dae01685 590 APICCommonState *s = DO_UPCAST(APICCommonState, busdev.qdev, d);
0e21e12b
TS
591 uint32_t lvt0;
592
593 if (!s)
594 return -1;
595
596 lvt0 = s->lvt[APIC_LVT_LINT0];
597
a5b38b51
AJ
598 if ((s->apicbase & MSR_IA32_APICBASE_ENABLE) == 0 ||
599 (lvt0 & APIC_LVT_MASKED) == 0)
0e21e12b
TS
600 return 1;
601
602 return 0;
603}
604
dae01685 605static uint32_t apic_get_current_count(APICCommonState *s)
574bbf7b
FB
606{
607 int64_t d;
608 uint32_t val;
bc72ad67 609 d = (qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) - s->initial_count_load_time) >>
574bbf7b
FB
610 s->count_shift;
611 if (s->lvt[APIC_LVT_TIMER] & APIC_LVT_TIMER_PERIODIC) {
612 /* periodic */
d592d303 613 val = s->initial_count - (d % ((uint64_t)s->initial_count + 1));
574bbf7b
FB
614 } else {
615 if (d >= s->initial_count)
616 val = 0;
617 else
618 val = s->initial_count - d;
619 }
620 return val;
621}
622
dae01685 623static void apic_timer_update(APICCommonState *s, int64_t current_time)
574bbf7b 624{
7a380ca3 625 if (apic_next_timer(s, current_time)) {
bc72ad67 626 timer_mod(s->timer, s->next_time);
574bbf7b 627 } else {
bc72ad67 628 timer_del(s->timer);
574bbf7b
FB
629 }
630}
631
632static void apic_timer(void *opaque)
633{
dae01685 634 APICCommonState *s = opaque;
574bbf7b 635
cf6d64bf 636 apic_local_deliver(s, APIC_LVT_TIMER);
574bbf7b
FB
637 apic_timer_update(s, s->next_time);
638}
639
a8170e5e 640static uint32_t apic_mem_readb(void *opaque, hwaddr addr)
574bbf7b
FB
641{
642 return 0;
643}
644
a8170e5e 645static uint32_t apic_mem_readw(void *opaque, hwaddr addr)
574bbf7b
FB
646{
647 return 0;
648}
649
a8170e5e 650static void apic_mem_writeb(void *opaque, hwaddr addr, uint32_t val)
574bbf7b
FB
651{
652}
653
a8170e5e 654static void apic_mem_writew(void *opaque, hwaddr addr, uint32_t val)
574bbf7b
FB
655{
656}
657
a8170e5e 658static uint32_t apic_mem_readl(void *opaque, hwaddr addr)
574bbf7b 659{
92a16d7a 660 DeviceState *d;
dae01685 661 APICCommonState *s;
574bbf7b
FB
662 uint32_t val;
663 int index;
664
92a16d7a
BS
665 d = cpu_get_current_apic();
666 if (!d) {
574bbf7b 667 return 0;
0e26b7b8 668 }
dae01685 669 s = DO_UPCAST(APICCommonState, busdev.qdev, d);
574bbf7b
FB
670
671 index = (addr >> 4) & 0xff;
672 switch(index) {
673 case 0x02: /* id */
674 val = s->id << 24;
675 break;
676 case 0x03: /* version */
677 val = 0x11 | ((APIC_LVT_NB - 1) << 16); /* version 0x11 */
678 break;
679 case 0x08:
e5ad936b
JK
680 apic_sync_vapic(s, SYNC_FROM_VAPIC);
681 if (apic_report_tpr_access) {
60671e58 682 cpu_report_tpr_access(&s->cpu->env, TPR_ACCESS_READ);
e5ad936b 683 }
574bbf7b
FB
684 val = s->tpr;
685 break;
d592d303
FB
686 case 0x09:
687 val = apic_get_arb_pri(s);
688 break;
574bbf7b
FB
689 case 0x0a:
690 /* ppr */
691 val = apic_get_ppr(s);
692 break;
b237db36
AJ
693 case 0x0b:
694 val = 0;
695 break;
d592d303
FB
696 case 0x0d:
697 val = s->log_dest << 24;
698 break;
699 case 0x0e:
700 val = s->dest_mode << 28;
701 break;
574bbf7b
FB
702 case 0x0f:
703 val = s->spurious_vec;
704 break;
705 case 0x10 ... 0x17:
706 val = s->isr[index & 7];
707 break;
708 case 0x18 ... 0x1f:
709 val = s->tmr[index & 7];
710 break;
711 case 0x20 ... 0x27:
712 val = s->irr[index & 7];
713 break;
714 case 0x28:
715 val = s->esr;
716 break;
574bbf7b
FB
717 case 0x30:
718 case 0x31:
719 val = s->icr[index & 1];
720 break;
e0fd8781
FB
721 case 0x32 ... 0x37:
722 val = s->lvt[index - 0x32];
723 break;
574bbf7b
FB
724 case 0x38:
725 val = s->initial_count;
726 break;
727 case 0x39:
728 val = apic_get_current_count(s);
729 break;
730 case 0x3e:
731 val = s->divide_conf;
732 break;
733 default:
734 s->esr |= ESR_ILLEGAL_ADDRESS;
735 val = 0;
736 break;
737 }
d8023f31 738 trace_apic_mem_readl(addr, val);
574bbf7b
FB
739 return val;
740}
741
a8170e5e 742static void apic_send_msi(hwaddr addr, uint32_t data)
54c96da7
MT
743{
744 uint8_t dest = (addr & MSI_ADDR_DEST_ID_MASK) >> MSI_ADDR_DEST_ID_SHIFT;
745 uint8_t vector = (data & MSI_DATA_VECTOR_MASK) >> MSI_DATA_VECTOR_SHIFT;
746 uint8_t dest_mode = (addr >> MSI_ADDR_DEST_MODE_SHIFT) & 0x1;
747 uint8_t trigger_mode = (data >> MSI_DATA_TRIGGER_SHIFT) & 0x1;
748 uint8_t delivery = (data >> MSI_DATA_DELIVERY_MODE_SHIFT) & 0x7;
749 /* XXX: Ignore redirection hint. */
1f6f408c 750 apic_deliver_irq(dest, dest_mode, delivery, vector, trigger_mode);
54c96da7
MT
751}
752
a8170e5e 753static void apic_mem_writel(void *opaque, hwaddr addr, uint32_t val)
574bbf7b 754{
92a16d7a 755 DeviceState *d;
dae01685 756 APICCommonState *s;
54c96da7
MT
757 int index = (addr >> 4) & 0xff;
758 if (addr > 0xfff || !index) {
759 /* MSI and MMIO APIC are at the same memory location,
760 * but actually not on the global bus: MSI is on PCI bus
761 * APIC is connected directly to the CPU.
762 * Mapping them on the global bus happens to work because
763 * MSI registers are reserved in APIC MMIO and vice versa. */
764 apic_send_msi(addr, val);
765 return;
766 }
574bbf7b 767
92a16d7a
BS
768 d = cpu_get_current_apic();
769 if (!d) {
574bbf7b 770 return;
0e26b7b8 771 }
dae01685 772 s = DO_UPCAST(APICCommonState, busdev.qdev, d);
574bbf7b 773
d8023f31 774 trace_apic_mem_writel(addr, val);
574bbf7b 775
574bbf7b
FB
776 switch(index) {
777 case 0x02:
778 s->id = (val >> 24);
779 break;
e0fd8781
FB
780 case 0x03:
781 break;
574bbf7b 782 case 0x08:
e5ad936b 783 if (apic_report_tpr_access) {
60671e58 784 cpu_report_tpr_access(&s->cpu->env, TPR_ACCESS_WRITE);
e5ad936b 785 }
574bbf7b 786 s->tpr = val;
e5ad936b 787 apic_sync_vapic(s, SYNC_TO_VAPIC);
d592d303 788 apic_update_irq(s);
574bbf7b 789 break;
e0fd8781
FB
790 case 0x09:
791 case 0x0a:
792 break;
574bbf7b
FB
793 case 0x0b: /* EOI */
794 apic_eoi(s);
795 break;
d592d303
FB
796 case 0x0d:
797 s->log_dest = val >> 24;
798 break;
799 case 0x0e:
800 s->dest_mode = val >> 28;
801 break;
574bbf7b
FB
802 case 0x0f:
803 s->spurious_vec = val & 0x1ff;
d592d303 804 apic_update_irq(s);
574bbf7b 805 break;
e0fd8781
FB
806 case 0x10 ... 0x17:
807 case 0x18 ... 0x1f:
808 case 0x20 ... 0x27:
809 case 0x28:
810 break;
574bbf7b 811 case 0x30:
d592d303 812 s->icr[0] = val;
92a16d7a 813 apic_deliver(d, (s->icr[1] >> 24) & 0xff, (s->icr[0] >> 11) & 1,
d592d303 814 (s->icr[0] >> 8) & 7, (s->icr[0] & 0xff),
1f6f408c 815 (s->icr[0] >> 15) & 1);
d592d303 816 break;
574bbf7b 817 case 0x31:
d592d303 818 s->icr[1] = val;
574bbf7b
FB
819 break;
820 case 0x32 ... 0x37:
821 {
822 int n = index - 0x32;
823 s->lvt[n] = val;
a94820dd 824 if (n == APIC_LVT_TIMER) {
bc72ad67 825 apic_timer_update(s, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL));
a94820dd
JK
826 } else if (n == APIC_LVT_LINT0 && apic_check_pic(s)) {
827 apic_update_irq(s);
828 }
574bbf7b
FB
829 }
830 break;
831 case 0x38:
832 s->initial_count = val;
bc72ad67 833 s->initial_count_load_time = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
574bbf7b
FB
834 apic_timer_update(s, s->initial_count_load_time);
835 break;
e0fd8781
FB
836 case 0x39:
837 break;
574bbf7b
FB
838 case 0x3e:
839 {
840 int v;
841 s->divide_conf = val & 0xb;
842 v = (s->divide_conf & 3) | ((s->divide_conf >> 1) & 4);
843 s->count_shift = (v + 1) & 7;
844 }
845 break;
846 default:
847 s->esr |= ESR_ILLEGAL_ADDRESS;
848 break;
849 }
850}
851
e5ad936b
JK
852static void apic_pre_save(APICCommonState *s)
853{
854 apic_sync_vapic(s, SYNC_FROM_VAPIC);
855}
856
7a380ca3
JK
857static void apic_post_load(APICCommonState *s)
858{
859 if (s->timer_expiry != -1) {
bc72ad67 860 timer_mod(s->timer, s->timer_expiry);
7a380ca3 861 } else {
bc72ad67 862 timer_del(s->timer);
7a380ca3
JK
863 }
864}
865
312b4234
AK
866static const MemoryRegionOps apic_io_ops = {
867 .old_mmio = {
868 .read = { apic_mem_readb, apic_mem_readw, apic_mem_readl, },
869 .write = { apic_mem_writeb, apic_mem_writew, apic_mem_writel, },
870 },
871 .endianness = DEVICE_NATIVE_ENDIAN,
574bbf7b
FB
872};
873
dae01685 874static void apic_init(APICCommonState *s)
8546b099 875{
1437c94b 876 memory_region_init_io(&s->io_memory, OBJECT(s), &apic_io_ops, s, "apic-msi",
baaeda08 877 APIC_SPACE_SIZE);
8546b099 878
bc72ad67 879 s->timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, apic_timer, s);
8546b099 880 local_apics[s->idx] = s;
08a82ac0
JK
881
882 msi_supported = true;
8546b099
BS
883}
884
999e12bb
AL
885static void apic_class_init(ObjectClass *klass, void *data)
886{
887 APICCommonClass *k = APIC_COMMON_CLASS(klass);
888
889 k->init = apic_init;
890 k->set_base = apic_set_base;
891 k->set_tpr = apic_set_tpr;
e5ad936b
JK
892 k->get_tpr = apic_get_tpr;
893 k->vapic_base_update = apic_vapic_base_update;
999e12bb 894 k->external_nmi = apic_external_nmi;
e5ad936b 895 k->pre_save = apic_pre_save;
999e12bb
AL
896 k->post_load = apic_post_load;
897}
898
8c43a6f0 899static const TypeInfo apic_info = {
39bffca2
AL
900 .name = "apic",
901 .instance_size = sizeof(APICCommonState),
902 .parent = TYPE_APIC_COMMON,
903 .class_init = apic_class_init,
8546b099
BS
904};
905
83f7d43a 906static void apic_register_types(void)
8546b099 907{
39bffca2 908 type_register_static(&apic_info);
8546b099
BS
909}
910
83f7d43a 911type_init(apic_register_types)