]> git.proxmox.com Git - qemu.git/blame - hw/isa/vt82c686.c
Merge git://github.com/hw-claudio/qemu-aarch64-queue into tcg-next
[qemu.git] / hw / isa / vt82c686.c
CommitLineData
edf79e66
HC
1/*
2 * VT82C686B south bridge support
3 *
4 * Copyright (c) 2008 yajin (yajin@vm-kernel.org)
5 * Copyright (c) 2009 chenming (chenming@rdc.faw.com.cn)
6 * Copyright (c) 2010 Huacai Chen (zltjiangshi@gmail.com)
7 * This code is licensed under the GNU GPL v2.
6b620ca3
PB
8 *
9 * Contributions after 2012-01-13 are licensed under the terms of the
10 * GNU GPL, version 2 or (at your option) any later version.
edf79e66
HC
11 */
12
83c9f4ca 13#include "hw/hw.h"
0d09e41a
PB
14#include "hw/i386/pc.h"
15#include "hw/isa/vt82c686.h"
16#include "hw/i2c/i2c.h"
17#include "hw/i2c/smbus.h"
83c9f4ca 18#include "hw/pci/pci.h"
0d09e41a 19#include "hw/isa/isa.h"
83c9f4ca 20#include "hw/sysbus.h"
0d09e41a
PB
21#include "hw/mips/mips.h"
22#include "hw/isa/apm.h"
23#include "hw/acpi/acpi.h"
24#include "hw/i2c/pm_smbus.h"
9c17d615 25#include "sysemu/sysemu.h"
1de7afc9 26#include "qemu/timer.h"
022c62cb 27#include "exec/address-spaces.h"
edf79e66 28
edf79e66
HC
29//#define DEBUG_VT82C686B
30
31#ifdef DEBUG_VT82C686B
32#define DPRINTF(fmt, ...) fprintf(stderr, "%s: " fmt, __FUNCTION__, ##__VA_ARGS__)
33#else
34#define DPRINTF(fmt, ...)
35#endif
36
37typedef struct SuperIOConfig
38{
39 uint8_t config[0xff];
40 uint8_t index;
41 uint8_t data;
42} SuperIOConfig;
43
44typedef struct VT82C686BState {
45 PCIDevice dev;
bcc37e24 46 MemoryRegion superio;
edf79e66
HC
47 SuperIOConfig superio_conf;
48} VT82C686BState;
49
bcc37e24
JK
50static void superio_ioport_writeb(void *opaque, hwaddr addr, uint64_t data,
51 unsigned size)
edf79e66
HC
52{
53 int can_write;
54 SuperIOConfig *superio_conf = opaque;
55
b2bedb21 56 DPRINTF("superio_ioport_writeb address 0x%x val 0x%x\n", addr, data);
edf79e66
HC
57 if (addr == 0x3f0) {
58 superio_conf->index = data & 0xff;
59 } else {
60 /* 0x3f1 */
61 switch (superio_conf->index) {
62 case 0x00 ... 0xdf:
63 case 0xe4:
64 case 0xe5:
65 case 0xe9 ... 0xed:
66 case 0xf3:
67 case 0xf5:
68 case 0xf7:
69 case 0xf9 ... 0xfb:
70 case 0xfd ... 0xff:
71 can_write = 0;
72 break;
73 default:
74 can_write = 1;
75
76 if (can_write) {
77 switch (superio_conf->index) {
78 case 0xe7:
79 if ((data & 0xff) != 0xfe) {
b2bedb21 80 DPRINTF("chage uart 1 base. unsupported yet\n");
edf79e66
HC
81 }
82 break;
83 case 0xe8:
84 if ((data & 0xff) != 0xbe) {
b2bedb21 85 DPRINTF("chage uart 2 base. unsupported yet\n");
edf79e66
HC
86 }
87 break;
88
89 default:
90 superio_conf->config[superio_conf->index] = data & 0xff;
91 }
92 }
93 }
94 superio_conf->config[superio_conf->index] = data & 0xff;
95 }
96}
97
bcc37e24 98static uint64_t superio_ioport_readb(void *opaque, hwaddr addr, unsigned size)
edf79e66
HC
99{
100 SuperIOConfig *superio_conf = opaque;
101
b2bedb21 102 DPRINTF("superio_ioport_readb address 0x%x\n", addr);
edf79e66
HC
103 return (superio_conf->config[superio_conf->index]);
104}
105
bcc37e24
JK
106static const MemoryRegionOps superio_ops = {
107 .read = superio_ioport_readb,
108 .write = superio_ioport_writeb,
109 .endianness = DEVICE_NATIVE_ENDIAN,
110 .impl = {
111 .min_access_size = 1,
112 .max_access_size = 1,
113 },
114};
115
edf79e66
HC
116static void vt82c686b_reset(void * opaque)
117{
118 PCIDevice *d = opaque;
119 uint8_t *pci_conf = d->config;
120 VT82C686BState *vt82c = DO_UPCAST(VT82C686BState, dev, d);
121
122 pci_set_long(pci_conf + PCI_CAPABILITY_LIST, 0x000000c0);
123 pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_IO | PCI_COMMAND_MEMORY |
124 PCI_COMMAND_MASTER | PCI_COMMAND_SPECIAL);
125 pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_DEVSEL_MEDIUM);
126
127 pci_conf[0x48] = 0x01; /* Miscellaneous Control 3 */
128 pci_conf[0x4a] = 0x04; /* IDE interrupt Routing */
129 pci_conf[0x4f] = 0x03; /* DMA/Master Mem Access Control 3 */
130 pci_conf[0x50] = 0x2d; /* PnP DMA Request Control */
131 pci_conf[0x59] = 0x04;
132 pci_conf[0x5a] = 0x04; /* KBC/RTC Control*/
133 pci_conf[0x5f] = 0x04;
134 pci_conf[0x77] = 0x10; /* GPIO Control 1/2/3/4 */
135
136 vt82c->superio_conf.config[0xe0] = 0x3c;
137 vt82c->superio_conf.config[0xe2] = 0x03;
138 vt82c->superio_conf.config[0xe3] = 0xfc;
139 vt82c->superio_conf.config[0xe6] = 0xde;
140 vt82c->superio_conf.config[0xe7] = 0xfe;
141 vt82c->superio_conf.config[0xe8] = 0xbe;
142}
143
144/* write config pci function0 registers. PCI-ISA bridge */
145static void vt82c686b_write_config(PCIDevice * d, uint32_t address,
146 uint32_t val, int len)
147{
148 VT82C686BState *vt686 = DO_UPCAST(VT82C686BState, dev, d);
149
b2bedb21 150 DPRINTF("vt82c686b_write_config address 0x%x val 0x%x len 0x%x\n",
edf79e66
HC
151 address, val, len);
152
153 pci_default_write_config(d, address, val, len);
154 if (address == 0x85) { /* enable or disable super IO configure */
bcc37e24 155 memory_region_set_enabled(&vt686->superio, val & 0x2);
edf79e66
HC
156 }
157}
158
159#define ACPI_DBG_IO_ADDR 0xb044
160
161typedef struct VT686PMState {
162 PCIDevice dev;
a2902821 163 MemoryRegion io;
355bf2e5 164 ACPIREGS ar;
edf79e66 165 APMState apm;
edf79e66
HC
166 PMSMBus smb;
167 uint32_t smb_io_base;
168} VT686PMState;
169
170typedef struct VT686AC97State {
171 PCIDevice dev;
172} VT686AC97State;
173
174typedef struct VT686MC97State {
175 PCIDevice dev;
176} VT686MC97State;
177
edf79e66
HC
178static void pm_update_sci(VT686PMState *s)
179{
180 int sci_level, pmsts;
edf79e66 181
2886be1b 182 pmsts = acpi_pm1_evt_get_sts(&s->ar);
355bf2e5 183 sci_level = (((pmsts & s->ar.pm1.evt.en) &
04dc308f
IY
184 (ACPI_BITMASK_RT_CLOCK_ENABLE |
185 ACPI_BITMASK_POWER_BUTTON_ENABLE |
186 ACPI_BITMASK_GLOBAL_LOCK_ENABLE |
187 ACPI_BITMASK_TIMER_ENABLE)) != 0);
edf79e66
HC
188 qemu_set_irq(s->dev.irq[0], sci_level);
189 /* schedule a timer interruption if needed */
355bf2e5 190 acpi_pm_tmr_update(&s->ar, (s->ar.pm1.evt.en & ACPI_BITMASK_TIMER_ENABLE) &&
a54d41a8 191 !(pmsts & ACPI_BITMASK_TIMER_STATUS));
edf79e66
HC
192}
193
355bf2e5 194static void pm_tmr_timer(ACPIREGS *ar)
edf79e66 195{
355bf2e5 196 VT686PMState *s = container_of(ar, VT686PMState, ar);
edf79e66
HC
197 pm_update_sci(s);
198}
199
edf79e66
HC
200static void pm_io_space_update(VT686PMState *s)
201{
202 uint32_t pm_io_base;
203
a2902821
GH
204 pm_io_base = pci_get_long(s->dev.config + 0x40);
205 pm_io_base &= 0xffc0;
edf79e66 206
a2902821
GH
207 memory_region_transaction_begin();
208 memory_region_set_enabled(&s->io, s->dev.config[0x80] & 1);
209 memory_region_set_address(&s->io, pm_io_base);
210 memory_region_transaction_commit();
edf79e66
HC
211}
212
213static void pm_write_config(PCIDevice *d,
214 uint32_t address, uint32_t val, int len)
215{
b2bedb21 216 DPRINTF("pm_write_config address 0x%x val 0x%x len 0x%x\n",
edf79e66
HC
217 address, val, len);
218 pci_default_write_config(d, address, val, len);
219}
220
221static int vmstate_acpi_post_load(void *opaque, int version_id)
222{
223 VT686PMState *s = opaque;
224
225 pm_io_space_update(s);
226 return 0;
227}
228
229static const VMStateDescription vmstate_acpi = {
230 .name = "vt82c686b_pm",
231 .version_id = 1,
232 .minimum_version_id = 1,
233 .minimum_version_id_old = 1,
234 .post_load = vmstate_acpi_post_load,
235 .fields = (VMStateField []) {
236 VMSTATE_PCI_DEVICE(dev, VT686PMState),
355bf2e5
GH
237 VMSTATE_UINT16(ar.pm1.evt.sts, VT686PMState),
238 VMSTATE_UINT16(ar.pm1.evt.en, VT686PMState),
239 VMSTATE_UINT16(ar.pm1.cnt.cnt, VT686PMState),
edf79e66 240 VMSTATE_STRUCT(apm, VT686PMState, 0, vmstate_apm, APMState),
355bf2e5
GH
241 VMSTATE_TIMER(ar.tmr.timer, VT686PMState),
242 VMSTATE_INT64(ar.tmr.overflow_time, VT686PMState),
edf79e66
HC
243 VMSTATE_END_OF_LIST()
244 }
245};
246
247/*
248 * TODO: vt82c686b_ac97_init() and vt82c686b_mc97_init()
249 * just register a PCI device now, functionalities will be implemented later.
250 */
251
252static int vt82c686b_ac97_initfn(PCIDevice *dev)
253{
254 VT686AC97State *s = DO_UPCAST(VT686AC97State, dev, dev);
255 uint8_t *pci_conf = s->dev.config;
256
edf79e66
HC
257 pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_INVALIDATE |
258 PCI_COMMAND_PARITY);
259 pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_CAP_LIST |
260 PCI_STATUS_DEVSEL_MEDIUM);
261 pci_set_long(pci_conf + PCI_INTERRUPT_PIN, 0x03);
262
263 return 0;
264}
265
266void vt82c686b_ac97_init(PCIBus *bus, int devfn)
267{
268 PCIDevice *dev;
269
270 dev = pci_create(bus, devfn, "VT82C686B_AC97");
271 qdev_init_nofail(&dev->qdev);
272}
273
40021f08
AL
274static void via_ac97_class_init(ObjectClass *klass, void *data)
275{
39bffca2 276 DeviceClass *dc = DEVICE_CLASS(klass);
40021f08
AL
277 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
278
279 k->init = vt82c686b_ac97_initfn;
280 k->vendor_id = PCI_VENDOR_ID_VIA;
281 k->device_id = PCI_DEVICE_ID_VIA_AC97;
282 k->revision = 0x50;
283 k->class_id = PCI_CLASS_MULTIMEDIA_AUDIO;
39bffca2 284 dc->desc = "AC97";
40021f08
AL
285}
286
8c43a6f0 287static const TypeInfo via_ac97_info = {
39bffca2
AL
288 .name = "VT82C686B_AC97",
289 .parent = TYPE_PCI_DEVICE,
290 .instance_size = sizeof(VT686AC97State),
291 .class_init = via_ac97_class_init,
edf79e66
HC
292};
293
edf79e66
HC
294static int vt82c686b_mc97_initfn(PCIDevice *dev)
295{
296 VT686MC97State *s = DO_UPCAST(VT686MC97State, dev, dev);
297 uint8_t *pci_conf = s->dev.config;
298
edf79e66
HC
299 pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_INVALIDATE |
300 PCI_COMMAND_VGA_PALETTE);
301 pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_DEVSEL_MEDIUM);
302 pci_set_long(pci_conf + PCI_INTERRUPT_PIN, 0x03);
303
304 return 0;
305}
306
307void vt82c686b_mc97_init(PCIBus *bus, int devfn)
308{
309 PCIDevice *dev;
310
311 dev = pci_create(bus, devfn, "VT82C686B_MC97");
312 qdev_init_nofail(&dev->qdev);
313}
314
40021f08
AL
315static void via_mc97_class_init(ObjectClass *klass, void *data)
316{
39bffca2 317 DeviceClass *dc = DEVICE_CLASS(klass);
40021f08
AL
318 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
319
320 k->init = vt82c686b_mc97_initfn;
321 k->vendor_id = PCI_VENDOR_ID_VIA;
322 k->device_id = PCI_DEVICE_ID_VIA_MC97;
323 k->class_id = PCI_CLASS_COMMUNICATION_OTHER;
324 k->revision = 0x30;
39bffca2 325 dc->desc = "MC97";
40021f08
AL
326}
327
8c43a6f0 328static const TypeInfo via_mc97_info = {
39bffca2
AL
329 .name = "VT82C686B_MC97",
330 .parent = TYPE_PCI_DEVICE,
331 .instance_size = sizeof(VT686MC97State),
332 .class_init = via_mc97_class_init,
edf79e66
HC
333};
334
edf79e66
HC
335/* vt82c686 pm init */
336static int vt82c686b_pm_initfn(PCIDevice *dev)
337{
338 VT686PMState *s = DO_UPCAST(VT686PMState, dev, dev);
339 uint8_t *pci_conf;
340
341 pci_conf = s->dev.config;
edf79e66
HC
342 pci_set_word(pci_conf + PCI_COMMAND, 0);
343 pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_FAST_BACK |
344 PCI_STATUS_DEVSEL_MEDIUM);
345
346 /* 0x48-0x4B is Power Management I/O Base */
347 pci_set_long(pci_conf + 0x48, 0x00000001);
348
349 /* SMB ports:0xeee0~0xeeef */
350 s->smb_io_base =((s->smb_io_base & 0xfff0) + 0x0);
351 pci_conf[0x90] = s->smb_io_base | 1;
352 pci_conf[0x91] = s->smb_io_base >> 8;
353 pci_conf[0xd2] = 0x90;
798512e5
GH
354 pm_smbus_init(&s->dev.qdev, &s->smb);
355 memory_region_add_subregion(get_system_io(), s->smb_io_base, &s->smb.io);
edf79e66 356
42d8a3cf 357 apm_init(dev, &s->apm, NULL, s);
edf79e66 358
1437c94b 359 memory_region_init(&s->io, OBJECT(dev), "vt82c686-pm", 64);
a2902821
GH
360 memory_region_set_enabled(&s->io, false);
361 memory_region_add_subregion(get_system_io(), 0, &s->io);
edf79e66 362
77d58b1e 363 acpi_pm_tmr_init(&s->ar, pm_tmr_timer, &s->io);
b5a7c024 364 acpi_pm1_evt_init(&s->ar, pm_tmr_timer, &s->io);
560e6396 365 acpi_pm1_cnt_init(&s->ar, &s->io, 2);
edf79e66
HC
366
367 return 0;
368}
369
370i2c_bus *vt82c686b_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base,
371 qemu_irq sci_irq)
372{
373 PCIDevice *dev;
374 VT686PMState *s;
375
376 dev = pci_create(bus, devfn, "VT82C686B_PM");
377 qdev_prop_set_uint32(&dev->qdev, "smb_io_base", smb_io_base);
378
379 s = DO_UPCAST(VT686PMState, dev, dev);
380
381 qdev_init_nofail(&dev->qdev);
382
383 return s->smb.smbus;
384}
385
40021f08
AL
386static Property via_pm_properties[] = {
387 DEFINE_PROP_UINT32("smb_io_base", VT686PMState, smb_io_base, 0),
388 DEFINE_PROP_END_OF_LIST(),
389};
390
391static void via_pm_class_init(ObjectClass *klass, void *data)
392{
39bffca2 393 DeviceClass *dc = DEVICE_CLASS(klass);
40021f08
AL
394 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
395
396 k->init = vt82c686b_pm_initfn;
397 k->config_write = pm_write_config;
398 k->vendor_id = PCI_VENDOR_ID_VIA;
399 k->device_id = PCI_DEVICE_ID_VIA_ACPI;
400 k->class_id = PCI_CLASS_BRIDGE_OTHER;
401 k->revision = 0x40;
39bffca2
AL
402 dc->desc = "PM";
403 dc->vmsd = &vmstate_acpi;
404 dc->props = via_pm_properties;
40021f08
AL
405}
406
8c43a6f0 407static const TypeInfo via_pm_info = {
39bffca2
AL
408 .name = "VT82C686B_PM",
409 .parent = TYPE_PCI_DEVICE,
410 .instance_size = sizeof(VT686PMState),
411 .class_init = via_pm_class_init,
edf79e66
HC
412};
413
edf79e66
HC
414static const VMStateDescription vmstate_via = {
415 .name = "vt82c686b",
416 .version_id = 1,
417 .minimum_version_id = 1,
418 .minimum_version_id_old = 1,
419 .fields = (VMStateField []) {
420 VMSTATE_PCI_DEVICE(dev, VT82C686BState),
421 VMSTATE_END_OF_LIST()
422 }
423};
424
425/* init the PCI-to-ISA bridge */
426static int vt82c686b_initfn(PCIDevice *d)
427{
bcc37e24 428 VT82C686BState *vt82c = DO_UPCAST(VT82C686BState, dev, d);
edf79e66 429 uint8_t *pci_conf;
bcc37e24 430 ISABus *isa_bus;
edf79e66
HC
431 uint8_t *wmask;
432 int i;
433
bcc37e24 434 isa_bus = isa_bus_new(&d->qdev, pci_address_space_io(d));
edf79e66
HC
435
436 pci_conf = d->config;
edf79e66 437 pci_config_set_prog_interface(pci_conf, 0x0);
edf79e66
HC
438
439 wmask = d->wmask;
440 for (i = 0x00; i < 0xff; i++) {
441 if (i<=0x03 || (i>=0x08 && i<=0x3f)) {
442 wmask[i] = 0x00;
443 }
444 }
445
db10ca90 446 memory_region_init_io(&vt82c->superio, OBJECT(d), &superio_ops,
2c9b15ca 447 &vt82c->superio_conf, "superio", 2);
bcc37e24
JK
448 memory_region_set_enabled(&vt82c->superio, false);
449 /* The floppy also uses 0x3f0 and 0x3f1.
450 * But we do not emulate a floppy, so just set it here. */
451 memory_region_add_subregion(isa_bus->address_space_io, 0x3f0,
452 &vt82c->superio);
453
edf79e66
HC
454 qemu_register_reset(vt82c686b_reset, d);
455
456 return 0;
457}
458
c9940edb 459ISABus *vt82c686b_init(PCIBus *bus, int devfn)
edf79e66
HC
460{
461 PCIDevice *d;
462
aa5fb7b3 463 d = pci_create_simple_multifunction(bus, devfn, true, "VT82C686B");
edf79e66 464
2ae0e48d 465 return ISA_BUS(qdev_get_child_bus(DEVICE(d), "isa.0"));
edf79e66
HC
466}
467
40021f08
AL
468static void via_class_init(ObjectClass *klass, void *data)
469{
39bffca2 470 DeviceClass *dc = DEVICE_CLASS(klass);
40021f08
AL
471 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
472
473 k->init = vt82c686b_initfn;
474 k->config_write = vt82c686b_write_config;
475 k->vendor_id = PCI_VENDOR_ID_VIA;
476 k->device_id = PCI_DEVICE_ID_VIA_ISA_BRIDGE;
477 k->class_id = PCI_CLASS_BRIDGE_ISA;
478 k->revision = 0x40;
39bffca2
AL
479 dc->desc = "ISA bridge";
480 dc->no_user = 1;
481 dc->vmsd = &vmstate_via;
40021f08
AL
482}
483
8c43a6f0 484static const TypeInfo via_info = {
39bffca2
AL
485 .name = "VT82C686B",
486 .parent = TYPE_PCI_DEVICE,
487 .instance_size = sizeof(VT82C686BState),
488 .class_init = via_class_init,
edf79e66
HC
489};
490
83f7d43a 491static void vt82c686b_register_types(void)
edf79e66 492{
83f7d43a
AF
493 type_register_static(&via_ac97_info);
494 type_register_static(&via_mc97_info);
495 type_register_static(&via_pm_info);
39bffca2 496 type_register_static(&via_info);
edf79e66 497}
83f7d43a
AF
498
499type_init(vt82c686b_register_types)