]>
Commit | Line | Data |
---|---|---|
aef445bd PB |
1 | /* |
2 | * Memory mapped access to ISA IO space. | |
3 | * | |
4 | * Copyright (c) 2006 Fabrice Bellard | |
5fafdf24 | 5 | * |
aef445bd PB |
6 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
7 | * of this software and associated documentation files (the "Software"), to deal | |
8 | * in the Software without restriction, including without limitation the rights | |
9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
10 | * copies of the Software, and to permit persons to whom the Software is | |
11 | * furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
22 | * THE SOFTWARE. | |
23 | */ | |
24 | ||
87ecb68b PB |
25 | #include "hw.h" |
26 | #include "isa.h" | |
aef445bd | 27 | |
c227f099 | 28 | static void isa_mmio_writeb (void *opaque, target_phys_addr_t addr, |
aef445bd PB |
29 | uint32_t val) |
30 | { | |
afcea8cb | 31 | cpu_outb(addr & IOPORTS_MASK, val); |
aef445bd PB |
32 | } |
33 | ||
84108e12 BS |
34 | static void isa_mmio_writew_be(void *opaque, target_phys_addr_t addr, |
35 | uint32_t val) | |
aef445bd | 36 | { |
aef445bd | 37 | val = bswap16(val); |
afcea8cb | 38 | cpu_outw(addr & IOPORTS_MASK, val); |
aef445bd PB |
39 | } |
40 | ||
84108e12 BS |
41 | static void isa_mmio_writew_le(void *opaque, target_phys_addr_t addr, |
42 | uint32_t val) | |
43 | { | |
44 | cpu_outw(addr & IOPORTS_MASK, val); | |
45 | } | |
46 | ||
47 | static void isa_mmio_writel_be(void *opaque, target_phys_addr_t addr, | |
48 | uint32_t val) | |
aef445bd | 49 | { |
aef445bd | 50 | val = bswap32(val); |
84108e12 BS |
51 | cpu_outl(addr & IOPORTS_MASK, val); |
52 | } | |
53 | ||
54 | static void isa_mmio_writel_le(void *opaque, target_phys_addr_t addr, | |
55 | uint32_t val) | |
56 | { | |
afcea8cb | 57 | cpu_outl(addr & IOPORTS_MASK, val); |
aef445bd PB |
58 | } |
59 | ||
c227f099 | 60 | static uint32_t isa_mmio_readb (void *opaque, target_phys_addr_t addr) |
aef445bd PB |
61 | { |
62 | uint32_t val; | |
63 | ||
afcea8cb | 64 | val = cpu_inb(addr & IOPORTS_MASK); |
aef445bd PB |
65 | return val; |
66 | } | |
67 | ||
84108e12 | 68 | static uint32_t isa_mmio_readw_be(void *opaque, target_phys_addr_t addr) |
aef445bd PB |
69 | { |
70 | uint32_t val; | |
71 | ||
afcea8cb | 72 | val = cpu_inw(addr & IOPORTS_MASK); |
aef445bd | 73 | val = bswap16(val); |
aef445bd PB |
74 | return val; |
75 | } | |
76 | ||
84108e12 BS |
77 | static uint32_t isa_mmio_readw_le(void *opaque, target_phys_addr_t addr) |
78 | { | |
79 | uint32_t val; | |
80 | ||
81 | val = cpu_inw(addr & IOPORTS_MASK); | |
82 | return val; | |
83 | } | |
84 | ||
85 | static uint32_t isa_mmio_readl_be(void *opaque, target_phys_addr_t addr) | |
aef445bd PB |
86 | { |
87 | uint32_t val; | |
88 | ||
afcea8cb | 89 | val = cpu_inl(addr & IOPORTS_MASK); |
aef445bd | 90 | val = bswap32(val); |
aef445bd PB |
91 | return val; |
92 | } | |
93 | ||
84108e12 BS |
94 | static uint32_t isa_mmio_readl_le(void *opaque, target_phys_addr_t addr) |
95 | { | |
96 | uint32_t val; | |
97 | ||
98 | val = cpu_inl(addr & IOPORTS_MASK); | |
99 | return val; | |
100 | } | |
101 | ||
102 | static CPUWriteMemoryFunc * const isa_mmio_write_be[] = { | |
103 | &isa_mmio_writeb, | |
104 | &isa_mmio_writew_be, | |
105 | &isa_mmio_writel_be, | |
106 | }; | |
107 | ||
108 | static CPUReadMemoryFunc * const isa_mmio_read_be[] = { | |
109 | &isa_mmio_readb, | |
110 | &isa_mmio_readw_be, | |
111 | &isa_mmio_readl_be, | |
112 | }; | |
113 | ||
114 | static CPUWriteMemoryFunc * const isa_mmio_write_le[] = { | |
aef445bd | 115 | &isa_mmio_writeb, |
84108e12 BS |
116 | &isa_mmio_writew_le, |
117 | &isa_mmio_writel_le, | |
aef445bd PB |
118 | }; |
119 | ||
84108e12 | 120 | static CPUReadMemoryFunc * const isa_mmio_read_le[] = { |
aef445bd | 121 | &isa_mmio_readb, |
84108e12 BS |
122 | &isa_mmio_readw_le, |
123 | &isa_mmio_readl_le, | |
aef445bd PB |
124 | }; |
125 | ||
126 | static int isa_mmio_iomemtype = 0; | |
127 | ||
84108e12 | 128 | void isa_mmio_init(target_phys_addr_t base, target_phys_addr_t size, int be) |
aef445bd PB |
129 | { |
130 | if (!isa_mmio_iomemtype) { | |
84108e12 BS |
131 | if (be) { |
132 | isa_mmio_iomemtype = cpu_register_io_memory(isa_mmio_read_be, | |
133 | isa_mmio_write_be, | |
134 | NULL); | |
135 | } else { | |
136 | isa_mmio_iomemtype = cpu_register_io_memory(isa_mmio_read_le, | |
137 | isa_mmio_write_le, | |
138 | NULL); | |
139 | } | |
aef445bd PB |
140 | } |
141 | cpu_register_physical_memory(base, size, isa_mmio_iomemtype); | |
142 | } |