]> git.proxmox.com Git - qemu.git/blame - hw/mainstone.c
softmmu: move include files to include/sysemu/
[qemu.git] / hw / mainstone.c
CommitLineData
ef056e43
AZ
1/*
2 * PXA270-based Intel Mainstone platforms.
3 *
4 * Copyright (c) 2007 by Armin Kuster <akuster@kama-aina.net> or
5 * <akuster@mvista.com>
6 *
7 * Code based on spitz platform by Andrzej Zaborowski <balrog@zabor.org>
8 *
9 * This code is licensed under the GNU GPL v2.
6b620ca3
PB
10 *
11 * Contributions after 2012-01-13 are licensed under the terms of the
12 * GNU GPL, version 2 or (at your option) any later version.
ef056e43
AZ
13 */
14#include "hw.h"
15#include "pxa.h"
16#include "arm-misc.h"
1422e32d 17#include "net/net.h"
ef056e43
AZ
18#include "devices.h"
19#include "boards.h"
7233b355 20#include "flash.h"
9c17d615 21#include "sysemu/blockdev.h"
cb380f61 22#include "sysbus.h"
022c62cb 23#include "exec/address-spaces.h"
ef056e43 24
459505a2
DES
25/* Device addresses */
26#define MST_FPGA_PHYS 0x08000000
27#define MST_ETH_PHYS 0x10000300
28#define MST_FLASH_0 0x00000000
29#define MST_FLASH_1 0x04000000
30
31/* IRQ definitions */
32#define MMC_IRQ 0
33#define USIM_IRQ 1
34#define USBC_IRQ 2
35#define ETHERNET_IRQ 3
36#define AC97_IRQ 4
37#define PEN_IRQ 5
38#define MSINS_IRQ 6
39#define EXBRD_IRQ 7
40#define S0_CD_IRQ 9
41#define S0_STSCHG_IRQ 10
42#define S0_IRQ 11
43#define S1_CD_IRQ 13
44#define S1_STSCHG_IRQ 14
45#define S1_IRQ 15
46
bd464c2e
AZ
47static struct keymap map[0xE0] = {
48 [0 ... 0xDF] = { -1, -1 },
49 [0x1e] = {0,0}, /* a */
50 [0x30] = {0,1}, /* b */
51 [0x2e] = {0,2}, /* c */
52 [0x20] = {0,3}, /* d */
53 [0x12] = {0,4}, /* e */
54 [0x21] = {0,5}, /* f */
55 [0x22] = {1,0}, /* g */
56 [0x23] = {1,1}, /* h */
57 [0x17] = {1,2}, /* i */
58 [0x24] = {1,3}, /* j */
59 [0x25] = {1,4}, /* k */
60 [0x26] = {1,5}, /* l */
61 [0x32] = {2,0}, /* m */
62 [0x31] = {2,1}, /* n */
63 [0x18] = {2,2}, /* o */
64 [0x19] = {2,3}, /* p */
65 [0x10] = {2,4}, /* q */
66 [0x13] = {2,5}, /* r */
67 [0x1f] = {3,0}, /* s */
68 [0x14] = {3,1}, /* t */
69 [0x16] = {3,2}, /* u */
70 [0x2f] = {3,3}, /* v */
71 [0x11] = {3,4}, /* w */
72 [0x2d] = {3,5}, /* x */
73 [0x15] = {4,2}, /* y */
74 [0x2c] = {4,3}, /* z */
75 [0xc7] = {5,0}, /* Home */
76 [0x2a] = {5,1}, /* shift */
77 [0x39] = {5,2}, /* space */
78 [0x39] = {5,3}, /* space */
79 [0x1c] = {5,5}, /* enter */
80 [0xc8] = {6,0}, /* up */
81 [0xd0] = {6,1}, /* down */
82 [0xcb] = {6,2}, /* left */
83 [0xcd] = {6,3}, /* right */
84};
85
ef056e43
AZ
86enum mainstone_model_e { mainstone };
87
7fb4fdcf
AZ
88#define MAINSTONE_RAM 0x04000000
89#define MAINSTONE_ROM 0x00800000
90#define MAINSTONE_FLASH 0x02000000
91
f93eb9ff
AZ
92static struct arm_boot_info mainstone_binfo = {
93 .loader_start = PXA2XX_SDRAM_BASE,
94 .ram_size = 0x04000000,
95};
96
02e5c167 97static void mainstone_common_init(MemoryRegion *address_space_mem,
6efa6d50
PM
98 QEMUMachineInitArgs *args,
99 enum mainstone_model_e model, int arm_id)
ef056e43 100{
6d1f1778 101 uint32_t sector_len = 256 * 1024;
a8170e5e 102 hwaddr mainstone_flash_base[] = { MST_FLASH_0, MST_FLASH_1 };
1c88de67 103 PXA2xxState *mpu;
cb380f61 104 DeviceState *mst_irq;
751c6a17
GH
105 DriveInfo *dinfo;
106 int i;
01e0451a 107 int be;
02e5c167 108 MemoryRegion *rom = g_new(MemoryRegion, 1);
6efa6d50 109 const char *cpu_model = args->cpu_model;
ef056e43
AZ
110
111 if (!cpu_model)
112 cpu_model = "pxa270-c5";
113
114 /* Setup CPU & memory */
1c88de67 115 mpu = pxa270_init(address_space_mem, mainstone_binfo.ram_size, cpu_model);
c5705a77
AK
116 memory_region_init_ram(rom, "mainstone.rom", MAINSTONE_ROM);
117 vmstate_register_ram_global(rom);
02e5c167
AK
118 memory_region_set_readonly(rom, true);
119 memory_region_add_subregion(address_space_mem, 0, rom);
ef056e43 120
3d08ff69 121#ifdef TARGET_WORDS_BIGENDIAN
01e0451a 122 be = 1;
3d08ff69 123#else
01e0451a 124 be = 0;
3d08ff69 125#endif
e4bcb14c 126 /* There are two 32MiB flash devices on the board */
6d1f1778 127 for (i = 0; i < 2; i ++) {
751c6a17
GH
128 dinfo = drive_get(IF_PFLASH, 0, i);
129 if (!dinfo) {
6d1f1778
AZ
130 fprintf(stderr, "Two flash images must be given with the "
131 "'pflash' parameter\n");
132 exit(1);
133 }
134
cfe5f011
AK
135 if (!pflash_cfi01_register(mainstone_flash_base[i], NULL,
136 i ? "mainstone.flash1" : "mainstone.flash0",
137 MAINSTONE_FLASH,
01e0451a
AL
138 dinfo->bdrv, sector_len,
139 MAINSTONE_FLASH / sector_len, 4, 0, 0, 0, 0,
140 be)) {
6d1f1778
AZ
141 fprintf(stderr, "qemu: Error registering flash memory.\n");
142 exit(1);
143 }
e4bcb14c 144 }
7233b355 145
cb380f61 146 mst_irq = sysbus_create_simple("mainstone-fpga", MST_FPGA_PHYS,
1c88de67 147 qdev_get_gpio_in(mpu->gpio, 0));
f1de1334 148
bd464c2e
AZ
149 /* setup keypad */
150 printf("map addr %p\n", &map);
1c88de67 151 pxa27x_register_keypad(mpu->kp, map, 0xe0);
bd464c2e 152
f1de1334 153 /* MMC/SD host */
1c88de67 154 pxa2xx_mmci_handlers(mpu->mmc, NULL, qdev_get_gpio_in(mst_irq, MMC_IRQ));
f1de1334 155
1c88de67 156 pxa2xx_pcmcia_set_irq_cb(mpu->pcmcia[0],
b651fc6f
DES
157 qdev_get_gpio_in(mst_irq, S0_IRQ),
158 qdev_get_gpio_in(mst_irq, S0_CD_IRQ));
1c88de67 159 pxa2xx_pcmcia_set_irq_cb(mpu->pcmcia[1],
b651fc6f
DES
160 qdev_get_gpio_in(mst_irq, S1_IRQ),
161 qdev_get_gpio_in(mst_irq, S1_CD_IRQ));
162
cb380f61
DES
163 smc91c111_init(&nd_table[0], MST_ETH_PHYS,
164 qdev_get_gpio_in(mst_irq, ETHERNET_IRQ));
ef056e43 165
6efa6d50
PM
166 mainstone_binfo.kernel_filename = args->kernel_filename;
167 mainstone_binfo.kernel_cmdline = args->kernel_cmdline;
168 mainstone_binfo.initrd_filename = args->initrd_filename;
f93eb9ff 169 mainstone_binfo.board_id = arm_id;
3aaa8dfa 170 arm_load_kernel(mpu->cpu, &mainstone_binfo);
ef056e43
AZ
171}
172
5f072e1f 173static void mainstone_init(QEMUMachineInitArgs *args)
ef056e43 174{
6efa6d50 175 mainstone_common_init(get_system_memory(), args, mainstone, 0x196);
ef056e43
AZ
176}
177
f80f9ec9 178static QEMUMachine mainstone2_machine = {
4b32e168
AL
179 .name = "mainstone",
180 .desc = "Mainstone II (PXA27x)",
181 .init = mainstone_init,
ef056e43 182};
f80f9ec9
AL
183
184static void mainstone_machine_init(void)
185{
186 qemu_register_machine(&mainstone2_machine);
187}
188
189machine_init(mainstone_machine_init);