]> git.proxmox.com Git - qemu.git/blame - hw/mc146818rtc.c
xen_platform: convert PIO to new memory api read/write
[qemu.git] / hw / mc146818rtc.c
CommitLineData
80cabfad
FB
1/*
2 * QEMU MC146818 RTC emulation
5fafdf24 3 *
80cabfad 4 * Copyright (c) 2003-2004 Fabrice Bellard
5fafdf24 5 *
80cabfad
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
87ecb68b
PB
24#include "hw.h"
25#include "qemu-timer.h"
26#include "sysemu.h"
1d914fa0 27#include "mc146818rtc.h"
80cabfad 28
d362e757
JK
29#ifdef TARGET_I386
30#include "apic.h"
31#endif
32
80cabfad 33//#define DEBUG_CMOS
aa6f63ff 34//#define DEBUG_COALESCED
80cabfad 35
ec51e364
IY
36#ifdef DEBUG_CMOS
37# define CMOS_DPRINTF(format, ...) printf(format, ## __VA_ARGS__)
38#else
39# define CMOS_DPRINTF(format, ...) do { } while (0)
40#endif
41
aa6f63ff
BS
42#ifdef DEBUG_COALESCED
43# define DPRINTF_C(format, ...) printf(format, ## __VA_ARGS__)
44#else
45# define DPRINTF_C(format, ...) do { } while (0)
46#endif
47
56038ef6 48#define NSEC_PER_SEC 1000000000LL
00cf5774
PB
49#define SEC_PER_MIN 60
50#define MIN_PER_HOUR 60
51#define SEC_PER_HOUR 3600
52#define HOUR_PER_DAY 24
53#define SEC_PER_DAY 86400
56038ef6 54
dd17765b 55#define RTC_REINJECT_ON_ACK_COUNT 20
e46deaba 56#define RTC_CLOCK_RATE 32768
56038ef6 57#define UIP_HOLD_LENGTH (8 * NSEC_PER_SEC / 32768)
ba32edab 58
1d914fa0 59typedef struct RTCState {
32e0c826 60 ISADevice dev;
b2c5009b 61 MemoryRegion io;
dff38e7b
FB
62 uint8_t cmos_data[128];
63 uint8_t cmos_index;
32e0c826 64 int32_t base_year;
56038ef6
YZ
65 uint64_t base_rtc;
66 uint64_t last_update;
67 int64_t offset;
d537cf6c 68 qemu_irq irq;
100d9891 69 qemu_irq sqw_irq;
18c6e2ff 70 int it_shift;
dff38e7b
FB
71 /* periodic timer */
72 QEMUTimer *periodic_timer;
73 int64_t next_periodic_time;
56038ef6
YZ
74 /* update-ended timer */
75 QEMUTimer *update_timer;
00cf5774 76 uint64_t next_alarm_time;
ba32edab 77 uint16_t irq_reinject_on_ack_count;
73822ec8
AL
78 uint32_t irq_coalesced;
79 uint32_t period;
93b66569 80 QEMUTimer *coalesced_timer;
17604dac 81 Notifier clock_reset_notifier;
433acf0d 82 LostTickPolicy lost_tick_policy;
da98c8eb 83 Notifier suspend_notifier;
1d914fa0 84} RTCState;
dff38e7b
FB
85
86static void rtc_set_time(RTCState *s);
56038ef6 87static void rtc_update_time(RTCState *s);
e2826cf4 88static void rtc_set_cmos(RTCState *s, const struct tm *tm);
56038ef6 89static inline int rtc_from_bcd(RTCState *s, int a);
00cf5774 90static uint64_t get_next_alarm(RTCState *s);
56038ef6 91
41a9b8b2
YZ
92static inline bool rtc_running(RTCState *s)
93{
94 return (!(s->cmos_data[RTC_REG_B] & REG_B_SET) &&
95 (s->cmos_data[RTC_REG_A] & 0x70) <= 0x20);
96}
97
56038ef6
YZ
98static uint64_t get_guest_rtc_ns(RTCState *s)
99{
100 uint64_t guest_rtc;
101 uint64_t guest_clock = qemu_get_clock_ns(rtc_clock);
102
103 guest_rtc = s->base_rtc * NSEC_PER_SEC
104 + guest_clock - s->last_update + s->offset;
105 return guest_rtc;
106}
dff38e7b 107
93b66569
AL
108#ifdef TARGET_I386
109static void rtc_coalesced_timer_update(RTCState *s)
110{
111 if (s->irq_coalesced == 0) {
112 qemu_del_timer(s->coalesced_timer);
113 } else {
114 /* divide each RTC interval to 2 - 8 smaller intervals */
115 int c = MIN(s->irq_coalesced, 7) + 1;
74475455 116 int64_t next_clock = qemu_get_clock_ns(rtc_clock) +
e46deaba 117 muldiv64(s->period / c, get_ticks_per_sec(), RTC_CLOCK_RATE);
93b66569
AL
118 qemu_mod_timer(s->coalesced_timer, next_clock);
119 }
120}
121
122static void rtc_coalesced_timer(void *opaque)
123{
124 RTCState *s = opaque;
125
126 if (s->irq_coalesced != 0) {
127 apic_reset_irq_delivered();
128 s->cmos_data[RTC_REG_C] |= 0xc0;
aa6f63ff 129 DPRINTF_C("cmos: injecting from timer\n");
7d932dfd 130 qemu_irq_raise(s->irq);
93b66569
AL
131 if (apic_get_irq_delivered()) {
132 s->irq_coalesced--;
aa6f63ff
BS
133 DPRINTF_C("cmos: coalesced irqs decreased to %d\n",
134 s->irq_coalesced);
93b66569
AL
135 }
136 }
137
138 rtc_coalesced_timer_update(s);
139}
140#endif
141
56038ef6 142/* handle periodic timer */
c4c18e24 143static void periodic_timer_update(RTCState *s, int64_t current_time)
dff38e7b
FB
144{
145 int period_code, period;
146 int64_t cur_clock, next_irq_clock;
147
148 period_code = s->cmos_data[RTC_REG_A] & 0x0f;
100d9891 149 if (period_code != 0
7d932dfd 150 && ((s->cmos_data[RTC_REG_B] & REG_B_PIE)
100d9891 151 || ((s->cmos_data[RTC_REG_B] & REG_B_SQWE) && s->sqw_irq))) {
dff38e7b
FB
152 if (period_code <= 2)
153 period_code += 7;
154 /* period in 32 Khz cycles */
155 period = 1 << (period_code - 1);
73822ec8 156#ifdef TARGET_I386
aa6f63ff 157 if (period != s->period) {
73822ec8 158 s->irq_coalesced = (s->irq_coalesced * s->period) / period;
aa6f63ff
BS
159 DPRINTF_C("cmos: coalesced irqs scaled to %d\n", s->irq_coalesced);
160 }
73822ec8
AL
161 s->period = period;
162#endif
dff38e7b 163 /* compute 32 khz clock */
e46deaba 164 cur_clock = muldiv64(current_time, RTC_CLOCK_RATE, get_ticks_per_sec());
dff38e7b 165 next_irq_clock = (cur_clock & ~(period - 1)) + period;
6875204c 166 s->next_periodic_time =
e46deaba 167 muldiv64(next_irq_clock, get_ticks_per_sec(), RTC_CLOCK_RATE) + 1;
dff38e7b
FB
168 qemu_mod_timer(s->periodic_timer, s->next_periodic_time);
169 } else {
73822ec8
AL
170#ifdef TARGET_I386
171 s->irq_coalesced = 0;
172#endif
dff38e7b
FB
173 qemu_del_timer(s->periodic_timer);
174 }
175}
176
177static void rtc_periodic_timer(void *opaque)
178{
179 RTCState *s = opaque;
180
c4c18e24 181 periodic_timer_update(s, s->next_periodic_time);
663447d4 182 s->cmos_data[RTC_REG_C] |= REG_C_PF;
100d9891 183 if (s->cmos_data[RTC_REG_B] & REG_B_PIE) {
663447d4 184 s->cmos_data[RTC_REG_C] |= REG_C_IRQF;
93b66569 185#ifdef TARGET_I386
433acf0d 186 if (s->lost_tick_policy == LOST_TICK_SLEW) {
ba32edab
GN
187 if (s->irq_reinject_on_ack_count >= RTC_REINJECT_ON_ACK_COUNT)
188 s->irq_reinject_on_ack_count = 0;
93b66569 189 apic_reset_irq_delivered();
7d932dfd 190 qemu_irq_raise(s->irq);
93b66569
AL
191 if (!apic_get_irq_delivered()) {
192 s->irq_coalesced++;
193 rtc_coalesced_timer_update(s);
aa6f63ff
BS
194 DPRINTF_C("cmos: coalesced irqs increased to %d\n",
195 s->irq_coalesced);
93b66569
AL
196 }
197 } else
198#endif
7d932dfd 199 qemu_irq_raise(s->irq);
100d9891
AJ
200 }
201 if (s->cmos_data[RTC_REG_B] & REG_B_SQWE) {
202 /* Not square wave at all but we don't want 2048Hz interrupts!
203 Must be seen as a pulse. */
204 qemu_irq_raise(s->sqw_irq);
205 }
dff38e7b 206}
80cabfad 207
56038ef6
YZ
208/* handle update-ended timer */
209static void check_update_timer(RTCState *s)
210{
211 uint64_t next_update_time;
212 uint64_t guest_nsec;
00cf5774 213 int next_alarm_sec;
56038ef6 214
41a9b8b2
YZ
215 /* From the data sheet: "Holding the dividers in reset prevents
216 * interrupts from operating, while setting the SET bit allows"
217 * them to occur. However, it will prevent an alarm interrupt
218 * from occurring, because the time of day is not updated.
56038ef6 219 */
41a9b8b2
YZ
220 if ((s->cmos_data[RTC_REG_A] & 0x60) == 0x60) {
221 qemu_del_timer(s->update_timer);
222 return;
223 }
56038ef6
YZ
224 if ((s->cmos_data[RTC_REG_C] & REG_C_UF) &&
225 (s->cmos_data[RTC_REG_B] & REG_B_SET)) {
226 qemu_del_timer(s->update_timer);
227 return;
228 }
229 if ((s->cmos_data[RTC_REG_C] & REG_C_UF) &&
230 (s->cmos_data[RTC_REG_C] & REG_C_AF)) {
231 qemu_del_timer(s->update_timer);
232 return;
233 }
234
235 guest_nsec = get_guest_rtc_ns(s) % NSEC_PER_SEC;
00cf5774 236 /* if UF is clear, reprogram to next second */
56038ef6
YZ
237 next_update_time = qemu_get_clock_ns(rtc_clock)
238 + NSEC_PER_SEC - guest_nsec;
00cf5774
PB
239
240 /* Compute time of next alarm. One second is already accounted
241 * for in next_update_time.
242 */
243 next_alarm_sec = get_next_alarm(s);
244 s->next_alarm_time = next_update_time + (next_alarm_sec - 1) * NSEC_PER_SEC;
245
246 if (s->cmos_data[RTC_REG_C] & REG_C_UF) {
247 /* UF is set, but AF is clear. Program the timer to target
248 * the alarm time. */
249 next_update_time = s->next_alarm_time;
250 }
56038ef6
YZ
251 if (next_update_time != qemu_timer_expire_time_ns(s->update_timer)) {
252 qemu_mod_timer(s->update_timer, next_update_time);
253 }
254}
255
256static inline uint8_t convert_hour(RTCState *s, uint8_t hour)
257{
258 if (!(s->cmos_data[RTC_REG_B] & REG_B_24H)) {
259 hour %= 12;
260 if (s->cmos_data[RTC_HOURS] & 0x80) {
261 hour += 12;
262 }
263 }
264 return hour;
265}
266
00cf5774 267static uint64_t get_next_alarm(RTCState *s)
56038ef6 268{
00cf5774
PB
269 int32_t alarm_sec, alarm_min, alarm_hour, cur_hour, cur_min, cur_sec;
270 int32_t hour, min, sec;
271
272 rtc_update_time(s);
56038ef6
YZ
273
274 alarm_sec = rtc_from_bcd(s, s->cmos_data[RTC_SECONDS_ALARM]);
275 alarm_min = rtc_from_bcd(s, s->cmos_data[RTC_MINUTES_ALARM]);
276 alarm_hour = rtc_from_bcd(s, s->cmos_data[RTC_HOURS_ALARM]);
00cf5774 277 alarm_hour = alarm_hour == -1 ? -1 : convert_hour(s, alarm_hour);
56038ef6
YZ
278
279 cur_sec = rtc_from_bcd(s, s->cmos_data[RTC_SECONDS]);
280 cur_min = rtc_from_bcd(s, s->cmos_data[RTC_MINUTES]);
281 cur_hour = rtc_from_bcd(s, s->cmos_data[RTC_HOURS]);
282 cur_hour = convert_hour(s, cur_hour);
283
00cf5774
PB
284 if (alarm_hour == -1) {
285 alarm_hour = cur_hour;
286 if (alarm_min == -1) {
287 alarm_min = cur_min;
288 if (alarm_sec == -1) {
289 alarm_sec = cur_sec + 1;
290 } else if (cur_sec > alarm_sec) {
291 alarm_min++;
292 }
293 } else if (cur_min == alarm_min) {
294 if (alarm_sec == -1) {
295 alarm_sec = cur_sec + 1;
296 } else {
297 if (cur_sec > alarm_sec) {
298 alarm_hour++;
299 }
300 }
301 if (alarm_sec == SEC_PER_MIN) {
302 /* wrap to next hour, minutes is not in don't care mode */
303 alarm_sec = 0;
304 alarm_hour++;
305 }
306 } else if (cur_min > alarm_min) {
307 alarm_hour++;
308 }
309 } else if (cur_hour == alarm_hour) {
310 if (alarm_min == -1) {
311 alarm_min = cur_min;
312 if (alarm_sec == -1) {
313 alarm_sec = cur_sec + 1;
314 } else if (cur_sec > alarm_sec) {
315 alarm_min++;
316 }
317
318 if (alarm_sec == SEC_PER_MIN) {
319 alarm_sec = 0;
320 alarm_min++;
321 }
322 /* wrap to next day, hour is not in don't care mode */
323 alarm_min %= MIN_PER_HOUR;
324 } else if (cur_min == alarm_min) {
325 if (alarm_sec == -1) {
326 alarm_sec = cur_sec + 1;
327 }
328 /* wrap to next day, hours+minutes not in don't care mode */
329 alarm_sec %= SEC_PER_MIN;
330 }
56038ef6 331 }
56038ef6 332
00cf5774
PB
333 /* values that are still don't care fire at the next min/sec */
334 if (alarm_min == -1) {
335 alarm_min = 0;
336 }
337 if (alarm_sec == -1) {
338 alarm_sec = 0;
339 }
340
341 /* keep values in range */
342 if (alarm_sec == SEC_PER_MIN) {
343 alarm_sec = 0;
344 alarm_min++;
345 }
346 if (alarm_min == MIN_PER_HOUR) {
347 alarm_min = 0;
348 alarm_hour++;
349 }
350 alarm_hour %= HOUR_PER_DAY;
351
352 hour = alarm_hour - cur_hour;
353 min = hour * MIN_PER_HOUR + alarm_min - cur_min;
354 sec = min * SEC_PER_MIN + alarm_sec - cur_sec;
355 return sec <= 0 ? sec + SEC_PER_DAY : sec;
56038ef6
YZ
356}
357
358static void rtc_update_timer(void *opaque)
359{
360 RTCState *s = opaque;
361 int32_t irqs = REG_C_UF;
362 int32_t new_irqs;
363
41a9b8b2
YZ
364 assert((s->cmos_data[RTC_REG_A] & 0x60) != 0x60);
365
56038ef6
YZ
366 /* UIP might have been latched, update time and clear it. */
367 rtc_update_time(s);
368 s->cmos_data[RTC_REG_A] &= ~REG_A_UIP;
369
00cf5774 370 if (qemu_get_clock_ns(rtc_clock) >= s->next_alarm_time) {
56038ef6
YZ
371 irqs |= REG_C_AF;
372 if (s->cmos_data[RTC_REG_B] & REG_B_AIE) {
373 qemu_system_wakeup_request(QEMU_WAKEUP_REASON_RTC);
374 }
375 }
00cf5774 376
56038ef6
YZ
377 new_irqs = irqs & ~s->cmos_data[RTC_REG_C];
378 s->cmos_data[RTC_REG_C] |= irqs;
379 if ((new_irqs & s->cmos_data[RTC_REG_B]) != 0) {
380 s->cmos_data[RTC_REG_C] |= REG_C_IRQF;
381 qemu_irq_raise(s->irq);
382 }
383 check_update_timer(s);
384}
385
0da8c842
AG
386static void cmos_ioport_write(void *opaque, hwaddr addr,
387 uint64_t data, unsigned size)
80cabfad 388{
b41a2cd1 389 RTCState *s = opaque;
80cabfad
FB
390
391 if ((addr & 1) == 0) {
392 s->cmos_index = data & 0x7f;
393 } else {
ec51e364
IY
394 CMOS_DPRINTF("cmos: write index=0x%02x val=0x%02x\n",
395 s->cmos_index, data);
dff38e7b 396 switch(s->cmos_index) {
80cabfad
FB
397 case RTC_SECONDS_ALARM:
398 case RTC_MINUTES_ALARM:
399 case RTC_HOURS_ALARM:
80cabfad 400 s->cmos_data[s->cmos_index] = data;
56038ef6 401 check_update_timer(s);
80cabfad 402 break;
e67edb94
PB
403 case RTC_IBM_PS2_CENTURY_BYTE:
404 s->cmos_index = RTC_CENTURY;
405 /* fall through */
406 case RTC_CENTURY:
80cabfad
FB
407 case RTC_SECONDS:
408 case RTC_MINUTES:
409 case RTC_HOURS:
410 case RTC_DAY_OF_WEEK:
411 case RTC_DAY_OF_MONTH:
412 case RTC_MONTH:
413 case RTC_YEAR:
414 s->cmos_data[s->cmos_index] = data;
dff38e7b 415 /* if in set mode, do not update the time */
41a9b8b2 416 if (rtc_running(s)) {
dff38e7b 417 rtc_set_time(s);
56038ef6 418 check_update_timer(s);
dff38e7b 419 }
80cabfad
FB
420 break;
421 case RTC_REG_A:
41a9b8b2
YZ
422 if ((data & 0x60) == 0x60) {
423 if (rtc_running(s)) {
424 rtc_update_time(s);
425 }
426 /* What happens to UIP when divider reset is enabled is
427 * unclear from the datasheet. Shouldn't matter much
428 * though.
429 */
430 s->cmos_data[RTC_REG_A] &= ~REG_A_UIP;
431 } else if (((s->cmos_data[RTC_REG_A] & 0x60) == 0x60) &&
432 (data & 0x70) <= 0x20) {
433 /* when the divider reset is removed, the first update cycle
434 * begins one-half second later*/
435 if (!(s->cmos_data[RTC_REG_B] & REG_B_SET)) {
436 s->offset = 500000000;
437 rtc_set_time(s);
438 }
439 s->cmos_data[RTC_REG_A] &= ~REG_A_UIP;
440 }
dff38e7b
FB
441 /* UIP bit is read only */
442 s->cmos_data[RTC_REG_A] = (data & ~REG_A_UIP) |
443 (s->cmos_data[RTC_REG_A] & REG_A_UIP);
c4c18e24 444 periodic_timer_update(s, qemu_get_clock_ns(rtc_clock));
56038ef6 445 check_update_timer(s);
dff38e7b 446 break;
80cabfad 447 case RTC_REG_B:
dff38e7b 448 if (data & REG_B_SET) {
56038ef6 449 /* update cmos to when the rtc was stopping */
41a9b8b2 450 if (rtc_running(s)) {
56038ef6
YZ
451 rtc_update_time(s);
452 }
dff38e7b
FB
453 /* set mode: reset UIP mode */
454 s->cmos_data[RTC_REG_A] &= ~REG_A_UIP;
455 data &= ~REG_B_UIE;
456 } else {
457 /* if disabling set mode, update the time */
41a9b8b2
YZ
458 if ((s->cmos_data[RTC_REG_B] & REG_B_SET) &&
459 (s->cmos_data[RTC_REG_A] & 0x70) <= 0x20) {
56038ef6 460 s->offset = get_guest_rtc_ns(s) % NSEC_PER_SEC;
dff38e7b
FB
461 rtc_set_time(s);
462 }
463 }
9324cc50
YZ
464 /* if an interrupt flag is already set when the interrupt
465 * becomes enabled, raise an interrupt immediately. */
466 if (data & s->cmos_data[RTC_REG_C] & REG_C_MASK) {
467 s->cmos_data[RTC_REG_C] |= REG_C_IRQF;
468 qemu_irq_raise(s->irq);
469 } else {
470 s->cmos_data[RTC_REG_C] &= ~REG_C_IRQF;
471 qemu_irq_lower(s->irq);
472 }
bedc572e 473 s->cmos_data[RTC_REG_B] = data;
c4c18e24 474 periodic_timer_update(s, qemu_get_clock_ns(rtc_clock));
56038ef6 475 check_update_timer(s);
80cabfad
FB
476 break;
477 case RTC_REG_C:
478 case RTC_REG_D:
479 /* cannot write to them */
480 break;
481 default:
482 s->cmos_data[s->cmos_index] = data;
483 break;
484 }
485 }
486}
487
abd0c6bd 488static inline int rtc_to_bcd(RTCState *s, int a)
80cabfad 489{
6f1bf24d 490 if (s->cmos_data[RTC_REG_B] & REG_B_DM) {
dff38e7b
FB
491 return a;
492 } else {
493 return ((a / 10) << 4) | (a % 10);
494 }
80cabfad
FB
495}
496
abd0c6bd 497static inline int rtc_from_bcd(RTCState *s, int a)
80cabfad 498{
00cf5774
PB
499 if ((a & 0xc0) == 0xc0) {
500 return -1;
501 }
6f1bf24d 502 if (s->cmos_data[RTC_REG_B] & REG_B_DM) {
dff38e7b
FB
503 return a;
504 } else {
505 return ((a >> 4) * 10) + (a & 0x0f);
506 }
507}
508
e2826cf4 509static void rtc_get_time(RTCState *s, struct tm *tm)
dff38e7b 510{
abd0c6bd
PB
511 tm->tm_sec = rtc_from_bcd(s, s->cmos_data[RTC_SECONDS]);
512 tm->tm_min = rtc_from_bcd(s, s->cmos_data[RTC_MINUTES]);
513 tm->tm_hour = rtc_from_bcd(s, s->cmos_data[RTC_HOURS] & 0x7f);
3b89eb43
PB
514 if (!(s->cmos_data[RTC_REG_B] & REG_B_24H)) {
515 tm->tm_hour %= 12;
516 if (s->cmos_data[RTC_HOURS] & 0x80) {
517 tm->tm_hour += 12;
518 }
43f493af 519 }
abd0c6bd
PB
520 tm->tm_wday = rtc_from_bcd(s, s->cmos_data[RTC_DAY_OF_WEEK]) - 1;
521 tm->tm_mday = rtc_from_bcd(s, s->cmos_data[RTC_DAY_OF_MONTH]);
522 tm->tm_mon = rtc_from_bcd(s, s->cmos_data[RTC_MONTH]) - 1;
b8994faf
PB
523 tm->tm_year =
524 rtc_from_bcd(s, s->cmos_data[RTC_YEAR]) + s->base_year +
525 rtc_from_bcd(s, s->cmos_data[RTC_CENTURY]) * 100 - 1900;
e2826cf4
PB
526}
527
528static void rtc_set_time(RTCState *s)
529{
530 struct tm tm;
80cd3478 531
e2826cf4 532 rtc_get_time(s, &tm);
e2826cf4 533 s->base_rtc = mktimegm(&tm);
56038ef6
YZ
534 s->last_update = qemu_get_clock_ns(rtc_clock);
535
e2826cf4 536 rtc_change_mon_event(&tm);
43f493af
FB
537}
538
e2826cf4 539static void rtc_set_cmos(RTCState *s, const struct tm *tm)
43f493af 540{
42fc73a1 541 int year;
dff38e7b 542
abd0c6bd
PB
543 s->cmos_data[RTC_SECONDS] = rtc_to_bcd(s, tm->tm_sec);
544 s->cmos_data[RTC_MINUTES] = rtc_to_bcd(s, tm->tm_min);
c29cd656 545 if (s->cmos_data[RTC_REG_B] & REG_B_24H) {
43f493af 546 /* 24 hour format */
abd0c6bd 547 s->cmos_data[RTC_HOURS] = rtc_to_bcd(s, tm->tm_hour);
43f493af
FB
548 } else {
549 /* 12 hour format */
3b89eb43
PB
550 int h = (tm->tm_hour % 12) ? tm->tm_hour % 12 : 12;
551 s->cmos_data[RTC_HOURS] = rtc_to_bcd(s, h);
43f493af
FB
552 if (tm->tm_hour >= 12)
553 s->cmos_data[RTC_HOURS] |= 0x80;
554 }
abd0c6bd
PB
555 s->cmos_data[RTC_DAY_OF_WEEK] = rtc_to_bcd(s, tm->tm_wday + 1);
556 s->cmos_data[RTC_DAY_OF_MONTH] = rtc_to_bcd(s, tm->tm_mday);
557 s->cmos_data[RTC_MONTH] = rtc_to_bcd(s, tm->tm_mon + 1);
b8994faf
PB
558 year = tm->tm_year + 1900 - s->base_year;
559 s->cmos_data[RTC_YEAR] = rtc_to_bcd(s, year % 100);
560 s->cmos_data[RTC_CENTURY] = rtc_to_bcd(s, year / 100);
43f493af
FB
561}
562
56038ef6 563static void rtc_update_time(RTCState *s)
43f493af 564{
56038ef6
YZ
565 struct tm ret;
566 time_t guest_sec;
567 int64_t guest_nsec;
568
569 guest_nsec = get_guest_rtc_ns(s);
570 guest_sec = guest_nsec / NSEC_PER_SEC;
571 gmtime_r(&guest_sec, &ret);
e2826cf4 572 rtc_set_cmos(s, &ret);
43f493af
FB
573}
574
56038ef6 575static int update_in_progress(RTCState *s)
43f493af 576{
56038ef6 577 int64_t guest_nsec;
3b46e624 578
41a9b8b2 579 if (!rtc_running(s)) {
56038ef6 580 return 0;
dff38e7b 581 }
56038ef6
YZ
582 if (qemu_timer_pending(s->update_timer)) {
583 int64_t next_update_time = qemu_timer_expire_time_ns(s->update_timer);
584 /* Latch UIP until the timer expires. */
585 if (qemu_get_clock_ns(rtc_clock) >= (next_update_time - UIP_HOLD_LENGTH)) {
586 s->cmos_data[RTC_REG_A] |= REG_A_UIP;
587 return 1;
dff38e7b
FB
588 }
589 }
590
56038ef6
YZ
591 guest_nsec = get_guest_rtc_ns(s);
592 /* UIP bit will be set at last 244us of every second. */
593 if ((guest_nsec % NSEC_PER_SEC) >= (NSEC_PER_SEC - UIP_HOLD_LENGTH)) {
594 return 1;
dff38e7b 595 }
56038ef6 596 return 0;
80cabfad
FB
597}
598
0da8c842
AG
599static uint64_t cmos_ioport_read(void *opaque, hwaddr addr,
600 unsigned size)
80cabfad 601{
b41a2cd1 602 RTCState *s = opaque;
80cabfad
FB
603 int ret;
604 if ((addr & 1) == 0) {
605 return 0xff;
606 } else {
607 switch(s->cmos_index) {
e67edb94
PB
608 case RTC_IBM_PS2_CENTURY_BYTE:
609 s->cmos_index = RTC_CENTURY;
610 /* fall through */
611 case RTC_CENTURY:
80cabfad
FB
612 case RTC_SECONDS:
613 case RTC_MINUTES:
614 case RTC_HOURS:
615 case RTC_DAY_OF_WEEK:
616 case RTC_DAY_OF_MONTH:
617 case RTC_MONTH:
618 case RTC_YEAR:
56038ef6
YZ
619 /* if not in set mode, calibrate cmos before
620 * reading*/
41a9b8b2 621 if (rtc_running(s)) {
56038ef6
YZ
622 rtc_update_time(s);
623 }
80cabfad
FB
624 ret = s->cmos_data[s->cmos_index];
625 break;
626 case RTC_REG_A:
56038ef6
YZ
627 if (update_in_progress(s)) {
628 s->cmos_data[s->cmos_index] |= REG_A_UIP;
629 } else {
630 s->cmos_data[s->cmos_index] &= ~REG_A_UIP;
631 }
80cabfad 632 ret = s->cmos_data[s->cmos_index];
80cabfad
FB
633 break;
634 case RTC_REG_C:
635 ret = s->cmos_data[s->cmos_index];
d537cf6c 636 qemu_irq_lower(s->irq);
fbc15e27 637 s->cmos_data[RTC_REG_C] = 0x00;
56038ef6
YZ
638 if (ret & (REG_C_UF | REG_C_AF)) {
639 check_update_timer(s);
640 }
ba32edab
GN
641#ifdef TARGET_I386
642 if(s->irq_coalesced &&
fbc15e27 643 (s->cmos_data[RTC_REG_B] & REG_B_PIE) &&
ba32edab
GN
644 s->irq_reinject_on_ack_count < RTC_REINJECT_ON_ACK_COUNT) {
645 s->irq_reinject_on_ack_count++;
fbc15e27 646 s->cmos_data[RTC_REG_C] |= REG_C_IRQF | REG_C_PF;
ba32edab 647 apic_reset_irq_delivered();
aa6f63ff 648 DPRINTF_C("cmos: injecting on ack\n");
ba32edab 649 qemu_irq_raise(s->irq);
aa6f63ff 650 if (apic_get_irq_delivered()) {
ba32edab 651 s->irq_coalesced--;
aa6f63ff
BS
652 DPRINTF_C("cmos: coalesced irqs decreased to %d\n",
653 s->irq_coalesced);
654 }
ba32edab
GN
655 }
656#endif
80cabfad
FB
657 break;
658 default:
659 ret = s->cmos_data[s->cmos_index];
660 break;
661 }
ec51e364
IY
662 CMOS_DPRINTF("cmos: read index=0x%02x val=0x%02x\n",
663 s->cmos_index, ret);
80cabfad
FB
664 return ret;
665 }
666}
667
1d914fa0 668void rtc_set_memory(ISADevice *dev, int addr, int val)
dff38e7b 669{
1d914fa0 670 RTCState *s = DO_UPCAST(RTCState, dev, dev);
dff38e7b
FB
671 if (addr >= 0 && addr <= 127)
672 s->cmos_data[addr] = val;
673}
674
1d914fa0 675static void rtc_set_date_from_host(ISADevice *dev)
ea55ffb3 676{
1d914fa0 677 RTCState *s = DO_UPCAST(RTCState, dev, dev);
f6503059 678 struct tm tm;
ea55ffb3 679
f6503059 680 qemu_get_timedate(&tm, 0);
56038ef6
YZ
681
682 s->base_rtc = mktimegm(&tm);
683 s->last_update = qemu_get_clock_ns(rtc_clock);
684 s->offset = 0;
685
686 /* set the CMOS date */
e2826cf4 687 rtc_set_cmos(s, &tm);
ea55ffb3
TS
688}
689
6b075b8a 690static int rtc_post_load(void *opaque, int version_id)
80cabfad 691{
dff38e7b
FB
692 RTCState *s = opaque;
693
56038ef6
YZ
694 if (version_id <= 2) {
695 rtc_set_time(s);
696 s->offset = 0;
697 check_update_timer(s);
698 }
699
700#ifdef TARGET_I386
048c74c4 701 if (version_id >= 2) {
433acf0d 702 if (s->lost_tick_policy == LOST_TICK_SLEW) {
048c74c4
JQ
703 rtc_coalesced_timer_update(s);
704 }
048c74c4 705 }
6b075b8a 706#endif
73822ec8
AL
707 return 0;
708}
73822ec8 709
6b075b8a
JQ
710static const VMStateDescription vmstate_rtc = {
711 .name = "mc146818rtc",
56038ef6 712 .version_id = 3,
6b075b8a
JQ
713 .minimum_version_id = 1,
714 .minimum_version_id_old = 1,
715 .post_load = rtc_post_load,
716 .fields = (VMStateField []) {
717 VMSTATE_BUFFER(cmos_data, RTCState),
718 VMSTATE_UINT8(cmos_index, RTCState),
89166459 719 VMSTATE_UNUSED(7*4),
6b075b8a
JQ
720 VMSTATE_TIMER(periodic_timer, RTCState),
721 VMSTATE_INT64(next_periodic_time, RTCState),
56038ef6 722 VMSTATE_UNUSED(3*8),
6b075b8a
JQ
723 VMSTATE_UINT32_V(irq_coalesced, RTCState, 2),
724 VMSTATE_UINT32_V(period, RTCState, 2),
56038ef6
YZ
725 VMSTATE_UINT64_V(base_rtc, RTCState, 3),
726 VMSTATE_UINT64_V(last_update, RTCState, 3),
727 VMSTATE_INT64_V(offset, RTCState, 3),
728 VMSTATE_TIMER_V(update_timer, RTCState, 3),
00cf5774 729 VMSTATE_UINT64_V(next_alarm_time, RTCState, 3),
6b075b8a
JQ
730 VMSTATE_END_OF_LIST()
731 }
732};
733
17604dac
JK
734static void rtc_notify_clock_reset(Notifier *notifier, void *data)
735{
736 RTCState *s = container_of(notifier, RTCState, clock_reset_notifier);
737 int64_t now = *(int64_t *)data;
738
739 rtc_set_date_from_host(&s->dev);
c4c18e24 740 periodic_timer_update(s, now);
56038ef6 741 check_update_timer(s);
17604dac 742#ifdef TARGET_I386
433acf0d 743 if (s->lost_tick_policy == LOST_TICK_SLEW) {
17604dac
JK
744 rtc_coalesced_timer_update(s);
745 }
746#endif
747}
748
da98c8eb
GH
749/* set CMOS shutdown status register (index 0xF) as S3_resume(0xFE)
750 BIOS will read it and start S3 resume at POST Entry */
751static void rtc_notify_suspend(Notifier *notifier, void *data)
752{
753 RTCState *s = container_of(notifier, RTCState, suspend_notifier);
754 rtc_set_memory(&s->dev, 0xF, 0xFE);
755}
756
eeb7c03c
GN
757static void rtc_reset(void *opaque)
758{
759 RTCState *s = opaque;
760
72716184
AL
761 s->cmos_data[RTC_REG_B] &= ~(REG_B_PIE | REG_B_AIE | REG_B_SQWE);
762 s->cmos_data[RTC_REG_C] &= ~(REG_C_UF | REG_C_IRQF | REG_C_PF | REG_C_AF);
56038ef6 763 check_update_timer(s);
eeb7c03c 764
72716184 765 qemu_irq_lower(s->irq);
eeb7c03c
GN
766
767#ifdef TARGET_I386
433acf0d
JK
768 if (s->lost_tick_policy == LOST_TICK_SLEW) {
769 s->irq_coalesced = 0;
770 }
eeb7c03c
GN
771#endif
772}
773
b2c5009b 774static const MemoryRegionOps cmos_ops = {
0da8c842
AG
775 .read = cmos_ioport_read,
776 .write = cmos_ioport_write,
777 .impl = {
778 .min_access_size = 1,
779 .max_access_size = 1,
780 },
781 .endianness = DEVICE_LITTLE_ENDIAN,
b2c5009b
RH
782};
783
57c9fafe 784static void rtc_get_date(Object *obj, Visitor *v, void *opaque,
18297050
AL
785 const char *name, Error **errp)
786{
57c9fafe 787 ISADevice *isa = ISA_DEVICE(obj);
18297050 788 RTCState *s = DO_UPCAST(RTCState, dev, isa);
e2826cf4 789 struct tm current_tm;
18297050 790
56038ef6 791 rtc_update_time(s);
e2826cf4 792 rtc_get_time(s, &current_tm);
18297050 793 visit_start_struct(v, NULL, "struct tm", name, 0, errp);
e2826cf4
PB
794 visit_type_int32(v, &current_tm.tm_year, "tm_year", errp);
795 visit_type_int32(v, &current_tm.tm_mon, "tm_mon", errp);
796 visit_type_int32(v, &current_tm.tm_mday, "tm_mday", errp);
797 visit_type_int32(v, &current_tm.tm_hour, "tm_hour", errp);
798 visit_type_int32(v, &current_tm.tm_min, "tm_min", errp);
799 visit_type_int32(v, &current_tm.tm_sec, "tm_sec", errp);
18297050
AL
800 visit_end_struct(v, errp);
801}
802
32e0c826 803static int rtc_initfn(ISADevice *dev)
dff38e7b 804{
32e0c826
GH
805 RTCState *s = DO_UPCAST(RTCState, dev, dev);
806 int base = 0x70;
80cabfad 807
80cabfad
FB
808 s->cmos_data[RTC_REG_A] = 0x26;
809 s->cmos_data[RTC_REG_B] = 0x02;
810 s->cmos_data[RTC_REG_C] = 0x00;
811 s->cmos_data[RTC_REG_D] = 0x80;
812
b8994faf
PB
813 /* This is for historical reasons. The default base year qdev property
814 * was set to 2000 for most machine types before the century byte was
815 * implemented.
816 *
817 * This if statement means that the century byte will be always 0
818 * (at least until 2079...) for base_year = 1980, but will be set
819 * correctly for base_year = 2000.
820 */
821 if (s->base_year == 2000) {
822 s->base_year = 0;
823 }
824
1d914fa0 825 rtc_set_date_from_host(dev);
ea55ffb3 826
93b66569 827#ifdef TARGET_I386
433acf0d
JK
828 switch (s->lost_tick_policy) {
829 case LOST_TICK_SLEW:
6875204c 830 s->coalesced_timer =
74475455 831 qemu_new_timer_ns(rtc_clock, rtc_coalesced_timer, s);
433acf0d
JK
832 break;
833 case LOST_TICK_DISCARD:
834 break;
835 default:
836 return -EINVAL;
837 }
93b66569 838#endif
433acf0d
JK
839
840 s->periodic_timer = qemu_new_timer_ns(rtc_clock, rtc_periodic_timer, s);
56038ef6
YZ
841 s->update_timer = qemu_new_timer_ns(rtc_clock, rtc_update_timer, s);
842 check_update_timer(s);
dff38e7b 843
17604dac
JK
844 s->clock_reset_notifier.notify = rtc_notify_clock_reset;
845 qemu_register_clock_reset_notifier(rtc_clock, &s->clock_reset_notifier);
846
da98c8eb
GH
847 s->suspend_notifier.notify = rtc_notify_suspend;
848 qemu_register_suspend_notifier(&s->suspend_notifier);
849
b2c5009b
RH
850 memory_region_init_io(&s->io, &cmos_ops, s, "rtc", 2);
851 isa_register_ioport(dev, &s->io, base);
dff38e7b 852
56038ef6 853 qdev_set_legacy_instance_id(&dev->qdev, base, 3);
a08d4367 854 qemu_register_reset(rtc_reset, s);
18297050 855
57c9fafe
AL
856 object_property_add(OBJECT(s), "date", "struct tm",
857 rtc_get_date, NULL, NULL, s, NULL);
18297050 858
32e0c826
GH
859 return 0;
860}
861
48a18b3c 862ISADevice *rtc_init(ISABus *bus, int base_year, qemu_irq intercept_irq)
32e0c826
GH
863{
864 ISADevice *dev;
7d932dfd 865 RTCState *s;
eeb7c03c 866
48a18b3c 867 dev = isa_create(bus, "mc146818rtc");
7d932dfd 868 s = DO_UPCAST(RTCState, dev, dev);
32e0c826 869 qdev_prop_set_int32(&dev->qdev, "base_year", base_year);
e23a1b33 870 qdev_init_nofail(&dev->qdev);
7d932dfd
JK
871 if (intercept_irq) {
872 s->irq = intercept_irq;
873 } else {
874 isa_init_irq(dev, &s->irq, RTC_ISA_IRQ);
875 }
1d914fa0 876 return dev;
80cabfad
FB
877}
878
39bffca2
AL
879static Property mc146818rtc_properties[] = {
880 DEFINE_PROP_INT32("base_year", RTCState, base_year, 1980),
881 DEFINE_PROP_LOSTTICKPOLICY("lost_tick_policy", RTCState,
882 lost_tick_policy, LOST_TICK_DISCARD),
883 DEFINE_PROP_END_OF_LIST(),
884};
885
8f04ee08
AL
886static void rtc_class_initfn(ObjectClass *klass, void *data)
887{
39bffca2 888 DeviceClass *dc = DEVICE_CLASS(klass);
8f04ee08
AL
889 ISADeviceClass *ic = ISA_DEVICE_CLASS(klass);
890 ic->init = rtc_initfn;
39bffca2
AL
891 dc->no_user = 1;
892 dc->vmsd = &vmstate_rtc;
893 dc->props = mc146818rtc_properties;
8f04ee08
AL
894}
895
39bffca2
AL
896static TypeInfo mc146818rtc_info = {
897 .name = "mc146818rtc",
898 .parent = TYPE_ISA_DEVICE,
899 .instance_size = sizeof(RTCState),
900 .class_init = rtc_class_initfn,
32e0c826
GH
901};
902
83f7d43a 903static void mc146818rtc_register_types(void)
100d9891 904{
39bffca2 905 type_register_static(&mc146818rtc_info);
100d9891 906}
83f7d43a
AF
907
908type_init(mc146818rtc_register_types)