]> git.proxmox.com Git - qemu.git/blame - hw/mc146818rtc.c
qdev: print error message before aborting
[qemu.git] / hw / mc146818rtc.c
CommitLineData
80cabfad
FB
1/*
2 * QEMU MC146818 RTC emulation
5fafdf24 3 *
80cabfad 4 * Copyright (c) 2003-2004 Fabrice Bellard
5fafdf24 5 *
80cabfad
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
87ecb68b
PB
24#include "hw.h"
25#include "qemu-timer.h"
26#include "sysemu.h"
27#include "pc.h"
aa28b9bf 28#include "apic.h"
87ecb68b 29#include "isa.h"
1d914fa0 30#include "mc146818rtc.h"
80cabfad
FB
31
32//#define DEBUG_CMOS
aa6f63ff 33//#define DEBUG_COALESCED
80cabfad 34
ec51e364
IY
35#ifdef DEBUG_CMOS
36# define CMOS_DPRINTF(format, ...) printf(format, ## __VA_ARGS__)
37#else
38# define CMOS_DPRINTF(format, ...) do { } while (0)
39#endif
40
aa6f63ff
BS
41#ifdef DEBUG_COALESCED
42# define DPRINTF_C(format, ...) printf(format, ## __VA_ARGS__)
43#else
44# define DPRINTF_C(format, ...) do { } while (0)
45#endif
46
dd17765b 47#define RTC_REINJECT_ON_ACK_COUNT 20
ba32edab 48
80cabfad
FB
49#define RTC_SECONDS 0
50#define RTC_SECONDS_ALARM 1
51#define RTC_MINUTES 2
52#define RTC_MINUTES_ALARM 3
53#define RTC_HOURS 4
54#define RTC_HOURS_ALARM 5
55#define RTC_ALARM_DONT_CARE 0xC0
56
57#define RTC_DAY_OF_WEEK 6
58#define RTC_DAY_OF_MONTH 7
59#define RTC_MONTH 8
60#define RTC_YEAR 9
61
62#define RTC_REG_A 10
63#define RTC_REG_B 11
64#define RTC_REG_C 12
65#define RTC_REG_D 13
66
dff38e7b 67#define REG_A_UIP 0x80
80cabfad 68
100d9891
AJ
69#define REG_B_SET 0x80
70#define REG_B_PIE 0x40
71#define REG_B_AIE 0x20
72#define REG_B_UIE 0x10
73#define REG_B_SQWE 0x08
74#define REG_B_DM 0x04
c29cd656 75#define REG_B_24H 0x02
dff38e7b 76
72716184
AL
77#define REG_C_UF 0x10
78#define REG_C_IRQF 0x80
79#define REG_C_PF 0x40
80#define REG_C_AF 0x20
81
1d914fa0 82typedef struct RTCState {
32e0c826 83 ISADevice dev;
b2c5009b 84 MemoryRegion io;
dff38e7b
FB
85 uint8_t cmos_data[128];
86 uint8_t cmos_index;
43f493af 87 struct tm current_tm;
32e0c826 88 int32_t base_year;
d537cf6c 89 qemu_irq irq;
100d9891 90 qemu_irq sqw_irq;
18c6e2ff 91 int it_shift;
dff38e7b
FB
92 /* periodic timer */
93 QEMUTimer *periodic_timer;
94 int64_t next_periodic_time;
95 /* second update */
96 int64_t next_second_time;
ba32edab 97 uint16_t irq_reinject_on_ack_count;
73822ec8
AL
98 uint32_t irq_coalesced;
99 uint32_t period;
93b66569 100 QEMUTimer *coalesced_timer;
dff38e7b
FB
101 QEMUTimer *second_timer;
102 QEMUTimer *second_timer2;
17604dac 103 Notifier clock_reset_notifier;
433acf0d 104 LostTickPolicy lost_tick_policy;
1d914fa0 105} RTCState;
dff38e7b
FB
106
107static void rtc_set_time(RTCState *s);
dff38e7b
FB
108static void rtc_copy_date(RTCState *s);
109
93b66569
AL
110#ifdef TARGET_I386
111static void rtc_coalesced_timer_update(RTCState *s)
112{
113 if (s->irq_coalesced == 0) {
114 qemu_del_timer(s->coalesced_timer);
115 } else {
116 /* divide each RTC interval to 2 - 8 smaller intervals */
117 int c = MIN(s->irq_coalesced, 7) + 1;
74475455 118 int64_t next_clock = qemu_get_clock_ns(rtc_clock) +
6875204c 119 muldiv64(s->period / c, get_ticks_per_sec(), 32768);
93b66569
AL
120 qemu_mod_timer(s->coalesced_timer, next_clock);
121 }
122}
123
124static void rtc_coalesced_timer(void *opaque)
125{
126 RTCState *s = opaque;
127
128 if (s->irq_coalesced != 0) {
129 apic_reset_irq_delivered();
130 s->cmos_data[RTC_REG_C] |= 0xc0;
aa6f63ff 131 DPRINTF_C("cmos: injecting from timer\n");
7d932dfd 132 qemu_irq_raise(s->irq);
93b66569
AL
133 if (apic_get_irq_delivered()) {
134 s->irq_coalesced--;
aa6f63ff
BS
135 DPRINTF_C("cmos: coalesced irqs decreased to %d\n",
136 s->irq_coalesced);
93b66569
AL
137 }
138 }
139
140 rtc_coalesced_timer_update(s);
141}
142#endif
143
dff38e7b
FB
144static void rtc_timer_update(RTCState *s, int64_t current_time)
145{
146 int period_code, period;
147 int64_t cur_clock, next_irq_clock;
148
149 period_code = s->cmos_data[RTC_REG_A] & 0x0f;
100d9891 150 if (period_code != 0
7d932dfd 151 && ((s->cmos_data[RTC_REG_B] & REG_B_PIE)
100d9891 152 || ((s->cmos_data[RTC_REG_B] & REG_B_SQWE) && s->sqw_irq))) {
dff38e7b
FB
153 if (period_code <= 2)
154 period_code += 7;
155 /* period in 32 Khz cycles */
156 period = 1 << (period_code - 1);
73822ec8 157#ifdef TARGET_I386
aa6f63ff 158 if (period != s->period) {
73822ec8 159 s->irq_coalesced = (s->irq_coalesced * s->period) / period;
aa6f63ff
BS
160 DPRINTF_C("cmos: coalesced irqs scaled to %d\n", s->irq_coalesced);
161 }
73822ec8
AL
162 s->period = period;
163#endif
dff38e7b 164 /* compute 32 khz clock */
6ee093c9 165 cur_clock = muldiv64(current_time, 32768, get_ticks_per_sec());
dff38e7b 166 next_irq_clock = (cur_clock & ~(period - 1)) + period;
6875204c
JK
167 s->next_periodic_time =
168 muldiv64(next_irq_clock, get_ticks_per_sec(), 32768) + 1;
dff38e7b
FB
169 qemu_mod_timer(s->periodic_timer, s->next_periodic_time);
170 } else {
73822ec8
AL
171#ifdef TARGET_I386
172 s->irq_coalesced = 0;
173#endif
dff38e7b
FB
174 qemu_del_timer(s->periodic_timer);
175 }
176}
177
178static void rtc_periodic_timer(void *opaque)
179{
180 RTCState *s = opaque;
181
182 rtc_timer_update(s, s->next_periodic_time);
663447d4 183 s->cmos_data[RTC_REG_C] |= REG_C_PF;
100d9891 184 if (s->cmos_data[RTC_REG_B] & REG_B_PIE) {
663447d4 185 s->cmos_data[RTC_REG_C] |= REG_C_IRQF;
93b66569 186#ifdef TARGET_I386
433acf0d 187 if (s->lost_tick_policy == LOST_TICK_SLEW) {
ba32edab
GN
188 if (s->irq_reinject_on_ack_count >= RTC_REINJECT_ON_ACK_COUNT)
189 s->irq_reinject_on_ack_count = 0;
93b66569 190 apic_reset_irq_delivered();
7d932dfd 191 qemu_irq_raise(s->irq);
93b66569
AL
192 if (!apic_get_irq_delivered()) {
193 s->irq_coalesced++;
194 rtc_coalesced_timer_update(s);
aa6f63ff
BS
195 DPRINTF_C("cmos: coalesced irqs increased to %d\n",
196 s->irq_coalesced);
93b66569
AL
197 }
198 } else
199#endif
7d932dfd 200 qemu_irq_raise(s->irq);
100d9891
AJ
201 }
202 if (s->cmos_data[RTC_REG_B] & REG_B_SQWE) {
203 /* Not square wave at all but we don't want 2048Hz interrupts!
204 Must be seen as a pulse. */
205 qemu_irq_raise(s->sqw_irq);
206 }
dff38e7b 207}
80cabfad 208
b41a2cd1 209static void cmos_ioport_write(void *opaque, uint32_t addr, uint32_t data)
80cabfad 210{
b41a2cd1 211 RTCState *s = opaque;
80cabfad
FB
212
213 if ((addr & 1) == 0) {
214 s->cmos_index = data & 0x7f;
215 } else {
ec51e364
IY
216 CMOS_DPRINTF("cmos: write index=0x%02x val=0x%02x\n",
217 s->cmos_index, data);
dff38e7b 218 switch(s->cmos_index) {
80cabfad
FB
219 case RTC_SECONDS_ALARM:
220 case RTC_MINUTES_ALARM:
221 case RTC_HOURS_ALARM:
80cabfad
FB
222 s->cmos_data[s->cmos_index] = data;
223 break;
224 case RTC_SECONDS:
225 case RTC_MINUTES:
226 case RTC_HOURS:
227 case RTC_DAY_OF_WEEK:
228 case RTC_DAY_OF_MONTH:
229 case RTC_MONTH:
230 case RTC_YEAR:
231 s->cmos_data[s->cmos_index] = data;
dff38e7b
FB
232 /* if in set mode, do not update the time */
233 if (!(s->cmos_data[RTC_REG_B] & REG_B_SET)) {
234 rtc_set_time(s);
235 }
80cabfad
FB
236 break;
237 case RTC_REG_A:
dff38e7b
FB
238 /* UIP bit is read only */
239 s->cmos_data[RTC_REG_A] = (data & ~REG_A_UIP) |
240 (s->cmos_data[RTC_REG_A] & REG_A_UIP);
74475455 241 rtc_timer_update(s, qemu_get_clock_ns(rtc_clock));
dff38e7b 242 break;
80cabfad 243 case RTC_REG_B:
dff38e7b
FB
244 if (data & REG_B_SET) {
245 /* set mode: reset UIP mode */
246 s->cmos_data[RTC_REG_A] &= ~REG_A_UIP;
247 data &= ~REG_B_UIE;
248 } else {
249 /* if disabling set mode, update the time */
250 if (s->cmos_data[RTC_REG_B] & REG_B_SET) {
251 rtc_set_time(s);
252 }
253 }
51e08f3e
AJ
254 if (((s->cmos_data[RTC_REG_B] ^ data) & (REG_B_DM | REG_B_24H)) &&
255 !(data & REG_B_SET)) {
256 /* If the time format has changed and not in set mode,
257 update the registers immediately. */
258 s->cmos_data[RTC_REG_B] = data;
259 rtc_copy_date(s);
260 } else {
261 s->cmos_data[RTC_REG_B] = data;
262 }
74475455 263 rtc_timer_update(s, qemu_get_clock_ns(rtc_clock));
80cabfad
FB
264 break;
265 case RTC_REG_C:
266 case RTC_REG_D:
267 /* cannot write to them */
268 break;
269 default:
270 s->cmos_data[s->cmos_index] = data;
271 break;
272 }
273 }
274}
275
abd0c6bd 276static inline int rtc_to_bcd(RTCState *s, int a)
80cabfad 277{
6f1bf24d 278 if (s->cmos_data[RTC_REG_B] & REG_B_DM) {
dff38e7b
FB
279 return a;
280 } else {
281 return ((a / 10) << 4) | (a % 10);
282 }
80cabfad
FB
283}
284
abd0c6bd 285static inline int rtc_from_bcd(RTCState *s, int a)
80cabfad 286{
6f1bf24d 287 if (s->cmos_data[RTC_REG_B] & REG_B_DM) {
dff38e7b
FB
288 return a;
289 } else {
290 return ((a >> 4) * 10) + (a & 0x0f);
291 }
292}
293
294static void rtc_set_time(RTCState *s)
295{
43f493af 296 struct tm *tm = &s->current_tm;
dff38e7b 297
abd0c6bd
PB
298 tm->tm_sec = rtc_from_bcd(s, s->cmos_data[RTC_SECONDS]);
299 tm->tm_min = rtc_from_bcd(s, s->cmos_data[RTC_MINUTES]);
300 tm->tm_hour = rtc_from_bcd(s, s->cmos_data[RTC_HOURS] & 0x7f);
3b89eb43
PB
301 if (!(s->cmos_data[RTC_REG_B] & REG_B_24H)) {
302 tm->tm_hour %= 12;
303 if (s->cmos_data[RTC_HOURS] & 0x80) {
304 tm->tm_hour += 12;
305 }
43f493af 306 }
abd0c6bd
PB
307 tm->tm_wday = rtc_from_bcd(s, s->cmos_data[RTC_DAY_OF_WEEK]) - 1;
308 tm->tm_mday = rtc_from_bcd(s, s->cmos_data[RTC_DAY_OF_MONTH]);
309 tm->tm_mon = rtc_from_bcd(s, s->cmos_data[RTC_MONTH]) - 1;
310 tm->tm_year = rtc_from_bcd(s, s->cmos_data[RTC_YEAR]) + s->base_year - 1900;
80cd3478
LC
311
312 rtc_change_mon_event(tm);
43f493af
FB
313}
314
315static void rtc_copy_date(RTCState *s)
316{
317 const struct tm *tm = &s->current_tm;
42fc73a1 318 int year;
dff38e7b 319
abd0c6bd
PB
320 s->cmos_data[RTC_SECONDS] = rtc_to_bcd(s, tm->tm_sec);
321 s->cmos_data[RTC_MINUTES] = rtc_to_bcd(s, tm->tm_min);
c29cd656 322 if (s->cmos_data[RTC_REG_B] & REG_B_24H) {
43f493af 323 /* 24 hour format */
abd0c6bd 324 s->cmos_data[RTC_HOURS] = rtc_to_bcd(s, tm->tm_hour);
43f493af
FB
325 } else {
326 /* 12 hour format */
3b89eb43
PB
327 int h = (tm->tm_hour % 12) ? tm->tm_hour % 12 : 12;
328 s->cmos_data[RTC_HOURS] = rtc_to_bcd(s, h);
43f493af
FB
329 if (tm->tm_hour >= 12)
330 s->cmos_data[RTC_HOURS] |= 0x80;
331 }
abd0c6bd
PB
332 s->cmos_data[RTC_DAY_OF_WEEK] = rtc_to_bcd(s, tm->tm_wday + 1);
333 s->cmos_data[RTC_DAY_OF_MONTH] = rtc_to_bcd(s, tm->tm_mday);
334 s->cmos_data[RTC_MONTH] = rtc_to_bcd(s, tm->tm_mon + 1);
42fc73a1
AJ
335 year = (tm->tm_year - s->base_year) % 100;
336 if (year < 0)
337 year += 100;
abd0c6bd 338 s->cmos_data[RTC_YEAR] = rtc_to_bcd(s, year);
43f493af
FB
339}
340
341/* month is between 0 and 11. */
342static int get_days_in_month(int month, int year)
343{
5fafdf24
TS
344 static const int days_tab[12] = {
345 31, 28, 31, 30, 31, 30, 31, 31, 30, 31, 30, 31
43f493af
FB
346 };
347 int d;
348 if ((unsigned )month >= 12)
349 return 31;
350 d = days_tab[month];
351 if (month == 1) {
352 if ((year % 4) == 0 && ((year % 100) != 0 || (year % 400) == 0))
353 d++;
354 }
355 return d;
356}
357
358/* update 'tm' to the next second */
359static void rtc_next_second(struct tm *tm)
360{
361 int days_in_month;
362
363 tm->tm_sec++;
364 if ((unsigned)tm->tm_sec >= 60) {
365 tm->tm_sec = 0;
366 tm->tm_min++;
367 if ((unsigned)tm->tm_min >= 60) {
368 tm->tm_min = 0;
369 tm->tm_hour++;
370 if ((unsigned)tm->tm_hour >= 24) {
371 tm->tm_hour = 0;
372 /* next day */
373 tm->tm_wday++;
374 if ((unsigned)tm->tm_wday >= 7)
375 tm->tm_wday = 0;
5fafdf24 376 days_in_month = get_days_in_month(tm->tm_mon,
43f493af
FB
377 tm->tm_year + 1900);
378 tm->tm_mday++;
379 if (tm->tm_mday < 1) {
380 tm->tm_mday = 1;
381 } else if (tm->tm_mday > days_in_month) {
382 tm->tm_mday = 1;
383 tm->tm_mon++;
384 if (tm->tm_mon >= 12) {
385 tm->tm_mon = 0;
386 tm->tm_year++;
387 }
388 }
389 }
390 }
391 }
dff38e7b
FB
392}
393
43f493af 394
dff38e7b
FB
395static void rtc_update_second(void *opaque)
396{
397 RTCState *s = opaque;
4721c457 398 int64_t delay;
dff38e7b
FB
399
400 /* if the oscillator is not in normal operation, we do not update */
401 if ((s->cmos_data[RTC_REG_A] & 0x70) != 0x20) {
6ee093c9 402 s->next_second_time += get_ticks_per_sec();
dff38e7b
FB
403 qemu_mod_timer(s->second_timer, s->next_second_time);
404 } else {
43f493af 405 rtc_next_second(&s->current_tm);
3b46e624 406
dff38e7b
FB
407 if (!(s->cmos_data[RTC_REG_B] & REG_B_SET)) {
408 /* update in progress bit */
409 s->cmos_data[RTC_REG_A] |= REG_A_UIP;
410 }
4721c457
FB
411 /* should be 244 us = 8 / 32768 seconds, but currently the
412 timers do not have the necessary resolution. */
6ee093c9 413 delay = (get_ticks_per_sec() * 1) / 100;
4721c457
FB
414 if (delay < 1)
415 delay = 1;
5fafdf24 416 qemu_mod_timer(s->second_timer2,
4721c457 417 s->next_second_time + delay);
dff38e7b
FB
418 }
419}
420
421static void rtc_update_second2(void *opaque)
422{
423 RTCState *s = opaque;
dff38e7b
FB
424
425 if (!(s->cmos_data[RTC_REG_B] & REG_B_SET)) {
426 rtc_copy_date(s);
427 }
428
429 /* check alarm */
eea86673
PB
430 if (((s->cmos_data[RTC_SECONDS_ALARM] & 0xc0) == 0xc0 ||
431 rtc_from_bcd(s, s->cmos_data[RTC_SECONDS_ALARM]) == s->current_tm.tm_sec) &&
432 ((s->cmos_data[RTC_MINUTES_ALARM] & 0xc0) == 0xc0 ||
433 rtc_from_bcd(s, s->cmos_data[RTC_MINUTES_ALARM]) == s->current_tm.tm_min) &&
434 ((s->cmos_data[RTC_HOURS_ALARM] & 0xc0) == 0xc0 ||
435 rtc_from_bcd(s, s->cmos_data[RTC_HOURS_ALARM]) == s->current_tm.tm_hour)) {
436
437 s->cmos_data[RTC_REG_C] |= REG_C_AF;
438 if (s->cmos_data[RTC_REG_B] & REG_B_AIE) {
7d932dfd 439 qemu_irq_raise(s->irq);
eea86673 440 s->cmos_data[RTC_REG_C] |= REG_C_IRQF;
dff38e7b
FB
441 }
442 }
443
444 /* update ended interrupt */
98815437 445 s->cmos_data[RTC_REG_C] |= REG_C_UF;
dff38e7b 446 if (s->cmos_data[RTC_REG_B] & REG_B_UIE) {
7d932dfd
JK
447 s->cmos_data[RTC_REG_C] |= REG_C_IRQF;
448 qemu_irq_raise(s->irq);
dff38e7b
FB
449 }
450
451 /* clear update in progress bit */
452 s->cmos_data[RTC_REG_A] &= ~REG_A_UIP;
453
6ee093c9 454 s->next_second_time += get_ticks_per_sec();
dff38e7b 455 qemu_mod_timer(s->second_timer, s->next_second_time);
80cabfad
FB
456}
457
b41a2cd1 458static uint32_t cmos_ioport_read(void *opaque, uint32_t addr)
80cabfad 459{
b41a2cd1 460 RTCState *s = opaque;
80cabfad
FB
461 int ret;
462 if ((addr & 1) == 0) {
463 return 0xff;
464 } else {
465 switch(s->cmos_index) {
466 case RTC_SECONDS:
467 case RTC_MINUTES:
468 case RTC_HOURS:
469 case RTC_DAY_OF_WEEK:
470 case RTC_DAY_OF_MONTH:
471 case RTC_MONTH:
472 case RTC_YEAR:
80cabfad
FB
473 ret = s->cmos_data[s->cmos_index];
474 break;
475 case RTC_REG_A:
476 ret = s->cmos_data[s->cmos_index];
80cabfad
FB
477 break;
478 case RTC_REG_C:
479 ret = s->cmos_data[s->cmos_index];
d537cf6c 480 qemu_irq_lower(s->irq);
fbc15e27 481 s->cmos_data[RTC_REG_C] = 0x00;
ba32edab
GN
482#ifdef TARGET_I386
483 if(s->irq_coalesced &&
fbc15e27 484 (s->cmos_data[RTC_REG_B] & REG_B_PIE) &&
ba32edab
GN
485 s->irq_reinject_on_ack_count < RTC_REINJECT_ON_ACK_COUNT) {
486 s->irq_reinject_on_ack_count++;
fbc15e27 487 s->cmos_data[RTC_REG_C] |= REG_C_IRQF | REG_C_PF;
ba32edab 488 apic_reset_irq_delivered();
aa6f63ff 489 DPRINTF_C("cmos: injecting on ack\n");
ba32edab 490 qemu_irq_raise(s->irq);
aa6f63ff 491 if (apic_get_irq_delivered()) {
ba32edab 492 s->irq_coalesced--;
aa6f63ff
BS
493 DPRINTF_C("cmos: coalesced irqs decreased to %d\n",
494 s->irq_coalesced);
495 }
ba32edab
GN
496 }
497#endif
80cabfad
FB
498 break;
499 default:
500 ret = s->cmos_data[s->cmos_index];
501 break;
502 }
ec51e364
IY
503 CMOS_DPRINTF("cmos: read index=0x%02x val=0x%02x\n",
504 s->cmos_index, ret);
80cabfad
FB
505 return ret;
506 }
507}
508
1d914fa0 509void rtc_set_memory(ISADevice *dev, int addr, int val)
dff38e7b 510{
1d914fa0 511 RTCState *s = DO_UPCAST(RTCState, dev, dev);
dff38e7b
FB
512 if (addr >= 0 && addr <= 127)
513 s->cmos_data[addr] = val;
514}
515
1d914fa0 516void rtc_set_date(ISADevice *dev, const struct tm *tm)
dff38e7b 517{
1d914fa0 518 RTCState *s = DO_UPCAST(RTCState, dev, dev);
43f493af 519 s->current_tm = *tm;
dff38e7b
FB
520 rtc_copy_date(s);
521}
522
ea55ffb3
TS
523/* PC cmos mappings */
524#define REG_IBM_CENTURY_BYTE 0x32
525#define REG_IBM_PS2_CENTURY_BYTE 0x37
526
1d914fa0 527static void rtc_set_date_from_host(ISADevice *dev)
ea55ffb3 528{
1d914fa0 529 RTCState *s = DO_UPCAST(RTCState, dev, dev);
f6503059 530 struct tm tm;
ea55ffb3
TS
531 int val;
532
533 /* set the CMOS date */
f6503059 534 qemu_get_timedate(&tm, 0);
1d914fa0 535 rtc_set_date(dev, &tm);
ea55ffb3 536
abd0c6bd 537 val = rtc_to_bcd(s, (tm.tm_year / 100) + 19);
1d914fa0
IY
538 rtc_set_memory(dev, REG_IBM_CENTURY_BYTE, val);
539 rtc_set_memory(dev, REG_IBM_PS2_CENTURY_BYTE, val);
ea55ffb3
TS
540}
541
6b075b8a 542static int rtc_post_load(void *opaque, int version_id)
80cabfad 543{
6b075b8a 544#ifdef TARGET_I386
dff38e7b
FB
545 RTCState *s = opaque;
546
048c74c4 547 if (version_id >= 2) {
433acf0d 548 if (s->lost_tick_policy == LOST_TICK_SLEW) {
048c74c4
JQ
549 rtc_coalesced_timer_update(s);
550 }
048c74c4 551 }
6b075b8a 552#endif
73822ec8
AL
553 return 0;
554}
73822ec8 555
6b075b8a
JQ
556static const VMStateDescription vmstate_rtc = {
557 .name = "mc146818rtc",
558 .version_id = 2,
559 .minimum_version_id = 1,
560 .minimum_version_id_old = 1,
561 .post_load = rtc_post_load,
562 .fields = (VMStateField []) {
563 VMSTATE_BUFFER(cmos_data, RTCState),
564 VMSTATE_UINT8(cmos_index, RTCState),
565 VMSTATE_INT32(current_tm.tm_sec, RTCState),
566 VMSTATE_INT32(current_tm.tm_min, RTCState),
567 VMSTATE_INT32(current_tm.tm_hour, RTCState),
568 VMSTATE_INT32(current_tm.tm_wday, RTCState),
569 VMSTATE_INT32(current_tm.tm_mday, RTCState),
570 VMSTATE_INT32(current_tm.tm_mon, RTCState),
571 VMSTATE_INT32(current_tm.tm_year, RTCState),
572 VMSTATE_TIMER(periodic_timer, RTCState),
573 VMSTATE_INT64(next_periodic_time, RTCState),
574 VMSTATE_INT64(next_second_time, RTCState),
575 VMSTATE_TIMER(second_timer, RTCState),
576 VMSTATE_TIMER(second_timer2, RTCState),
577 VMSTATE_UINT32_V(irq_coalesced, RTCState, 2),
578 VMSTATE_UINT32_V(period, RTCState, 2),
579 VMSTATE_END_OF_LIST()
580 }
581};
582
17604dac
JK
583static void rtc_notify_clock_reset(Notifier *notifier, void *data)
584{
585 RTCState *s = container_of(notifier, RTCState, clock_reset_notifier);
586 int64_t now = *(int64_t *)data;
587
588 rtc_set_date_from_host(&s->dev);
589 s->next_second_time = now + (get_ticks_per_sec() * 99) / 100;
590 qemu_mod_timer(s->second_timer2, s->next_second_time);
591 rtc_timer_update(s, now);
592#ifdef TARGET_I386
433acf0d 593 if (s->lost_tick_policy == LOST_TICK_SLEW) {
17604dac
JK
594 rtc_coalesced_timer_update(s);
595 }
596#endif
597}
598
eeb7c03c
GN
599static void rtc_reset(void *opaque)
600{
601 RTCState *s = opaque;
602
72716184
AL
603 s->cmos_data[RTC_REG_B] &= ~(REG_B_PIE | REG_B_AIE | REG_B_SQWE);
604 s->cmos_data[RTC_REG_C] &= ~(REG_C_UF | REG_C_IRQF | REG_C_PF | REG_C_AF);
eeb7c03c 605
72716184 606 qemu_irq_lower(s->irq);
eeb7c03c
GN
607
608#ifdef TARGET_I386
433acf0d
JK
609 if (s->lost_tick_policy == LOST_TICK_SLEW) {
610 s->irq_coalesced = 0;
611 }
eeb7c03c
GN
612#endif
613}
614
b2c5009b
RH
615static const MemoryRegionPortio cmos_portio[] = {
616 {0, 2, 1, .read = cmos_ioport_read, .write = cmos_ioport_write },
617 PORTIO_END_OF_LIST(),
618};
619
620static const MemoryRegionOps cmos_ops = {
621 .old_portio = cmos_portio
622};
623
18297050
AL
624// FIXME add int32 visitor
625static void visit_type_int32(Visitor *v, int *value, const char *name, Error **errp)
626{
627 int64_t val = *value;
628 visit_type_int(v, &val, name, errp);
629}
630
57c9fafe 631static void rtc_get_date(Object *obj, Visitor *v, void *opaque,
18297050
AL
632 const char *name, Error **errp)
633{
57c9fafe 634 ISADevice *isa = ISA_DEVICE(obj);
18297050
AL
635 RTCState *s = DO_UPCAST(RTCState, dev, isa);
636
637 visit_start_struct(v, NULL, "struct tm", name, 0, errp);
638 visit_type_int32(v, &s->current_tm.tm_year, "tm_year", errp);
639 visit_type_int32(v, &s->current_tm.tm_mon, "tm_mon", errp);
640 visit_type_int32(v, &s->current_tm.tm_mday, "tm_mday", errp);
641 visit_type_int32(v, &s->current_tm.tm_hour, "tm_hour", errp);
642 visit_type_int32(v, &s->current_tm.tm_min, "tm_min", errp);
643 visit_type_int32(v, &s->current_tm.tm_sec, "tm_sec", errp);
644 visit_end_struct(v, errp);
645}
646
32e0c826 647static int rtc_initfn(ISADevice *dev)
dff38e7b 648{
32e0c826
GH
649 RTCState *s = DO_UPCAST(RTCState, dev, dev);
650 int base = 0x70;
80cabfad 651
80cabfad
FB
652 s->cmos_data[RTC_REG_A] = 0x26;
653 s->cmos_data[RTC_REG_B] = 0x02;
654 s->cmos_data[RTC_REG_C] = 0x00;
655 s->cmos_data[RTC_REG_D] = 0x80;
656
1d914fa0 657 rtc_set_date_from_host(dev);
ea55ffb3 658
93b66569 659#ifdef TARGET_I386
433acf0d
JK
660 switch (s->lost_tick_policy) {
661 case LOST_TICK_SLEW:
6875204c 662 s->coalesced_timer =
74475455 663 qemu_new_timer_ns(rtc_clock, rtc_coalesced_timer, s);
433acf0d
JK
664 break;
665 case LOST_TICK_DISCARD:
666 break;
667 default:
668 return -EINVAL;
669 }
93b66569 670#endif
433acf0d
JK
671
672 s->periodic_timer = qemu_new_timer_ns(rtc_clock, rtc_periodic_timer, s);
74475455
PB
673 s->second_timer = qemu_new_timer_ns(rtc_clock, rtc_update_second, s);
674 s->second_timer2 = qemu_new_timer_ns(rtc_clock, rtc_update_second2, s);
dff38e7b 675
17604dac
JK
676 s->clock_reset_notifier.notify = rtc_notify_clock_reset;
677 qemu_register_clock_reset_notifier(rtc_clock, &s->clock_reset_notifier);
678
6875204c 679 s->next_second_time =
74475455 680 qemu_get_clock_ns(rtc_clock) + (get_ticks_per_sec() * 99) / 100;
dff38e7b
FB
681 qemu_mod_timer(s->second_timer2, s->next_second_time);
682
b2c5009b
RH
683 memory_region_init_io(&s->io, &cmos_ops, s, "rtc", 2);
684 isa_register_ioport(dev, &s->io, base);
dff38e7b 685
dc683910 686 qdev_set_legacy_instance_id(&dev->qdev, base, 2);
a08d4367 687 qemu_register_reset(rtc_reset, s);
18297050 688
57c9fafe
AL
689 object_property_add(OBJECT(s), "date", "struct tm",
690 rtc_get_date, NULL, NULL, s, NULL);
18297050 691
32e0c826
GH
692 return 0;
693}
694
48a18b3c 695ISADevice *rtc_init(ISABus *bus, int base_year, qemu_irq intercept_irq)
32e0c826
GH
696{
697 ISADevice *dev;
7d932dfd 698 RTCState *s;
eeb7c03c 699
48a18b3c 700 dev = isa_create(bus, "mc146818rtc");
7d932dfd 701 s = DO_UPCAST(RTCState, dev, dev);
32e0c826 702 qdev_prop_set_int32(&dev->qdev, "base_year", base_year);
e23a1b33 703 qdev_init_nofail(&dev->qdev);
7d932dfd
JK
704 if (intercept_irq) {
705 s->irq = intercept_irq;
706 } else {
707 isa_init_irq(dev, &s->irq, RTC_ISA_IRQ);
708 }
1d914fa0 709 return dev;
80cabfad
FB
710}
711
39bffca2
AL
712static Property mc146818rtc_properties[] = {
713 DEFINE_PROP_INT32("base_year", RTCState, base_year, 1980),
714 DEFINE_PROP_LOSTTICKPOLICY("lost_tick_policy", RTCState,
715 lost_tick_policy, LOST_TICK_DISCARD),
716 DEFINE_PROP_END_OF_LIST(),
717};
718
8f04ee08
AL
719static void rtc_class_initfn(ObjectClass *klass, void *data)
720{
39bffca2 721 DeviceClass *dc = DEVICE_CLASS(klass);
8f04ee08
AL
722 ISADeviceClass *ic = ISA_DEVICE_CLASS(klass);
723 ic->init = rtc_initfn;
39bffca2
AL
724 dc->no_user = 1;
725 dc->vmsd = &vmstate_rtc;
726 dc->props = mc146818rtc_properties;
8f04ee08
AL
727}
728
39bffca2
AL
729static TypeInfo mc146818rtc_info = {
730 .name = "mc146818rtc",
731 .parent = TYPE_ISA_DEVICE,
732 .instance_size = sizeof(RTCState),
733 .class_init = rtc_class_initfn,
32e0c826
GH
734};
735
736static void mc146818rtc_register(void)
100d9891 737{
39bffca2 738 type_register_static(&mc146818rtc_info);
100d9891 739}
32e0c826 740device_init(mc146818rtc_register)