]> git.proxmox.com Git - qemu.git/blame - hw/mc146818rtc.c
hw: move watchdogs to hw/watchdog, configure via default-configs/
[qemu.git] / hw / mc146818rtc.c
CommitLineData
80cabfad
FB
1/*
2 * QEMU MC146818 RTC emulation
5fafdf24 3 *
80cabfad 4 * Copyright (c) 2003-2004 Fabrice Bellard
5fafdf24 5 *
80cabfad
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
83c9f4ca 24#include "hw/hw.h"
1de7afc9 25#include "qemu/timer.h"
9c17d615 26#include "sysemu/sysemu.h"
0d09e41a 27#include "hw/timer/mc146818rtc.h"
7b1b5d19 28#include "qapi/visitor.h"
80cabfad 29
d362e757 30#ifdef TARGET_I386
0d09e41a 31#include "hw/i386/apic.h"
d362e757
JK
32#endif
33
80cabfad 34//#define DEBUG_CMOS
aa6f63ff 35//#define DEBUG_COALESCED
80cabfad 36
ec51e364
IY
37#ifdef DEBUG_CMOS
38# define CMOS_DPRINTF(format, ...) printf(format, ## __VA_ARGS__)
39#else
40# define CMOS_DPRINTF(format, ...) do { } while (0)
41#endif
42
aa6f63ff
BS
43#ifdef DEBUG_COALESCED
44# define DPRINTF_C(format, ...) printf(format, ## __VA_ARGS__)
45#else
46# define DPRINTF_C(format, ...) do { } while (0)
47#endif
48
56038ef6 49#define NSEC_PER_SEC 1000000000LL
00cf5774
PB
50#define SEC_PER_MIN 60
51#define MIN_PER_HOUR 60
52#define SEC_PER_HOUR 3600
53#define HOUR_PER_DAY 24
54#define SEC_PER_DAY 86400
56038ef6 55
dd17765b 56#define RTC_REINJECT_ON_ACK_COUNT 20
e46deaba 57#define RTC_CLOCK_RATE 32768
56038ef6 58#define UIP_HOLD_LENGTH (8 * NSEC_PER_SEC / 32768)
ba32edab 59
1d914fa0 60typedef struct RTCState {
32e0c826 61 ISADevice dev;
b2c5009b 62 MemoryRegion io;
dff38e7b
FB
63 uint8_t cmos_data[128];
64 uint8_t cmos_index;
32e0c826 65 int32_t base_year;
56038ef6
YZ
66 uint64_t base_rtc;
67 uint64_t last_update;
68 int64_t offset;
d537cf6c 69 qemu_irq irq;
100d9891 70 qemu_irq sqw_irq;
18c6e2ff 71 int it_shift;
dff38e7b
FB
72 /* periodic timer */
73 QEMUTimer *periodic_timer;
74 int64_t next_periodic_time;
56038ef6
YZ
75 /* update-ended timer */
76 QEMUTimer *update_timer;
00cf5774 77 uint64_t next_alarm_time;
ba32edab 78 uint16_t irq_reinject_on_ack_count;
73822ec8
AL
79 uint32_t irq_coalesced;
80 uint32_t period;
93b66569 81 QEMUTimer *coalesced_timer;
17604dac 82 Notifier clock_reset_notifier;
433acf0d 83 LostTickPolicy lost_tick_policy;
da98c8eb 84 Notifier suspend_notifier;
1d914fa0 85} RTCState;
dff38e7b
FB
86
87static void rtc_set_time(RTCState *s);
56038ef6 88static void rtc_update_time(RTCState *s);
e2826cf4 89static void rtc_set_cmos(RTCState *s, const struct tm *tm);
56038ef6 90static inline int rtc_from_bcd(RTCState *s, int a);
00cf5774 91static uint64_t get_next_alarm(RTCState *s);
56038ef6 92
41a9b8b2
YZ
93static inline bool rtc_running(RTCState *s)
94{
95 return (!(s->cmos_data[RTC_REG_B] & REG_B_SET) &&
96 (s->cmos_data[RTC_REG_A] & 0x70) <= 0x20);
97}
98
56038ef6
YZ
99static uint64_t get_guest_rtc_ns(RTCState *s)
100{
101 uint64_t guest_rtc;
102 uint64_t guest_clock = qemu_get_clock_ns(rtc_clock);
103
104 guest_rtc = s->base_rtc * NSEC_PER_SEC
105 + guest_clock - s->last_update + s->offset;
106 return guest_rtc;
107}
dff38e7b 108
93b66569
AL
109#ifdef TARGET_I386
110static void rtc_coalesced_timer_update(RTCState *s)
111{
112 if (s->irq_coalesced == 0) {
113 qemu_del_timer(s->coalesced_timer);
114 } else {
115 /* divide each RTC interval to 2 - 8 smaller intervals */
116 int c = MIN(s->irq_coalesced, 7) + 1;
74475455 117 int64_t next_clock = qemu_get_clock_ns(rtc_clock) +
e46deaba 118 muldiv64(s->period / c, get_ticks_per_sec(), RTC_CLOCK_RATE);
93b66569
AL
119 qemu_mod_timer(s->coalesced_timer, next_clock);
120 }
121}
122
123static void rtc_coalesced_timer(void *opaque)
124{
125 RTCState *s = opaque;
126
127 if (s->irq_coalesced != 0) {
128 apic_reset_irq_delivered();
129 s->cmos_data[RTC_REG_C] |= 0xc0;
aa6f63ff 130 DPRINTF_C("cmos: injecting from timer\n");
7d932dfd 131 qemu_irq_raise(s->irq);
93b66569
AL
132 if (apic_get_irq_delivered()) {
133 s->irq_coalesced--;
aa6f63ff
BS
134 DPRINTF_C("cmos: coalesced irqs decreased to %d\n",
135 s->irq_coalesced);
93b66569
AL
136 }
137 }
138
139 rtc_coalesced_timer_update(s);
140}
141#endif
142
56038ef6 143/* handle periodic timer */
c4c18e24 144static void periodic_timer_update(RTCState *s, int64_t current_time)
dff38e7b
FB
145{
146 int period_code, period;
147 int64_t cur_clock, next_irq_clock;
148
149 period_code = s->cmos_data[RTC_REG_A] & 0x0f;
100d9891 150 if (period_code != 0
7d932dfd 151 && ((s->cmos_data[RTC_REG_B] & REG_B_PIE)
100d9891 152 || ((s->cmos_data[RTC_REG_B] & REG_B_SQWE) && s->sqw_irq))) {
dff38e7b
FB
153 if (period_code <= 2)
154 period_code += 7;
155 /* period in 32 Khz cycles */
156 period = 1 << (period_code - 1);
73822ec8 157#ifdef TARGET_I386
aa6f63ff 158 if (period != s->period) {
73822ec8 159 s->irq_coalesced = (s->irq_coalesced * s->period) / period;
aa6f63ff
BS
160 DPRINTF_C("cmos: coalesced irqs scaled to %d\n", s->irq_coalesced);
161 }
73822ec8
AL
162 s->period = period;
163#endif
dff38e7b 164 /* compute 32 khz clock */
e46deaba 165 cur_clock = muldiv64(current_time, RTC_CLOCK_RATE, get_ticks_per_sec());
dff38e7b 166 next_irq_clock = (cur_clock & ~(period - 1)) + period;
6875204c 167 s->next_periodic_time =
e46deaba 168 muldiv64(next_irq_clock, get_ticks_per_sec(), RTC_CLOCK_RATE) + 1;
dff38e7b
FB
169 qemu_mod_timer(s->periodic_timer, s->next_periodic_time);
170 } else {
73822ec8
AL
171#ifdef TARGET_I386
172 s->irq_coalesced = 0;
173#endif
dff38e7b
FB
174 qemu_del_timer(s->periodic_timer);
175 }
176}
177
178static void rtc_periodic_timer(void *opaque)
179{
180 RTCState *s = opaque;
181
c4c18e24 182 periodic_timer_update(s, s->next_periodic_time);
663447d4 183 s->cmos_data[RTC_REG_C] |= REG_C_PF;
100d9891 184 if (s->cmos_data[RTC_REG_B] & REG_B_PIE) {
663447d4 185 s->cmos_data[RTC_REG_C] |= REG_C_IRQF;
93b66569 186#ifdef TARGET_I386
433acf0d 187 if (s->lost_tick_policy == LOST_TICK_SLEW) {
ba32edab
GN
188 if (s->irq_reinject_on_ack_count >= RTC_REINJECT_ON_ACK_COUNT)
189 s->irq_reinject_on_ack_count = 0;
93b66569 190 apic_reset_irq_delivered();
7d932dfd 191 qemu_irq_raise(s->irq);
93b66569
AL
192 if (!apic_get_irq_delivered()) {
193 s->irq_coalesced++;
194 rtc_coalesced_timer_update(s);
aa6f63ff
BS
195 DPRINTF_C("cmos: coalesced irqs increased to %d\n",
196 s->irq_coalesced);
93b66569
AL
197 }
198 } else
199#endif
7d932dfd 200 qemu_irq_raise(s->irq);
100d9891
AJ
201 }
202 if (s->cmos_data[RTC_REG_B] & REG_B_SQWE) {
203 /* Not square wave at all but we don't want 2048Hz interrupts!
204 Must be seen as a pulse. */
205 qemu_irq_raise(s->sqw_irq);
206 }
dff38e7b 207}
80cabfad 208
56038ef6
YZ
209/* handle update-ended timer */
210static void check_update_timer(RTCState *s)
211{
212 uint64_t next_update_time;
213 uint64_t guest_nsec;
00cf5774 214 int next_alarm_sec;
56038ef6 215
41a9b8b2
YZ
216 /* From the data sheet: "Holding the dividers in reset prevents
217 * interrupts from operating, while setting the SET bit allows"
218 * them to occur. However, it will prevent an alarm interrupt
219 * from occurring, because the time of day is not updated.
56038ef6 220 */
41a9b8b2
YZ
221 if ((s->cmos_data[RTC_REG_A] & 0x60) == 0x60) {
222 qemu_del_timer(s->update_timer);
223 return;
224 }
56038ef6
YZ
225 if ((s->cmos_data[RTC_REG_C] & REG_C_UF) &&
226 (s->cmos_data[RTC_REG_B] & REG_B_SET)) {
227 qemu_del_timer(s->update_timer);
228 return;
229 }
230 if ((s->cmos_data[RTC_REG_C] & REG_C_UF) &&
231 (s->cmos_data[RTC_REG_C] & REG_C_AF)) {
232 qemu_del_timer(s->update_timer);
233 return;
234 }
235
236 guest_nsec = get_guest_rtc_ns(s) % NSEC_PER_SEC;
00cf5774 237 /* if UF is clear, reprogram to next second */
56038ef6
YZ
238 next_update_time = qemu_get_clock_ns(rtc_clock)
239 + NSEC_PER_SEC - guest_nsec;
00cf5774
PB
240
241 /* Compute time of next alarm. One second is already accounted
242 * for in next_update_time.
243 */
244 next_alarm_sec = get_next_alarm(s);
245 s->next_alarm_time = next_update_time + (next_alarm_sec - 1) * NSEC_PER_SEC;
246
247 if (s->cmos_data[RTC_REG_C] & REG_C_UF) {
248 /* UF is set, but AF is clear. Program the timer to target
249 * the alarm time. */
250 next_update_time = s->next_alarm_time;
251 }
56038ef6
YZ
252 if (next_update_time != qemu_timer_expire_time_ns(s->update_timer)) {
253 qemu_mod_timer(s->update_timer, next_update_time);
254 }
255}
256
257static inline uint8_t convert_hour(RTCState *s, uint8_t hour)
258{
259 if (!(s->cmos_data[RTC_REG_B] & REG_B_24H)) {
260 hour %= 12;
261 if (s->cmos_data[RTC_HOURS] & 0x80) {
262 hour += 12;
263 }
264 }
265 return hour;
266}
267
00cf5774 268static uint64_t get_next_alarm(RTCState *s)
56038ef6 269{
00cf5774
PB
270 int32_t alarm_sec, alarm_min, alarm_hour, cur_hour, cur_min, cur_sec;
271 int32_t hour, min, sec;
272
273 rtc_update_time(s);
56038ef6
YZ
274
275 alarm_sec = rtc_from_bcd(s, s->cmos_data[RTC_SECONDS_ALARM]);
276 alarm_min = rtc_from_bcd(s, s->cmos_data[RTC_MINUTES_ALARM]);
277 alarm_hour = rtc_from_bcd(s, s->cmos_data[RTC_HOURS_ALARM]);
00cf5774 278 alarm_hour = alarm_hour == -1 ? -1 : convert_hour(s, alarm_hour);
56038ef6
YZ
279
280 cur_sec = rtc_from_bcd(s, s->cmos_data[RTC_SECONDS]);
281 cur_min = rtc_from_bcd(s, s->cmos_data[RTC_MINUTES]);
282 cur_hour = rtc_from_bcd(s, s->cmos_data[RTC_HOURS]);
283 cur_hour = convert_hour(s, cur_hour);
284
00cf5774
PB
285 if (alarm_hour == -1) {
286 alarm_hour = cur_hour;
287 if (alarm_min == -1) {
288 alarm_min = cur_min;
289 if (alarm_sec == -1) {
290 alarm_sec = cur_sec + 1;
291 } else if (cur_sec > alarm_sec) {
292 alarm_min++;
293 }
294 } else if (cur_min == alarm_min) {
295 if (alarm_sec == -1) {
296 alarm_sec = cur_sec + 1;
297 } else {
298 if (cur_sec > alarm_sec) {
299 alarm_hour++;
300 }
301 }
302 if (alarm_sec == SEC_PER_MIN) {
303 /* wrap to next hour, minutes is not in don't care mode */
304 alarm_sec = 0;
305 alarm_hour++;
306 }
307 } else if (cur_min > alarm_min) {
308 alarm_hour++;
309 }
310 } else if (cur_hour == alarm_hour) {
311 if (alarm_min == -1) {
312 alarm_min = cur_min;
313 if (alarm_sec == -1) {
314 alarm_sec = cur_sec + 1;
315 } else if (cur_sec > alarm_sec) {
316 alarm_min++;
317 }
318
319 if (alarm_sec == SEC_PER_MIN) {
320 alarm_sec = 0;
321 alarm_min++;
322 }
323 /* wrap to next day, hour is not in don't care mode */
324 alarm_min %= MIN_PER_HOUR;
325 } else if (cur_min == alarm_min) {
326 if (alarm_sec == -1) {
327 alarm_sec = cur_sec + 1;
328 }
329 /* wrap to next day, hours+minutes not in don't care mode */
330 alarm_sec %= SEC_PER_MIN;
331 }
56038ef6 332 }
56038ef6 333
00cf5774
PB
334 /* values that are still don't care fire at the next min/sec */
335 if (alarm_min == -1) {
336 alarm_min = 0;
337 }
338 if (alarm_sec == -1) {
339 alarm_sec = 0;
340 }
341
342 /* keep values in range */
343 if (alarm_sec == SEC_PER_MIN) {
344 alarm_sec = 0;
345 alarm_min++;
346 }
347 if (alarm_min == MIN_PER_HOUR) {
348 alarm_min = 0;
349 alarm_hour++;
350 }
351 alarm_hour %= HOUR_PER_DAY;
352
353 hour = alarm_hour - cur_hour;
354 min = hour * MIN_PER_HOUR + alarm_min - cur_min;
355 sec = min * SEC_PER_MIN + alarm_sec - cur_sec;
356 return sec <= 0 ? sec + SEC_PER_DAY : sec;
56038ef6
YZ
357}
358
359static void rtc_update_timer(void *opaque)
360{
361 RTCState *s = opaque;
362 int32_t irqs = REG_C_UF;
363 int32_t new_irqs;
364
41a9b8b2
YZ
365 assert((s->cmos_data[RTC_REG_A] & 0x60) != 0x60);
366
56038ef6
YZ
367 /* UIP might have been latched, update time and clear it. */
368 rtc_update_time(s);
369 s->cmos_data[RTC_REG_A] &= ~REG_A_UIP;
370
00cf5774 371 if (qemu_get_clock_ns(rtc_clock) >= s->next_alarm_time) {
56038ef6
YZ
372 irqs |= REG_C_AF;
373 if (s->cmos_data[RTC_REG_B] & REG_B_AIE) {
374 qemu_system_wakeup_request(QEMU_WAKEUP_REASON_RTC);
375 }
376 }
00cf5774 377
56038ef6
YZ
378 new_irqs = irqs & ~s->cmos_data[RTC_REG_C];
379 s->cmos_data[RTC_REG_C] |= irqs;
380 if ((new_irqs & s->cmos_data[RTC_REG_B]) != 0) {
381 s->cmos_data[RTC_REG_C] |= REG_C_IRQF;
382 qemu_irq_raise(s->irq);
383 }
384 check_update_timer(s);
385}
386
0da8c842
AG
387static void cmos_ioport_write(void *opaque, hwaddr addr,
388 uint64_t data, unsigned size)
80cabfad 389{
b41a2cd1 390 RTCState *s = opaque;
80cabfad
FB
391
392 if ((addr & 1) == 0) {
393 s->cmos_index = data & 0x7f;
394 } else {
ec51e364
IY
395 CMOS_DPRINTF("cmos: write index=0x%02x val=0x%02x\n",
396 s->cmos_index, data);
dff38e7b 397 switch(s->cmos_index) {
80cabfad
FB
398 case RTC_SECONDS_ALARM:
399 case RTC_MINUTES_ALARM:
400 case RTC_HOURS_ALARM:
80cabfad 401 s->cmos_data[s->cmos_index] = data;
56038ef6 402 check_update_timer(s);
80cabfad 403 break;
e67edb94
PB
404 case RTC_IBM_PS2_CENTURY_BYTE:
405 s->cmos_index = RTC_CENTURY;
406 /* fall through */
407 case RTC_CENTURY:
80cabfad
FB
408 case RTC_SECONDS:
409 case RTC_MINUTES:
410 case RTC_HOURS:
411 case RTC_DAY_OF_WEEK:
412 case RTC_DAY_OF_MONTH:
413 case RTC_MONTH:
414 case RTC_YEAR:
415 s->cmos_data[s->cmos_index] = data;
dff38e7b 416 /* if in set mode, do not update the time */
41a9b8b2 417 if (rtc_running(s)) {
dff38e7b 418 rtc_set_time(s);
56038ef6 419 check_update_timer(s);
dff38e7b 420 }
80cabfad
FB
421 break;
422 case RTC_REG_A:
41a9b8b2
YZ
423 if ((data & 0x60) == 0x60) {
424 if (rtc_running(s)) {
425 rtc_update_time(s);
426 }
427 /* What happens to UIP when divider reset is enabled is
428 * unclear from the datasheet. Shouldn't matter much
429 * though.
430 */
431 s->cmos_data[RTC_REG_A] &= ~REG_A_UIP;
432 } else if (((s->cmos_data[RTC_REG_A] & 0x60) == 0x60) &&
433 (data & 0x70) <= 0x20) {
434 /* when the divider reset is removed, the first update cycle
435 * begins one-half second later*/
436 if (!(s->cmos_data[RTC_REG_B] & REG_B_SET)) {
437 s->offset = 500000000;
438 rtc_set_time(s);
439 }
440 s->cmos_data[RTC_REG_A] &= ~REG_A_UIP;
441 }
dff38e7b
FB
442 /* UIP bit is read only */
443 s->cmos_data[RTC_REG_A] = (data & ~REG_A_UIP) |
444 (s->cmos_data[RTC_REG_A] & REG_A_UIP);
c4c18e24 445 periodic_timer_update(s, qemu_get_clock_ns(rtc_clock));
56038ef6 446 check_update_timer(s);
dff38e7b 447 break;
80cabfad 448 case RTC_REG_B:
dff38e7b 449 if (data & REG_B_SET) {
56038ef6 450 /* update cmos to when the rtc was stopping */
41a9b8b2 451 if (rtc_running(s)) {
56038ef6
YZ
452 rtc_update_time(s);
453 }
dff38e7b
FB
454 /* set mode: reset UIP mode */
455 s->cmos_data[RTC_REG_A] &= ~REG_A_UIP;
456 data &= ~REG_B_UIE;
457 } else {
458 /* if disabling set mode, update the time */
41a9b8b2
YZ
459 if ((s->cmos_data[RTC_REG_B] & REG_B_SET) &&
460 (s->cmos_data[RTC_REG_A] & 0x70) <= 0x20) {
56038ef6 461 s->offset = get_guest_rtc_ns(s) % NSEC_PER_SEC;
dff38e7b
FB
462 rtc_set_time(s);
463 }
464 }
9324cc50
YZ
465 /* if an interrupt flag is already set when the interrupt
466 * becomes enabled, raise an interrupt immediately. */
467 if (data & s->cmos_data[RTC_REG_C] & REG_C_MASK) {
468 s->cmos_data[RTC_REG_C] |= REG_C_IRQF;
469 qemu_irq_raise(s->irq);
470 } else {
471 s->cmos_data[RTC_REG_C] &= ~REG_C_IRQF;
472 qemu_irq_lower(s->irq);
473 }
bedc572e 474 s->cmos_data[RTC_REG_B] = data;
c4c18e24 475 periodic_timer_update(s, qemu_get_clock_ns(rtc_clock));
56038ef6 476 check_update_timer(s);
80cabfad
FB
477 break;
478 case RTC_REG_C:
479 case RTC_REG_D:
480 /* cannot write to them */
481 break;
482 default:
483 s->cmos_data[s->cmos_index] = data;
484 break;
485 }
486 }
487}
488
abd0c6bd 489static inline int rtc_to_bcd(RTCState *s, int a)
80cabfad 490{
6f1bf24d 491 if (s->cmos_data[RTC_REG_B] & REG_B_DM) {
dff38e7b
FB
492 return a;
493 } else {
494 return ((a / 10) << 4) | (a % 10);
495 }
80cabfad
FB
496}
497
abd0c6bd 498static inline int rtc_from_bcd(RTCState *s, int a)
80cabfad 499{
00cf5774
PB
500 if ((a & 0xc0) == 0xc0) {
501 return -1;
502 }
6f1bf24d 503 if (s->cmos_data[RTC_REG_B] & REG_B_DM) {
dff38e7b
FB
504 return a;
505 } else {
506 return ((a >> 4) * 10) + (a & 0x0f);
507 }
508}
509
e2826cf4 510static void rtc_get_time(RTCState *s, struct tm *tm)
dff38e7b 511{
abd0c6bd
PB
512 tm->tm_sec = rtc_from_bcd(s, s->cmos_data[RTC_SECONDS]);
513 tm->tm_min = rtc_from_bcd(s, s->cmos_data[RTC_MINUTES]);
514 tm->tm_hour = rtc_from_bcd(s, s->cmos_data[RTC_HOURS] & 0x7f);
3b89eb43
PB
515 if (!(s->cmos_data[RTC_REG_B] & REG_B_24H)) {
516 tm->tm_hour %= 12;
517 if (s->cmos_data[RTC_HOURS] & 0x80) {
518 tm->tm_hour += 12;
519 }
43f493af 520 }
abd0c6bd
PB
521 tm->tm_wday = rtc_from_bcd(s, s->cmos_data[RTC_DAY_OF_WEEK]) - 1;
522 tm->tm_mday = rtc_from_bcd(s, s->cmos_data[RTC_DAY_OF_MONTH]);
523 tm->tm_mon = rtc_from_bcd(s, s->cmos_data[RTC_MONTH]) - 1;
b8994faf
PB
524 tm->tm_year =
525 rtc_from_bcd(s, s->cmos_data[RTC_YEAR]) + s->base_year +
526 rtc_from_bcd(s, s->cmos_data[RTC_CENTURY]) * 100 - 1900;
e2826cf4
PB
527}
528
529static void rtc_set_time(RTCState *s)
530{
531 struct tm tm;
80cd3478 532
e2826cf4 533 rtc_get_time(s, &tm);
e2826cf4 534 s->base_rtc = mktimegm(&tm);
56038ef6
YZ
535 s->last_update = qemu_get_clock_ns(rtc_clock);
536
e2826cf4 537 rtc_change_mon_event(&tm);
43f493af
FB
538}
539
e2826cf4 540static void rtc_set_cmos(RTCState *s, const struct tm *tm)
43f493af 541{
42fc73a1 542 int year;
dff38e7b 543
abd0c6bd
PB
544 s->cmos_data[RTC_SECONDS] = rtc_to_bcd(s, tm->tm_sec);
545 s->cmos_data[RTC_MINUTES] = rtc_to_bcd(s, tm->tm_min);
c29cd656 546 if (s->cmos_data[RTC_REG_B] & REG_B_24H) {
43f493af 547 /* 24 hour format */
abd0c6bd 548 s->cmos_data[RTC_HOURS] = rtc_to_bcd(s, tm->tm_hour);
43f493af
FB
549 } else {
550 /* 12 hour format */
3b89eb43
PB
551 int h = (tm->tm_hour % 12) ? tm->tm_hour % 12 : 12;
552 s->cmos_data[RTC_HOURS] = rtc_to_bcd(s, h);
43f493af
FB
553 if (tm->tm_hour >= 12)
554 s->cmos_data[RTC_HOURS] |= 0x80;
555 }
abd0c6bd
PB
556 s->cmos_data[RTC_DAY_OF_WEEK] = rtc_to_bcd(s, tm->tm_wday + 1);
557 s->cmos_data[RTC_DAY_OF_MONTH] = rtc_to_bcd(s, tm->tm_mday);
558 s->cmos_data[RTC_MONTH] = rtc_to_bcd(s, tm->tm_mon + 1);
b8994faf
PB
559 year = tm->tm_year + 1900 - s->base_year;
560 s->cmos_data[RTC_YEAR] = rtc_to_bcd(s, year % 100);
561 s->cmos_data[RTC_CENTURY] = rtc_to_bcd(s, year / 100);
43f493af
FB
562}
563
56038ef6 564static void rtc_update_time(RTCState *s)
43f493af 565{
56038ef6
YZ
566 struct tm ret;
567 time_t guest_sec;
568 int64_t guest_nsec;
569
570 guest_nsec = get_guest_rtc_ns(s);
571 guest_sec = guest_nsec / NSEC_PER_SEC;
572 gmtime_r(&guest_sec, &ret);
02c6ccc6
AH
573
574 /* Is SET flag of Register B disabled? */
575 if ((s->cmos_data[RTC_REG_B] & REG_B_SET) == 0) {
576 rtc_set_cmos(s, &ret);
577 }
43f493af
FB
578}
579
56038ef6 580static int update_in_progress(RTCState *s)
43f493af 581{
56038ef6 582 int64_t guest_nsec;
3b46e624 583
41a9b8b2 584 if (!rtc_running(s)) {
56038ef6 585 return 0;
dff38e7b 586 }
56038ef6
YZ
587 if (qemu_timer_pending(s->update_timer)) {
588 int64_t next_update_time = qemu_timer_expire_time_ns(s->update_timer);
589 /* Latch UIP until the timer expires. */
590 if (qemu_get_clock_ns(rtc_clock) >= (next_update_time - UIP_HOLD_LENGTH)) {
591 s->cmos_data[RTC_REG_A] |= REG_A_UIP;
592 return 1;
dff38e7b
FB
593 }
594 }
595
56038ef6
YZ
596 guest_nsec = get_guest_rtc_ns(s);
597 /* UIP bit will be set at last 244us of every second. */
598 if ((guest_nsec % NSEC_PER_SEC) >= (NSEC_PER_SEC - UIP_HOLD_LENGTH)) {
599 return 1;
dff38e7b 600 }
56038ef6 601 return 0;
80cabfad
FB
602}
603
0da8c842
AG
604static uint64_t cmos_ioport_read(void *opaque, hwaddr addr,
605 unsigned size)
80cabfad 606{
b41a2cd1 607 RTCState *s = opaque;
80cabfad
FB
608 int ret;
609 if ((addr & 1) == 0) {
610 return 0xff;
611 } else {
612 switch(s->cmos_index) {
e67edb94
PB
613 case RTC_IBM_PS2_CENTURY_BYTE:
614 s->cmos_index = RTC_CENTURY;
615 /* fall through */
616 case RTC_CENTURY:
80cabfad
FB
617 case RTC_SECONDS:
618 case RTC_MINUTES:
619 case RTC_HOURS:
620 case RTC_DAY_OF_WEEK:
621 case RTC_DAY_OF_MONTH:
622 case RTC_MONTH:
623 case RTC_YEAR:
56038ef6
YZ
624 /* if not in set mode, calibrate cmos before
625 * reading*/
41a9b8b2 626 if (rtc_running(s)) {
56038ef6
YZ
627 rtc_update_time(s);
628 }
80cabfad
FB
629 ret = s->cmos_data[s->cmos_index];
630 break;
631 case RTC_REG_A:
56038ef6
YZ
632 if (update_in_progress(s)) {
633 s->cmos_data[s->cmos_index] |= REG_A_UIP;
634 } else {
635 s->cmos_data[s->cmos_index] &= ~REG_A_UIP;
636 }
80cabfad 637 ret = s->cmos_data[s->cmos_index];
80cabfad
FB
638 break;
639 case RTC_REG_C:
640 ret = s->cmos_data[s->cmos_index];
d537cf6c 641 qemu_irq_lower(s->irq);
fbc15e27 642 s->cmos_data[RTC_REG_C] = 0x00;
56038ef6
YZ
643 if (ret & (REG_C_UF | REG_C_AF)) {
644 check_update_timer(s);
645 }
ba32edab
GN
646#ifdef TARGET_I386
647 if(s->irq_coalesced &&
fbc15e27 648 (s->cmos_data[RTC_REG_B] & REG_B_PIE) &&
ba32edab
GN
649 s->irq_reinject_on_ack_count < RTC_REINJECT_ON_ACK_COUNT) {
650 s->irq_reinject_on_ack_count++;
fbc15e27 651 s->cmos_data[RTC_REG_C] |= REG_C_IRQF | REG_C_PF;
ba32edab 652 apic_reset_irq_delivered();
aa6f63ff 653 DPRINTF_C("cmos: injecting on ack\n");
ba32edab 654 qemu_irq_raise(s->irq);
aa6f63ff 655 if (apic_get_irq_delivered()) {
ba32edab 656 s->irq_coalesced--;
aa6f63ff
BS
657 DPRINTF_C("cmos: coalesced irqs decreased to %d\n",
658 s->irq_coalesced);
659 }
ba32edab
GN
660 }
661#endif
80cabfad
FB
662 break;
663 default:
664 ret = s->cmos_data[s->cmos_index];
665 break;
666 }
ec51e364
IY
667 CMOS_DPRINTF("cmos: read index=0x%02x val=0x%02x\n",
668 s->cmos_index, ret);
80cabfad
FB
669 return ret;
670 }
671}
672
1d914fa0 673void rtc_set_memory(ISADevice *dev, int addr, int val)
dff38e7b 674{
1d914fa0 675 RTCState *s = DO_UPCAST(RTCState, dev, dev);
dff38e7b
FB
676 if (addr >= 0 && addr <= 127)
677 s->cmos_data[addr] = val;
678}
679
1d914fa0 680static void rtc_set_date_from_host(ISADevice *dev)
ea55ffb3 681{
1d914fa0 682 RTCState *s = DO_UPCAST(RTCState, dev, dev);
f6503059 683 struct tm tm;
ea55ffb3 684
f6503059 685 qemu_get_timedate(&tm, 0);
56038ef6
YZ
686
687 s->base_rtc = mktimegm(&tm);
688 s->last_update = qemu_get_clock_ns(rtc_clock);
689 s->offset = 0;
690
691 /* set the CMOS date */
e2826cf4 692 rtc_set_cmos(s, &tm);
ea55ffb3
TS
693}
694
6b075b8a 695static int rtc_post_load(void *opaque, int version_id)
80cabfad 696{
dff38e7b
FB
697 RTCState *s = opaque;
698
56038ef6
YZ
699 if (version_id <= 2) {
700 rtc_set_time(s);
701 s->offset = 0;
702 check_update_timer(s);
703 }
704
705#ifdef TARGET_I386
048c74c4 706 if (version_id >= 2) {
433acf0d 707 if (s->lost_tick_policy == LOST_TICK_SLEW) {
048c74c4
JQ
708 rtc_coalesced_timer_update(s);
709 }
048c74c4 710 }
6b075b8a 711#endif
73822ec8
AL
712 return 0;
713}
73822ec8 714
6b075b8a
JQ
715static const VMStateDescription vmstate_rtc = {
716 .name = "mc146818rtc",
56038ef6 717 .version_id = 3,
6b075b8a
JQ
718 .minimum_version_id = 1,
719 .minimum_version_id_old = 1,
720 .post_load = rtc_post_load,
721 .fields = (VMStateField []) {
722 VMSTATE_BUFFER(cmos_data, RTCState),
723 VMSTATE_UINT8(cmos_index, RTCState),
89166459 724 VMSTATE_UNUSED(7*4),
6b075b8a
JQ
725 VMSTATE_TIMER(periodic_timer, RTCState),
726 VMSTATE_INT64(next_periodic_time, RTCState),
56038ef6 727 VMSTATE_UNUSED(3*8),
6b075b8a
JQ
728 VMSTATE_UINT32_V(irq_coalesced, RTCState, 2),
729 VMSTATE_UINT32_V(period, RTCState, 2),
56038ef6
YZ
730 VMSTATE_UINT64_V(base_rtc, RTCState, 3),
731 VMSTATE_UINT64_V(last_update, RTCState, 3),
732 VMSTATE_INT64_V(offset, RTCState, 3),
733 VMSTATE_TIMER_V(update_timer, RTCState, 3),
00cf5774 734 VMSTATE_UINT64_V(next_alarm_time, RTCState, 3),
6b075b8a
JQ
735 VMSTATE_END_OF_LIST()
736 }
737};
738
17604dac
JK
739static void rtc_notify_clock_reset(Notifier *notifier, void *data)
740{
741 RTCState *s = container_of(notifier, RTCState, clock_reset_notifier);
742 int64_t now = *(int64_t *)data;
743
744 rtc_set_date_from_host(&s->dev);
c4c18e24 745 periodic_timer_update(s, now);
56038ef6 746 check_update_timer(s);
17604dac 747#ifdef TARGET_I386
433acf0d 748 if (s->lost_tick_policy == LOST_TICK_SLEW) {
17604dac
JK
749 rtc_coalesced_timer_update(s);
750 }
751#endif
752}
753
da98c8eb
GH
754/* set CMOS shutdown status register (index 0xF) as S3_resume(0xFE)
755 BIOS will read it and start S3 resume at POST Entry */
756static void rtc_notify_suspend(Notifier *notifier, void *data)
757{
758 RTCState *s = container_of(notifier, RTCState, suspend_notifier);
759 rtc_set_memory(&s->dev, 0xF, 0xFE);
760}
761
eeb7c03c
GN
762static void rtc_reset(void *opaque)
763{
764 RTCState *s = opaque;
765
72716184
AL
766 s->cmos_data[RTC_REG_B] &= ~(REG_B_PIE | REG_B_AIE | REG_B_SQWE);
767 s->cmos_data[RTC_REG_C] &= ~(REG_C_UF | REG_C_IRQF | REG_C_PF | REG_C_AF);
56038ef6 768 check_update_timer(s);
eeb7c03c 769
72716184 770 qemu_irq_lower(s->irq);
eeb7c03c
GN
771
772#ifdef TARGET_I386
433acf0d
JK
773 if (s->lost_tick_policy == LOST_TICK_SLEW) {
774 s->irq_coalesced = 0;
775 }
eeb7c03c
GN
776#endif
777}
778
b2c5009b 779static const MemoryRegionOps cmos_ops = {
0da8c842
AG
780 .read = cmos_ioport_read,
781 .write = cmos_ioport_write,
782 .impl = {
783 .min_access_size = 1,
784 .max_access_size = 1,
785 },
786 .endianness = DEVICE_LITTLE_ENDIAN,
b2c5009b
RH
787};
788
57c9fafe 789static void rtc_get_date(Object *obj, Visitor *v, void *opaque,
18297050
AL
790 const char *name, Error **errp)
791{
57c9fafe 792 ISADevice *isa = ISA_DEVICE(obj);
18297050 793 RTCState *s = DO_UPCAST(RTCState, dev, isa);
e2826cf4 794 struct tm current_tm;
18297050 795
56038ef6 796 rtc_update_time(s);
e2826cf4 797 rtc_get_time(s, &current_tm);
18297050 798 visit_start_struct(v, NULL, "struct tm", name, 0, errp);
e2826cf4
PB
799 visit_type_int32(v, &current_tm.tm_year, "tm_year", errp);
800 visit_type_int32(v, &current_tm.tm_mon, "tm_mon", errp);
801 visit_type_int32(v, &current_tm.tm_mday, "tm_mday", errp);
802 visit_type_int32(v, &current_tm.tm_hour, "tm_hour", errp);
803 visit_type_int32(v, &current_tm.tm_min, "tm_min", errp);
804 visit_type_int32(v, &current_tm.tm_sec, "tm_sec", errp);
18297050
AL
805 visit_end_struct(v, errp);
806}
807
32e0c826 808static int rtc_initfn(ISADevice *dev)
dff38e7b 809{
32e0c826
GH
810 RTCState *s = DO_UPCAST(RTCState, dev, dev);
811 int base = 0x70;
80cabfad 812
80cabfad
FB
813 s->cmos_data[RTC_REG_A] = 0x26;
814 s->cmos_data[RTC_REG_B] = 0x02;
815 s->cmos_data[RTC_REG_C] = 0x00;
816 s->cmos_data[RTC_REG_D] = 0x80;
817
b8994faf
PB
818 /* This is for historical reasons. The default base year qdev property
819 * was set to 2000 for most machine types before the century byte was
820 * implemented.
821 *
822 * This if statement means that the century byte will be always 0
823 * (at least until 2079...) for base_year = 1980, but will be set
824 * correctly for base_year = 2000.
825 */
826 if (s->base_year == 2000) {
827 s->base_year = 0;
828 }
829
1d914fa0 830 rtc_set_date_from_host(dev);
ea55ffb3 831
93b66569 832#ifdef TARGET_I386
433acf0d
JK
833 switch (s->lost_tick_policy) {
834 case LOST_TICK_SLEW:
6875204c 835 s->coalesced_timer =
74475455 836 qemu_new_timer_ns(rtc_clock, rtc_coalesced_timer, s);
433acf0d
JK
837 break;
838 case LOST_TICK_DISCARD:
839 break;
840 default:
841 return -EINVAL;
842 }
93b66569 843#endif
433acf0d
JK
844
845 s->periodic_timer = qemu_new_timer_ns(rtc_clock, rtc_periodic_timer, s);
56038ef6
YZ
846 s->update_timer = qemu_new_timer_ns(rtc_clock, rtc_update_timer, s);
847 check_update_timer(s);
dff38e7b 848
17604dac
JK
849 s->clock_reset_notifier.notify = rtc_notify_clock_reset;
850 qemu_register_clock_reset_notifier(rtc_clock, &s->clock_reset_notifier);
851
da98c8eb
GH
852 s->suspend_notifier.notify = rtc_notify_suspend;
853 qemu_register_suspend_notifier(&s->suspend_notifier);
854
b2c5009b
RH
855 memory_region_init_io(&s->io, &cmos_ops, s, "rtc", 2);
856 isa_register_ioport(dev, &s->io, base);
dff38e7b 857
56038ef6 858 qdev_set_legacy_instance_id(&dev->qdev, base, 3);
a08d4367 859 qemu_register_reset(rtc_reset, s);
18297050 860
57c9fafe
AL
861 object_property_add(OBJECT(s), "date", "struct tm",
862 rtc_get_date, NULL, NULL, s, NULL);
18297050 863
32e0c826
GH
864 return 0;
865}
866
48a18b3c 867ISADevice *rtc_init(ISABus *bus, int base_year, qemu_irq intercept_irq)
32e0c826
GH
868{
869 ISADevice *dev;
7d932dfd 870 RTCState *s;
eeb7c03c 871
48a18b3c 872 dev = isa_create(bus, "mc146818rtc");
7d932dfd 873 s = DO_UPCAST(RTCState, dev, dev);
32e0c826 874 qdev_prop_set_int32(&dev->qdev, "base_year", base_year);
e23a1b33 875 qdev_init_nofail(&dev->qdev);
7d932dfd
JK
876 if (intercept_irq) {
877 s->irq = intercept_irq;
878 } else {
879 isa_init_irq(dev, &s->irq, RTC_ISA_IRQ);
880 }
1d914fa0 881 return dev;
80cabfad
FB
882}
883
39bffca2
AL
884static Property mc146818rtc_properties[] = {
885 DEFINE_PROP_INT32("base_year", RTCState, base_year, 1980),
886 DEFINE_PROP_LOSTTICKPOLICY("lost_tick_policy", RTCState,
887 lost_tick_policy, LOST_TICK_DISCARD),
888 DEFINE_PROP_END_OF_LIST(),
889};
890
8f04ee08
AL
891static void rtc_class_initfn(ObjectClass *klass, void *data)
892{
39bffca2 893 DeviceClass *dc = DEVICE_CLASS(klass);
8f04ee08
AL
894 ISADeviceClass *ic = ISA_DEVICE_CLASS(klass);
895 ic->init = rtc_initfn;
39bffca2
AL
896 dc->no_user = 1;
897 dc->vmsd = &vmstate_rtc;
898 dc->props = mc146818rtc_properties;
8f04ee08
AL
899}
900
8c43a6f0 901static const TypeInfo mc146818rtc_info = {
39bffca2
AL
902 .name = "mc146818rtc",
903 .parent = TYPE_ISA_DEVICE,
904 .instance_size = sizeof(RTCState),
905 .class_init = rtc_class_initfn,
32e0c826
GH
906};
907
83f7d43a 908static void mc146818rtc_register_types(void)
100d9891 909{
39bffca2 910 type_register_static(&mc146818rtc_info);
100d9891 911}
83f7d43a
AF
912
913type_init(mc146818rtc_register_types)