]> git.proxmox.com Git - qemu.git/blame - hw/microblaze/petalogix_ml605_mmu.c
Merge git://github.com/hw-claudio/qemu-aarch64-queue into tcg-next
[qemu.git] / hw / microblaze / petalogix_ml605_mmu.c
CommitLineData
00914b7d
MS
1/*
2 * Model of Petalogix linux reference design targeting Xilinx Spartan ml605
3 * board.
4 *
5 * Copyright (c) 2011 Michal Simek <monstr@monstr.eu>
6 * Copyright (c) 2011 PetaLogix
7 * Copyright (c) 2009 Edgar E. Iglesias.
8 *
9 * Permission is hereby granted, free of charge, to any person obtaining a copy
10 * of this software and associated documentation files (the "Software"), to deal
11 * in the Software without restriction, including without limitation the rights
12 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
13 * copies of the Software, and to permit persons to whom the Software is
14 * furnished to do so, subject to the following conditions:
15 *
16 * The above copyright notice and this permission notice shall be included in
17 * all copies or substantial portions of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
23 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
24 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
25 * THE SOFTWARE.
26 */
27
83c9f4ca
PB
28#include "hw/sysbus.h"
29#include "hw/hw.h"
1422e32d 30#include "net/net.h"
0d09e41a 31#include "hw/block/flash.h"
9c17d615 32#include "sysemu/sysemu.h"
bd2be150 33#include "hw/devices.h"
83c9f4ca
PB
34#include "hw/boards.h"
35#include "hw/xilinx.h"
9c17d615 36#include "sysemu/blockdev.h"
0d09e41a 37#include "hw/char/serial.h"
022c62cb 38#include "exec/address-spaces.h"
83c9f4ca 39#include "hw/ssi.h"
00914b7d 40
47b43a1f
PB
41#include "boot.h"
42#include "pic_cpu.h"
669b4983 43
83c9f4ca 44#include "hw/stream.h"
00914b7d
MS
45
46#define LMB_BRAM_SIZE (128 * 1024)
47#define FLASH_SIZE (32 * 1024 * 1024)
48
d94e7434 49#define BINARY_DEVICE_TREE_FILE "petalogix-ml605.dtb"
00914b7d 50
acd3b6be
PC
51#define NUM_SPI_FLASHES 4
52
d94e7434
PC
53#define MEMORY_BASEADDR 0x50000000
54#define FLASH_BASEADDR 0x86000000
55#define INTC_BASEADDR 0x81800000
56#define TIMER_BASEADDR 0x83c00000
57#define UART16550_BASEADDR 0x83e00000
58#define AXIENET_BASEADDR 0x82780000
59#define AXIDMA_BASEADDR 0x84600000
00914b7d 60
bf494367 61static void machine_cpu_reset(MicroBlazeCPU *cpu)
d94e7434 62{
bf494367
AF
63 CPUMBState *env = &cpu->env;
64
00914b7d
MS
65 env->pvr.regs[10] = 0x0e000000; /* virtex 6 */
66 /* setup pvr to match kernel setting */
67 env->pvr.regs[5] |= PVR5_DCACHE_WRITEBACK_MASK;
68 env->pvr.regs[0] |= PVR0_USE_FPU_MASK | PVR0_ENDI;
69 env->pvr.regs[0] = (env->pvr.regs[0] & ~PVR0_VERSION_MASK) | (0x14 << 8);
70 env->pvr.regs[2] ^= PVR2_USE_FPU2_MASK;
71 env->pvr.regs[4] = 0xc56b8000;
72 env->pvr.regs[5] = 0xc56be000;
73}
74
00914b7d 75static void
5f072e1f 76petalogix_ml605_init(QEMUMachineInitArgs *args)
00914b7d 77{
5f072e1f
EH
78 ram_addr_t ram_size = args->ram_size;
79 const char *cpu_model = args->cpu_model;
39186d8a 80 MemoryRegion *address_space_mem = get_system_memory();
669b4983 81 DeviceState *dev, *dma, *eth0;
42bb9c91 82 Object *ds, *cs;
a9480e5d 83 MicroBlazeCPU *cpu;
acd3b6be 84 SysBusDevice *busdev;
ee118507 85 CPUMBState *env;
00914b7d
MS
86 DriveInfo *dinfo;
87 int i;
a8170e5e 88 hwaddr ddr_base = MEMORY_BASEADDR;
d7973c77
AK
89 MemoryRegion *phys_lmb_bram = g_new(MemoryRegion, 1);
90 MemoryRegion *phys_ram = g_new(MemoryRegion, 1);
00914b7d 91 qemu_irq irq[32], *cpu_irq;
00914b7d
MS
92
93 /* init CPUs */
94 if (cpu_model == NULL) {
95 cpu_model = "microblaze";
96 }
a9480e5d
AF
97 cpu = cpu_mb_init(cpu_model);
98 env = &cpu->env;
00914b7d 99
00914b7d 100 /* Attach emulated BRAM through the LMB. */
2c9b15ca 101 memory_region_init_ram(phys_lmb_bram, NULL, "petalogix_ml605.lmb_bram",
d7973c77 102 LMB_BRAM_SIZE);
c5705a77 103 vmstate_register_ram_global(phys_lmb_bram);
d7973c77 104 memory_region_add_subregion(address_space_mem, 0x00000000, phys_lmb_bram);
00914b7d 105
2c9b15ca 106 memory_region_init_ram(phys_ram, NULL, "petalogix_ml605.ram", ram_size);
c5705a77 107 vmstate_register_ram_global(phys_ram);
d7973c77 108 memory_region_add_subregion(address_space_mem, ddr_base, phys_ram);
00914b7d 109
00914b7d
MS
110 dinfo = drive_get(IF_PFLASH, 0, 0);
111 /* 5th parameter 2 means bank-width
112 * 10th paremeter 0 means little-endian */
cfe5f011
AK
113 pflash_cfi01_register(FLASH_BASEADDR,
114 NULL, "petalogix_ml605.flash", FLASH_SIZE,
00914b7d
MS
115 dinfo ? dinfo->bdrv : NULL, (64 * 1024),
116 FLASH_SIZE >> 16,
01e0451a 117 2, 0x89, 0x18, 0x0000, 0x0, 0);
00914b7d
MS
118
119
120 cpu_irq = microblaze_pic_init_cpu(env);
121 dev = xilinx_intc_create(INTC_BASEADDR, cpu_irq[0], 4);
122 for (i = 0; i < 32; i++) {
123 irq[i] = qdev_get_gpio_in(dev, i);
124 }
125
39186d8a
RH
126 serial_mm_init(address_space_mem, UART16550_BASEADDR + 0x1000, 2,
127 irq[5], 115200, serial_hds[0], DEVICE_LITTLE_ENDIAN);
00914b7d
MS
128
129 /* 2 timers at irq 2 @ 100 Mhz. */
abe098e4 130 xilinx_timer_create(TIMER_BASEADDR, irq[2], 0, 100 * 1000000);
00914b7d 131
669b4983 132 /* axi ethernet and dma initialization. */
dada5c7e
PC
133 qemu_check_nic_model(&nd_table[0], "xlnx.axi-ethernet");
134 eth0 = qdev_create(NULL, "xlnx.axi-ethernet");
669b4983 135 dma = qdev_create(NULL, "xlnx.axi-dma");
00914b7d 136
669b4983 137 /* FIXME: attach to the sysbus instead */
b19ceaad
PC
138 object_property_add_child(qdev_get_machine(), "xilinx-eth", OBJECT(eth0),
139 NULL);
54ff2a39
PC
140 object_property_add_child(qdev_get_machine(), "xilinx-dma", OBJECT(dma),
141 NULL);
669b4983 142
42bb9c91
PC
143 ds = object_property_get_link(OBJECT(dma),
144 "axistream-connected-target", NULL);
145 cs = object_property_get_link(OBJECT(dma),
146 "axistream-control-connected-target", NULL);
147 xilinx_axiethernet_init(eth0, &nd_table[0], STREAM_SLAVE(ds),
148 STREAM_SLAVE(cs), 0x82780000, irq[3], 0x1000,
149 0x1000);
150
151 ds = object_property_get_link(OBJECT(eth0),
152 "axistream-connected-target", NULL);
153 cs = object_property_get_link(OBJECT(eth0),
154 "axistream-control-connected-target", NULL);
155 xilinx_axidma_init(dma, STREAM_SLAVE(ds), STREAM_SLAVE(cs), 0x84600000,
156 irq[1], irq[0], 100 * 1000000);
00914b7d 157
acd3b6be
PC
158 {
159 SSIBus *spi;
160
161 dev = qdev_create(NULL, "xlnx.xps-spi");
162 qdev_prop_set_uint8(dev, "num-ss-bits", NUM_SPI_FLASHES);
163 qdev_init_nofail(dev);
1356b98d 164 busdev = SYS_BUS_DEVICE(dev);
acd3b6be
PC
165 sysbus_mmio_map(busdev, 0, 0x40a00000);
166 sysbus_connect_irq(busdev, 0, irq[4]);
167
168 spi = (SSIBus *)qdev_get_child_bus(dev, "spi");
169
170 for (i = 0; i < NUM_SPI_FLASHES; i++) {
171 qemu_irq cs_line;
172
e641080f 173 dev = ssi_create_slave(spi, "n25q128");
acd3b6be
PC
174 cs_line = qdev_get_gpio_in(dev, 0);
175 sysbus_connect_irq(busdev, i+1, cs_line);
176 }
177 }
178
bf494367 179 microblaze_load_kernel(cpu, ddr_base, ram_size, BINARY_DEVICE_TREE_FILE,
d94e7434 180 machine_cpu_reset);
00914b7d 181
00914b7d
MS
182}
183
184static QEMUMachine petalogix_ml605_machine = {
185 .name = "petalogix-ml605",
186 .desc = "PetaLogix linux refdesign for xilinx ml605 little endian",
187 .init = petalogix_ml605_init,
e4ada29e
AS
188 .is_default = 0,
189 DEFAULT_MACHINE_OPTIONS,
00914b7d
MS
190};
191
192static void petalogix_ml605_machine_init(void)
193{
194 qemu_register_machine(&petalogix_ml605_machine);
195}
196
197machine_init(petalogix_ml605_machine_init);