]> git.proxmox.com Git - qemu.git/blame - hw/mips_r4k.c
hpet: Save/restore cached RTC IRQ level
[qemu.git] / hw / mips_r4k.c
CommitLineData
e16fe40c
TS
1/*
2 * QEMU/MIPS pseudo-board
3 *
4 * emulates a simple machine with ISA-like bus.
5 * ISA IO space mapped to the 0x14000000 (PHYS) and
6 * ISA memory at the 0x10000000 (PHYS, 16Mb in size).
7 * All peripherial devices are attached to this "bus" with
8 * the standard PC ISA addresses.
9*/
87ecb68b
PB
10#include "hw.h"
11#include "mips.h"
b970ea8f 12#include "mips_cpudevs.h"
87ecb68b
PB
13#include "pc.h"
14#include "isa.h"
15#include "net.h"
16#include "sysemu.h"
17#include "boards.h"
b305b5ba 18#include "flash.h"
3b3fb322 19#include "qemu-log.h"
bba831e8 20#include "mips-bios.h"
ec82026c 21#include "ide.h"
ca20cf32
BS
22#include "loader.h"
23#include "elf.h"
1d914fa0 24#include "mc146818rtc.h"
2446333c 25#include "blockdev.h"
cfe5f011 26#include "exec-memory.h"
44cbbf18 27
e4bcb14c
TS
28#define MAX_IDE_BUS 2
29
58126404
PB
30static const int ide_iobase[2] = { 0x1f0, 0x170 };
31static const int ide_iobase2[2] = { 0x3f6, 0x376 };
32static const int ide_irq[2] = { 14, 15 };
33
64d7e9a4 34static ISADevice *pit; /* PIT i8254 */
697584ab 35
1b66074b 36/* i8254 PIT is attached to the IRQ0 at PIC i8259 */
6af0bf9c 37
7df526e3
TS
38static struct _loaderparams {
39 int ram_size;
40 const char *kernel_filename;
41 const char *kernel_cmdline;
42 const char *initrd_filename;
43} loaderparams;
44
0ae16450
AK
45static void mips_qemu_write (void *opaque, target_phys_addr_t addr,
46 uint64_t val, unsigned size)
6ae81775
TS
47{
48 if ((addr & 0xffff) == 0 && val == 42)
49 qemu_system_reset_request ();
50 else if ((addr & 0xffff) == 4 && val == 42)
51 qemu_system_shutdown_request ();
52}
53
0ae16450
AK
54static uint64_t mips_qemu_read (void *opaque, target_phys_addr_t addr,
55 unsigned size)
6ae81775
TS
56{
57 return 0;
58}
59
0ae16450
AK
60static const MemoryRegionOps mips_qemu_ops = {
61 .read = mips_qemu_read,
62 .write = mips_qemu_write,
63 .endianness = DEVICE_NATIVE_ENDIAN,
6ae81775
TS
64};
65
e16ad5b0
AJ
66typedef struct ResetData {
67 CPUState *env;
68 uint64_t vector;
69} ResetData;
70
71static int64_t load_kernel(void)
6ae81775 72{
409dbce5 73 int64_t entry, kernel_high;
e90e795e 74 long kernel_size, initrd_size, params_size;
c227f099 75 ram_addr_t initrd_offset;
e90e795e 76 uint32_t *params_buf;
ca20cf32 77 int big_endian;
6ae81775 78
ca20cf32
BS
79#ifdef TARGET_WORDS_BIGENDIAN
80 big_endian = 1;
81#else
82 big_endian = 0;
83#endif
409dbce5
AJ
84 kernel_size = load_elf(loaderparams.kernel_filename, cpu_mips_kseg0_to_phys,
85 NULL, (uint64_t *)&entry, NULL,
86 (uint64_t *)&kernel_high, big_endian,
87 ELF_MACHINE, 1);
c570fd16
TS
88 if (kernel_size >= 0) {
89 if ((entry & ~0x7fffffffULL) == 0x80000000)
5dc4b744 90 entry = (int32_t)entry;
c570fd16 91 } else {
9042c0e2 92 fprintf(stderr, "qemu: could not load kernel '%s'\n",
7df526e3 93 loaderparams.kernel_filename);
9042c0e2 94 exit(1);
6ae81775
TS
95 }
96
97 /* load initrd */
98 initrd_size = 0;
74287114 99 initrd_offset = 0;
7df526e3
TS
100 if (loaderparams.initrd_filename) {
101 initrd_size = get_image_size (loaderparams.initrd_filename);
74287114
TS
102 if (initrd_size > 0) {
103 initrd_offset = (kernel_high + ~TARGET_PAGE_MASK) & TARGET_PAGE_MASK;
104 if (initrd_offset + initrd_size > ram_size) {
105 fprintf(stderr,
106 "qemu: memory too small for initial ram disk '%s'\n",
7df526e3 107 loaderparams.initrd_filename);
74287114
TS
108 exit(1);
109 }
dcac9679
PB
110 initrd_size = load_image_targphys(loaderparams.initrd_filename,
111 initrd_offset,
112 ram_size - initrd_offset);
74287114 113 }
6ae81775
TS
114 if (initrd_size == (target_ulong) -1) {
115 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
7df526e3 116 loaderparams.initrd_filename);
6ae81775
TS
117 exit(1);
118 }
119 }
120
121 /* Store command line. */
e90e795e 122 params_size = 264;
7267c094 123 params_buf = g_malloc(params_size);
e90e795e
AJ
124
125 params_buf[0] = tswap32(ram_size);
126 params_buf[1] = tswap32(0x12345678);
127
6ae81775 128 if (initrd_size > 0) {
409dbce5
AJ
129 snprintf((char *)params_buf + 8, 256, "rd_start=0x%" PRIx64 " rd_size=%li %s",
130 cpu_mips_phys_to_kseg0(NULL, initrd_offset),
e90e795e 131 initrd_size, loaderparams.kernel_cmdline);
d7585251 132 } else {
e90e795e 133 snprintf((char *)params_buf + 8, 256, "%s", loaderparams.kernel_cmdline);
6ae81775
TS
134 }
135
e90e795e
AJ
136 rom_add_blob_fixed("params", params_buf, params_size,
137 (16 << 20) - 264);
138
e16ad5b0 139 return entry;
6ae81775
TS
140}
141
142static void main_cpu_reset(void *opaque)
143{
e16ad5b0
AJ
144 ResetData *s = (ResetData *)opaque;
145 CPUState *env = s->env;
6ae81775 146
e16ad5b0
AJ
147 cpu_reset(env);
148 env->active_tc.PC = s->vector;
6ae81775 149}
66a93e0f 150
b305b5ba 151static const int sector_len = 32 * 1024;
70705261 152static
c227f099 153void mips_r4k_init (ram_addr_t ram_size,
3023f332 154 const char *boot_device,
6af0bf9c 155 const char *kernel_filename, const char *kernel_cmdline,
94fc95cd 156 const char *initrd_filename, const char *cpu_model)
6af0bf9c 157{
5cea8590 158 char *filename;
0ae16450
AK
159 MemoryRegion *address_space_mem = get_system_memory();
160 MemoryRegion *ram = g_new(MemoryRegion, 1);
cfe5f011 161 MemoryRegion *bios;
0ae16450 162 MemoryRegion *iomem = g_new(MemoryRegion, 1);
f7bcd4e3 163 int bios_size;
c68ea704 164 CPUState *env;
e16ad5b0 165 ResetData *reset_info;
58126404 166 int i;
d537cf6c 167 qemu_irq *i8259;
48a18b3c 168 ISABus *isa_bus;
f455e98c 169 DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
751c6a17 170 DriveInfo *dinfo;
3d08ff69 171 int be;
c68ea704 172
33d68b5f
TS
173 /* init CPUs */
174 if (cpu_model == NULL) {
60aa19ab 175#ifdef TARGET_MIPS64
33d68b5f
TS
176 cpu_model = "R4000";
177#else
1c32f43e 178 cpu_model = "24Kf";
33d68b5f
TS
179#endif
180 }
aaed909a
FB
181 env = cpu_init(cpu_model);
182 if (!env) {
183 fprintf(stderr, "Unable to find CPU definition\n");
184 exit(1);
185 }
7267c094 186 reset_info = g_malloc0(sizeof(ResetData));
e16ad5b0
AJ
187 reset_info->env = env;
188 reset_info->vector = env->active_tc.PC;
189 qemu_register_reset(main_cpu_reset, reset_info);
c68ea704 190
6af0bf9c 191 /* allocate RAM */
0ccff151
AJ
192 if (ram_size > (256 << 20)) {
193 fprintf(stderr,
194 "qemu: Too much memory for this machine: %d MB, maximum 256 MB\n",
195 ((unsigned int)ram_size / (1 << 20)));
196 exit(1);
197 }
c5705a77
AK
198 memory_region_init_ram(ram, "mips_r4k.ram", ram_size);
199 vmstate_register_ram_global(ram);
dcac9679 200
0ae16450 201 memory_region_add_subregion(address_space_mem, 0, ram);
66a93e0f 202
0ae16450
AK
203 memory_region_init_io(iomem, &mips_qemu_ops, NULL, "mips-qemu", 0x10000);
204 memory_region_add_subregion(address_space_mem, 0x1fbf0000, iomem);
6ae81775 205
66a93e0f
FB
206 /* Try to load a BIOS image. If this fails, we continue regardless,
207 but initialize the hardware ourselves. When a kernel gets
208 preloaded we also initialize the hardware, since the BIOS wasn't
209 run. */
1192dad8
JM
210 if (bios_name == NULL)
211 bios_name = BIOS_FILENAME;
5cea8590
PB
212 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
213 if (filename) {
214 bios_size = get_image_size(filename);
215 } else {
216 bios_size = -1;
217 }
3d08ff69
BS
218#ifdef TARGET_WORDS_BIGENDIAN
219 be = 1;
220#else
221 be = 0;
222#endif
2909b29a 223 if ((bios_size > 0) && (bios_size <= BIOS_SIZE)) {
cfe5f011 224 bios = g_new(MemoryRegion, 1);
c5705a77
AK
225 memory_region_init_ram(bios, "mips_r4k.bios", BIOS_SIZE);
226 vmstate_register_ram_global(bios);
cfe5f011
AK
227 memory_region_set_readonly(bios, true);
228 memory_region_add_subregion(get_system_memory(), 0x1fc00000, bios);
01e0451a 229
5cea8590 230 load_image_targphys(filename, 0x1fc00000, BIOS_SIZE);
751c6a17 231 } else if ((dinfo = drive_get(IF_PFLASH, 0, 0)) != NULL) {
b305b5ba 232 uint32_t mips_rom = 0x00400000;
cfe5f011 233 if (!pflash_cfi01_register(0x1fc00000, NULL, "mips_r4k.bios", mips_rom,
3d08ff69
BS
234 dinfo->bdrv, sector_len,
235 mips_rom / sector_len,
01e0451a 236 4, 0, 0, 0, 0, be)) {
b305b5ba
TS
237 fprintf(stderr, "qemu: Error registering flash memory.\n");
238 }
239 }
240 else {
66a93e0f
FB
241 /* not fatal */
242 fprintf(stderr, "qemu: Warning, could not load MIPS bios '%s'\n",
5cea8590
PB
243 bios_name);
244 }
245 if (filename) {
7267c094 246 g_free(filename);
6af0bf9c 247 }
66a93e0f 248
66a93e0f 249 if (kernel_filename) {
7df526e3
TS
250 loaderparams.ram_size = ram_size;
251 loaderparams.kernel_filename = kernel_filename;
252 loaderparams.kernel_cmdline = kernel_cmdline;
253 loaderparams.initrd_filename = initrd_filename;
e16ad5b0 254 reset_info->vector = load_kernel();
6af0bf9c 255 }
6af0bf9c 256
e16fe40c 257 /* Init CPU internal devices */
d537cf6c 258 cpu_mips_irq_init_cpu(env);
c68ea704 259 cpu_mips_clock_init(env);
6af0bf9c 260
d537cf6c 261 /* The PIC is attached to the MIPS CPU INT0 pin */
48a18b3c
HP
262 isa_bus = isa_bus_new(NULL, get_system_io());
263 i8259 = i8259_init(isa_bus, env->irq[2]);
264 isa_bus_irqs(isa_bus, i8259);
d537cf6c 265
48a18b3c 266 rtc_init(isa_bus, 2000, NULL);
afdfa781 267
0699b548 268 /* Register 64 KB of ISA IO space at 0x14000000 */
968d683c 269 isa_mmio_init(0x14000000, 0x00010000);
0699b548
FB
270 isa_mem_base = 0x10000000;
271
48a18b3c 272 pit = pit_init(isa_bus, 0x40, 0);
afdfa781 273
eddbd288
TS
274 for(i = 0; i < MAX_SERIAL_PORTS; i++) {
275 if (serial_hds[i]) {
48a18b3c 276 serial_isa_init(isa_bus, i, serial_hds[i]);
eddbd288
TS
277 }
278 }
279
48a18b3c 280 isa_vga_init(isa_bus);
9827e95c 281
0ae18cee 282 if (nd_table[0].vlan)
48a18b3c 283 isa_ne2000_init(isa_bus, 0x300, 9, &nd_table[0]);
58126404 284
75717903 285 ide_drive_get(hd, MAX_IDE_BUS);
e4bcb14c 286 for(i = 0; i < MAX_IDE_BUS; i++)
48a18b3c 287 isa_ide_init(isa_bus, ide_iobase[i], ide_iobase2[i], ide_irq[i],
e4bcb14c
TS
288 hd[MAX_IDE_DEVS * i],
289 hd[MAX_IDE_DEVS * i + 1]);
70705261 290
48a18b3c 291 isa_create_simple(isa_bus, "i8042");
6af0bf9c
FB
292}
293
f80f9ec9 294static QEMUMachine mips_machine = {
eec2743e
TS
295 .name = "mips",
296 .desc = "mips r4k platform",
297 .init = mips_r4k_init,
6af0bf9c 298};
f80f9ec9
AL
299
300static void mips_machine_init(void)
301{
302 qemu_register_machine(&mips_machine);
303}
304
305machine_init(mips_machine_init);