]> git.proxmox.com Git - qemu.git/blame - hw/mips_r4k.c
mips_r4k: Use cpu_mips_init() to obtain MIPSCPU
[qemu.git] / hw / mips_r4k.c
CommitLineData
e16fe40c
TS
1/*
2 * QEMU/MIPS pseudo-board
3 *
4 * emulates a simple machine with ISA-like bus.
5 * ISA IO space mapped to the 0x14000000 (PHYS) and
6 * ISA memory at the 0x10000000 (PHYS, 16Mb in size).
7 * All peripherial devices are attached to this "bus" with
8 * the standard PC ISA addresses.
9*/
87ecb68b
PB
10#include "hw.h"
11#include "mips.h"
b970ea8f 12#include "mips_cpudevs.h"
87ecb68b
PB
13#include "pc.h"
14#include "isa.h"
15#include "net.h"
16#include "sysemu.h"
17#include "boards.h"
b305b5ba 18#include "flash.h"
3b3fb322 19#include "qemu-log.h"
bba831e8 20#include "mips-bios.h"
ec82026c 21#include "ide.h"
ca20cf32
BS
22#include "loader.h"
23#include "elf.h"
1d914fa0 24#include "mc146818rtc.h"
b1277b03 25#include "i8254.h"
2446333c 26#include "blockdev.h"
cfe5f011 27#include "exec-memory.h"
44cbbf18 28
e4bcb14c
TS
29#define MAX_IDE_BUS 2
30
58126404
PB
31static const int ide_iobase[2] = { 0x1f0, 0x170 };
32static const int ide_iobase2[2] = { 0x3f6, 0x376 };
33static const int ide_irq[2] = { 14, 15 };
34
64d7e9a4 35static ISADevice *pit; /* PIT i8254 */
697584ab 36
1b66074b 37/* i8254 PIT is attached to the IRQ0 at PIC i8259 */
6af0bf9c 38
7df526e3
TS
39static struct _loaderparams {
40 int ram_size;
41 const char *kernel_filename;
42 const char *kernel_cmdline;
43 const char *initrd_filename;
44} loaderparams;
45
0ae16450
AK
46static void mips_qemu_write (void *opaque, target_phys_addr_t addr,
47 uint64_t val, unsigned size)
6ae81775
TS
48{
49 if ((addr & 0xffff) == 0 && val == 42)
50 qemu_system_reset_request ();
51 else if ((addr & 0xffff) == 4 && val == 42)
52 qemu_system_shutdown_request ();
53}
54
0ae16450
AK
55static uint64_t mips_qemu_read (void *opaque, target_phys_addr_t addr,
56 unsigned size)
6ae81775
TS
57{
58 return 0;
59}
60
0ae16450
AK
61static const MemoryRegionOps mips_qemu_ops = {
62 .read = mips_qemu_read,
63 .write = mips_qemu_write,
64 .endianness = DEVICE_NATIVE_ENDIAN,
6ae81775
TS
65};
66
e16ad5b0 67typedef struct ResetData {
61c56c8c 68 CPUMIPSState *env;
e16ad5b0
AJ
69 uint64_t vector;
70} ResetData;
71
72static int64_t load_kernel(void)
6ae81775 73{
409dbce5 74 int64_t entry, kernel_high;
e90e795e 75 long kernel_size, initrd_size, params_size;
c227f099 76 ram_addr_t initrd_offset;
e90e795e 77 uint32_t *params_buf;
ca20cf32 78 int big_endian;
6ae81775 79
ca20cf32
BS
80#ifdef TARGET_WORDS_BIGENDIAN
81 big_endian = 1;
82#else
83 big_endian = 0;
84#endif
409dbce5
AJ
85 kernel_size = load_elf(loaderparams.kernel_filename, cpu_mips_kseg0_to_phys,
86 NULL, (uint64_t *)&entry, NULL,
87 (uint64_t *)&kernel_high, big_endian,
88 ELF_MACHINE, 1);
c570fd16
TS
89 if (kernel_size >= 0) {
90 if ((entry & ~0x7fffffffULL) == 0x80000000)
5dc4b744 91 entry = (int32_t)entry;
c570fd16 92 } else {
9042c0e2 93 fprintf(stderr, "qemu: could not load kernel '%s'\n",
7df526e3 94 loaderparams.kernel_filename);
9042c0e2 95 exit(1);
6ae81775
TS
96 }
97
98 /* load initrd */
99 initrd_size = 0;
74287114 100 initrd_offset = 0;
7df526e3
TS
101 if (loaderparams.initrd_filename) {
102 initrd_size = get_image_size (loaderparams.initrd_filename);
74287114
TS
103 if (initrd_size > 0) {
104 initrd_offset = (kernel_high + ~TARGET_PAGE_MASK) & TARGET_PAGE_MASK;
105 if (initrd_offset + initrd_size > ram_size) {
106 fprintf(stderr,
107 "qemu: memory too small for initial ram disk '%s'\n",
7df526e3 108 loaderparams.initrd_filename);
74287114
TS
109 exit(1);
110 }
dcac9679
PB
111 initrd_size = load_image_targphys(loaderparams.initrd_filename,
112 initrd_offset,
113 ram_size - initrd_offset);
74287114 114 }
6ae81775
TS
115 if (initrd_size == (target_ulong) -1) {
116 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
7df526e3 117 loaderparams.initrd_filename);
6ae81775
TS
118 exit(1);
119 }
120 }
121
122 /* Store command line. */
e90e795e 123 params_size = 264;
7267c094 124 params_buf = g_malloc(params_size);
e90e795e
AJ
125
126 params_buf[0] = tswap32(ram_size);
127 params_buf[1] = tswap32(0x12345678);
128
6ae81775 129 if (initrd_size > 0) {
409dbce5
AJ
130 snprintf((char *)params_buf + 8, 256, "rd_start=0x%" PRIx64 " rd_size=%li %s",
131 cpu_mips_phys_to_kseg0(NULL, initrd_offset),
e90e795e 132 initrd_size, loaderparams.kernel_cmdline);
d7585251 133 } else {
e90e795e 134 snprintf((char *)params_buf + 8, 256, "%s", loaderparams.kernel_cmdline);
6ae81775
TS
135 }
136
e90e795e
AJ
137 rom_add_blob_fixed("params", params_buf, params_size,
138 (16 << 20) - 264);
139
e16ad5b0 140 return entry;
6ae81775
TS
141}
142
143static void main_cpu_reset(void *opaque)
144{
e16ad5b0 145 ResetData *s = (ResetData *)opaque;
61c56c8c 146 CPUMIPSState *env = s->env;
6ae81775 147
1bba0dc9 148 cpu_state_reset(env);
e16ad5b0 149 env->active_tc.PC = s->vector;
6ae81775 150}
66a93e0f 151
b305b5ba 152static const int sector_len = 32 * 1024;
70705261 153static
c227f099 154void mips_r4k_init (ram_addr_t ram_size,
3023f332 155 const char *boot_device,
6af0bf9c 156 const char *kernel_filename, const char *kernel_cmdline,
94fc95cd 157 const char *initrd_filename, const char *cpu_model)
6af0bf9c 158{
5cea8590 159 char *filename;
0ae16450
AK
160 MemoryRegion *address_space_mem = get_system_memory();
161 MemoryRegion *ram = g_new(MemoryRegion, 1);
cfe5f011 162 MemoryRegion *bios;
0ae16450 163 MemoryRegion *iomem = g_new(MemoryRegion, 1);
f7bcd4e3 164 int bios_size;
9ac67e21 165 MIPSCPU *cpu;
61c56c8c 166 CPUMIPSState *env;
e16ad5b0 167 ResetData *reset_info;
58126404 168 int i;
d537cf6c 169 qemu_irq *i8259;
48a18b3c 170 ISABus *isa_bus;
f455e98c 171 DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
751c6a17 172 DriveInfo *dinfo;
3d08ff69 173 int be;
c68ea704 174
33d68b5f
TS
175 /* init CPUs */
176 if (cpu_model == NULL) {
60aa19ab 177#ifdef TARGET_MIPS64
33d68b5f
TS
178 cpu_model = "R4000";
179#else
1c32f43e 180 cpu_model = "24Kf";
33d68b5f
TS
181#endif
182 }
9ac67e21
AF
183 cpu = cpu_mips_init(cpu_model);
184 if (cpu == NULL) {
aaed909a
FB
185 fprintf(stderr, "Unable to find CPU definition\n");
186 exit(1);
187 }
9ac67e21
AF
188 env = &cpu->env;
189
7267c094 190 reset_info = g_malloc0(sizeof(ResetData));
e16ad5b0
AJ
191 reset_info->env = env;
192 reset_info->vector = env->active_tc.PC;
193 qemu_register_reset(main_cpu_reset, reset_info);
c68ea704 194
6af0bf9c 195 /* allocate RAM */
0ccff151
AJ
196 if (ram_size > (256 << 20)) {
197 fprintf(stderr,
198 "qemu: Too much memory for this machine: %d MB, maximum 256 MB\n",
199 ((unsigned int)ram_size / (1 << 20)));
200 exit(1);
201 }
c5705a77
AK
202 memory_region_init_ram(ram, "mips_r4k.ram", ram_size);
203 vmstate_register_ram_global(ram);
dcac9679 204
0ae16450 205 memory_region_add_subregion(address_space_mem, 0, ram);
66a93e0f 206
0ae16450
AK
207 memory_region_init_io(iomem, &mips_qemu_ops, NULL, "mips-qemu", 0x10000);
208 memory_region_add_subregion(address_space_mem, 0x1fbf0000, iomem);
6ae81775 209
66a93e0f
FB
210 /* Try to load a BIOS image. If this fails, we continue regardless,
211 but initialize the hardware ourselves. When a kernel gets
212 preloaded we also initialize the hardware, since the BIOS wasn't
213 run. */
1192dad8
JM
214 if (bios_name == NULL)
215 bios_name = BIOS_FILENAME;
5cea8590
PB
216 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
217 if (filename) {
218 bios_size = get_image_size(filename);
219 } else {
220 bios_size = -1;
221 }
3d08ff69
BS
222#ifdef TARGET_WORDS_BIGENDIAN
223 be = 1;
224#else
225 be = 0;
226#endif
2909b29a 227 if ((bios_size > 0) && (bios_size <= BIOS_SIZE)) {
cfe5f011 228 bios = g_new(MemoryRegion, 1);
c5705a77
AK
229 memory_region_init_ram(bios, "mips_r4k.bios", BIOS_SIZE);
230 vmstate_register_ram_global(bios);
cfe5f011
AK
231 memory_region_set_readonly(bios, true);
232 memory_region_add_subregion(get_system_memory(), 0x1fc00000, bios);
01e0451a 233
5cea8590 234 load_image_targphys(filename, 0x1fc00000, BIOS_SIZE);
751c6a17 235 } else if ((dinfo = drive_get(IF_PFLASH, 0, 0)) != NULL) {
b305b5ba 236 uint32_t mips_rom = 0x00400000;
cfe5f011 237 if (!pflash_cfi01_register(0x1fc00000, NULL, "mips_r4k.bios", mips_rom,
3d08ff69
BS
238 dinfo->bdrv, sector_len,
239 mips_rom / sector_len,
01e0451a 240 4, 0, 0, 0, 0, be)) {
b305b5ba
TS
241 fprintf(stderr, "qemu: Error registering flash memory.\n");
242 }
243 }
244 else {
66a93e0f
FB
245 /* not fatal */
246 fprintf(stderr, "qemu: Warning, could not load MIPS bios '%s'\n",
5cea8590
PB
247 bios_name);
248 }
249 if (filename) {
7267c094 250 g_free(filename);
6af0bf9c 251 }
66a93e0f 252
66a93e0f 253 if (kernel_filename) {
7df526e3
TS
254 loaderparams.ram_size = ram_size;
255 loaderparams.kernel_filename = kernel_filename;
256 loaderparams.kernel_cmdline = kernel_cmdline;
257 loaderparams.initrd_filename = initrd_filename;
e16ad5b0 258 reset_info->vector = load_kernel();
6af0bf9c 259 }
6af0bf9c 260
e16fe40c 261 /* Init CPU internal devices */
d537cf6c 262 cpu_mips_irq_init_cpu(env);
c68ea704 263 cpu_mips_clock_init(env);
6af0bf9c 264
d537cf6c 265 /* The PIC is attached to the MIPS CPU INT0 pin */
48a18b3c
HP
266 isa_bus = isa_bus_new(NULL, get_system_io());
267 i8259 = i8259_init(isa_bus, env->irq[2]);
268 isa_bus_irqs(isa_bus, i8259);
d537cf6c 269
48a18b3c 270 rtc_init(isa_bus, 2000, NULL);
afdfa781 271
0699b548 272 /* Register 64 KB of ISA IO space at 0x14000000 */
968d683c 273 isa_mmio_init(0x14000000, 0x00010000);
0699b548
FB
274 isa_mem_base = 0x10000000;
275
319ba9f5 276 pit = pit_init(isa_bus, 0x40, 0, NULL);
afdfa781 277
eddbd288
TS
278 for(i = 0; i < MAX_SERIAL_PORTS; i++) {
279 if (serial_hds[i]) {
48a18b3c 280 serial_isa_init(isa_bus, i, serial_hds[i]);
eddbd288
TS
281 }
282 }
283
48a18b3c 284 isa_vga_init(isa_bus);
9827e95c 285
0ae18cee 286 if (nd_table[0].vlan)
48a18b3c 287 isa_ne2000_init(isa_bus, 0x300, 9, &nd_table[0]);
58126404 288
75717903 289 ide_drive_get(hd, MAX_IDE_BUS);
e4bcb14c 290 for(i = 0; i < MAX_IDE_BUS; i++)
48a18b3c 291 isa_ide_init(isa_bus, ide_iobase[i], ide_iobase2[i], ide_irq[i],
e4bcb14c
TS
292 hd[MAX_IDE_DEVS * i],
293 hd[MAX_IDE_DEVS * i + 1]);
70705261 294
48a18b3c 295 isa_create_simple(isa_bus, "i8042");
6af0bf9c
FB
296}
297
f80f9ec9 298static QEMUMachine mips_machine = {
eec2743e
TS
299 .name = "mips",
300 .desc = "mips r4k platform",
301 .init = mips_r4k_init,
6af0bf9c 302};
f80f9ec9
AL
303
304static void mips_machine_init(void)
305{
306 qemu_register_machine(&mips_machine);
307}
308
309machine_init(mips_machine_init);