]> git.proxmox.com Git - qemu.git/blame - hw/mips_r4k.c
Update maintainer list.
[qemu.git] / hw / mips_r4k.c
CommitLineData
e16fe40c
TS
1/*
2 * QEMU/MIPS pseudo-board
3 *
4 * emulates a simple machine with ISA-like bus.
5 * ISA IO space mapped to the 0x14000000 (PHYS) and
6 * ISA memory at the 0x10000000 (PHYS, 16Mb in size).
7 * All peripherial devices are attached to this "bus" with
8 * the standard PC ISA addresses.
9*/
87ecb68b
PB
10#include "hw.h"
11#include "mips.h"
12#include "pc.h"
13#include "isa.h"
14#include "net.h"
15#include "sysemu.h"
16#include "boards.h"
b305b5ba 17#include "flash.h"
3b3fb322 18#include "qemu-log.h"
bba831e8 19#include "mips-bios.h"
44cbbf18 20
c6ee607c 21#define PHYS_TO_VIRT(x) ((x) | ~(target_ulong)0x7fffffff)
6af0bf9c 22
5dc4b744 23#define VIRT_TO_PHYS_ADDEND (-((int64_t)(int32_t)0x80000000))
66a93e0f 24
e4bcb14c
TS
25#define MAX_IDE_BUS 2
26
58126404
PB
27static const int ide_iobase[2] = { 0x1f0, 0x170 };
28static const int ide_iobase2[2] = { 0x3f6, 0x376 };
29static const int ide_irq[2] = { 14, 15 };
30
eddbd288
TS
31static int serial_io[MAX_SERIAL_PORTS] = { 0x3f8, 0x2f8, 0x3e8, 0x2e8 };
32static int serial_irq[MAX_SERIAL_PORTS] = { 4, 3, 4, 3 };
33
e16fe40c 34static PITState *pit; /* PIT i8254 */
697584ab 35
1b66074b 36/* i8254 PIT is attached to the IRQ0 at PIC i8259 */
6af0bf9c 37
7df526e3
TS
38static struct _loaderparams {
39 int ram_size;
40 const char *kernel_filename;
41 const char *kernel_cmdline;
42 const char *initrd_filename;
43} loaderparams;
44
6ae81775
TS
45static void mips_qemu_writel (void *opaque, target_phys_addr_t addr,
46 uint32_t val)
47{
48 if ((addr & 0xffff) == 0 && val == 42)
49 qemu_system_reset_request ();
50 else if ((addr & 0xffff) == 4 && val == 42)
51 qemu_system_shutdown_request ();
52}
53
54static uint32_t mips_qemu_readl (void *opaque, target_phys_addr_t addr)
55{
56 return 0;
57}
58
59static CPUWriteMemoryFunc *mips_qemu_write[] = {
60 &mips_qemu_writel,
61 &mips_qemu_writel,
62 &mips_qemu_writel,
63};
64
65static CPUReadMemoryFunc *mips_qemu_read[] = {
66 &mips_qemu_readl,
67 &mips_qemu_readl,
68 &mips_qemu_readl,
69};
70
71static int mips_qemu_iomemtype = 0;
72
7df526e3 73static void load_kernel (CPUState *env)
6ae81775 74{
74287114 75 int64_t entry, kernel_low, kernel_high;
6ae81775 76 long kernel_size, initrd_size;
74287114 77 ram_addr_t initrd_offset;
d7585251 78 int ret;
6ae81775 79
7df526e3 80 kernel_size = load_elf(loaderparams.kernel_filename, VIRT_TO_PHYS_ADDEND,
b55266b5
BS
81 (uint64_t *)&entry, (uint64_t *)&kernel_low,
82 (uint64_t *)&kernel_high);
c570fd16
TS
83 if (kernel_size >= 0) {
84 if ((entry & ~0x7fffffffULL) == 0x80000000)
5dc4b744 85 entry = (int32_t)entry;
b5dc7732 86 env->active_tc.PC = entry;
c570fd16 87 } else {
9042c0e2 88 fprintf(stderr, "qemu: could not load kernel '%s'\n",
7df526e3 89 loaderparams.kernel_filename);
9042c0e2 90 exit(1);
6ae81775
TS
91 }
92
93 /* load initrd */
94 initrd_size = 0;
74287114 95 initrd_offset = 0;
7df526e3
TS
96 if (loaderparams.initrd_filename) {
97 initrd_size = get_image_size (loaderparams.initrd_filename);
74287114
TS
98 if (initrd_size > 0) {
99 initrd_offset = (kernel_high + ~TARGET_PAGE_MASK) & TARGET_PAGE_MASK;
100 if (initrd_offset + initrd_size > ram_size) {
101 fprintf(stderr,
102 "qemu: memory too small for initial ram disk '%s'\n",
7df526e3 103 loaderparams.initrd_filename);
74287114
TS
104 exit(1);
105 }
dcac9679
PB
106 initrd_size = load_image_targphys(loaderparams.initrd_filename,
107 initrd_offset,
108 ram_size - initrd_offset);
74287114 109 }
6ae81775
TS
110 if (initrd_size == (target_ulong) -1) {
111 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
7df526e3 112 loaderparams.initrd_filename);
6ae81775
TS
113 exit(1);
114 }
115 }
116
117 /* Store command line. */
118 if (initrd_size > 0) {
d7585251
PB
119 char buf[64];
120 ret = snprintf(buf, 64, "rd_start=0x" TARGET_FMT_lx " rd_size=%li ",
121 PHYS_TO_VIRT((uint32_t)initrd_offset),
122 initrd_size);
123 cpu_physical_memory_write((16 << 20) - 256, (void *)buf, 64);
124 } else {
125 ret = 0;
6ae81775 126 }
d7585251
PB
127 pstrcpy_targphys((16 << 20) - 256 + ret, 256,
128 loaderparams.kernel_cmdline);
6ae81775 129
d7585251
PB
130 stl_phys((16 << 20) - 260, 0x12345678);
131 stl_phys((16 << 20) - 264, ram_size);
6ae81775
TS
132}
133
134static void main_cpu_reset(void *opaque)
135{
136 CPUState *env = opaque;
137 cpu_reset(env);
138
7df526e3
TS
139 if (loaderparams.kernel_filename)
140 load_kernel (env);
6ae81775 141}
66a93e0f 142
b305b5ba 143static const int sector_len = 32 * 1024;
70705261 144static
fbe1b595 145void mips_r4k_init (ram_addr_t ram_size,
3023f332 146 const char *boot_device,
6af0bf9c 147 const char *kernel_filename, const char *kernel_cmdline,
94fc95cd 148 const char *initrd_filename, const char *cpu_model)
6af0bf9c
FB
149{
150 char buf[1024];
dcac9679 151 ram_addr_t ram_offset;
dcac9679 152 ram_addr_t bios_offset;
f7bcd4e3 153 int bios_size;
c68ea704 154 CPUState *env;
153a08db 155 RTCState *rtc_state;
58126404 156 int i;
d537cf6c 157 qemu_irq *i8259;
e4bcb14c
TS
158 int index;
159 BlockDriverState *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
c68ea704 160
33d68b5f
TS
161 /* init CPUs */
162 if (cpu_model == NULL) {
60aa19ab 163#ifdef TARGET_MIPS64
33d68b5f
TS
164 cpu_model = "R4000";
165#else
1c32f43e 166 cpu_model = "24Kf";
33d68b5f
TS
167#endif
168 }
aaed909a
FB
169 env = cpu_init(cpu_model);
170 if (!env) {
171 fprintf(stderr, "Unable to find CPU definition\n");
172 exit(1);
173 }
8217606e 174 qemu_register_reset(main_cpu_reset, 0, env);
c68ea704 175
6af0bf9c 176 /* allocate RAM */
0ccff151
AJ
177 if (ram_size > (256 << 20)) {
178 fprintf(stderr,
179 "qemu: Too much memory for this machine: %d MB, maximum 256 MB\n",
180 ((unsigned int)ram_size / (1 << 20)));
181 exit(1);
182 }
dcac9679 183 ram_offset = qemu_ram_alloc(ram_size);
dcac9679
PB
184
185 cpu_register_physical_memory(0, ram_size, ram_offset | IO_MEM_RAM);
66a93e0f 186
6ae81775
TS
187 if (!mips_qemu_iomemtype) {
188 mips_qemu_iomemtype = cpu_register_io_memory(0, mips_qemu_read,
33d68b5f 189 mips_qemu_write, NULL);
6ae81775
TS
190 }
191 cpu_register_physical_memory(0x1fbf0000, 0x10000, mips_qemu_iomemtype);
192
66a93e0f
FB
193 /* Try to load a BIOS image. If this fails, we continue regardless,
194 but initialize the hardware ourselves. When a kernel gets
195 preloaded we also initialize the hardware, since the BIOS wasn't
196 run. */
1192dad8
JM
197 if (bios_name == NULL)
198 bios_name = BIOS_FILENAME;
199 snprintf(buf, sizeof(buf), "%s/%s", bios_dir, bios_name);
dcac9679 200 bios_size = get_image_size(buf);
2909b29a 201 if ((bios_size > 0) && (bios_size <= BIOS_SIZE)) {
dcac9679
PB
202 bios_offset = qemu_ram_alloc(BIOS_SIZE);
203 cpu_register_physical_memory(0x1fc00000, BIOS_SIZE,
204 bios_offset | IO_MEM_ROM);
205
206 load_image_targphys(buf, 0x1fc00000, BIOS_SIZE);
b305b5ba
TS
207 } else if ((index = drive_get_index(IF_PFLASH, 0, 0)) > -1) {
208 uint32_t mips_rom = 0x00400000;
dcac9679
PB
209 bios_offset = qemu_ram_alloc(mips_rom);
210 if (!pflash_cfi01_register(0x1fc00000, bios_offset,
b305b5ba
TS
211 drives_table[index].bdrv, sector_len, mips_rom / sector_len,
212 4, 0, 0, 0, 0)) {
213 fprintf(stderr, "qemu: Error registering flash memory.\n");
214 }
215 }
216 else {
66a93e0f
FB
217 /* not fatal */
218 fprintf(stderr, "qemu: Warning, could not load MIPS bios '%s'\n",
219 buf);
6af0bf9c 220 }
66a93e0f 221
66a93e0f 222 if (kernel_filename) {
7df526e3
TS
223 loaderparams.ram_size = ram_size;
224 loaderparams.kernel_filename = kernel_filename;
225 loaderparams.kernel_cmdline = kernel_cmdline;
226 loaderparams.initrd_filename = initrd_filename;
227 load_kernel (env);
6af0bf9c 228 }
6af0bf9c 229
e16fe40c 230 /* Init CPU internal devices */
d537cf6c 231 cpu_mips_irq_init_cpu(env);
c68ea704 232 cpu_mips_clock_init(env);
6af0bf9c 233
d537cf6c
PB
234 /* The PIC is attached to the MIPS CPU INT0 pin */
235 i8259 = i8259_init(env->irq[2]);
236
42fc73a1 237 rtc_state = rtc_init(0x70, i8259[8], 2000);
afdfa781 238
0699b548 239 /* Register 64 KB of ISA IO space at 0x14000000 */
aef445bd 240 isa_mmio_init(0x14000000, 0x00010000);
0699b548
FB
241 isa_mem_base = 0x10000000;
242
d537cf6c 243 pit = pit_init(0x40, i8259[0]);
afdfa781 244
eddbd288
TS
245 for(i = 0; i < MAX_SERIAL_PORTS; i++) {
246 if (serial_hds[i]) {
b6cd0ea1
AJ
247 serial_init(serial_io[i], i8259[serial_irq[i]], 115200,
248 serial_hds[i]);
eddbd288
TS
249 }
250 }
251
fbe1b595 252 isa_vga_init();
9827e95c 253
0ae18cee
AL
254 if (nd_table[0].vlan)
255 isa_ne2000_init(0x300, i8259[9], &nd_table[0]);
58126404 256
e4bcb14c
TS
257 if (drive_get_max_bus(IF_IDE) >= MAX_IDE_BUS) {
258 fprintf(stderr, "qemu: too many IDE bus\n");
259 exit(1);
260 }
261
262 for(i = 0; i < MAX_IDE_BUS * MAX_IDE_DEVS; i++) {
263 index = drive_get_index(IF_IDE, i / MAX_IDE_DEVS, i % MAX_IDE_DEVS);
264 if (index != -1)
265 hd[i] = drives_table[index].bdrv;
266 else
267 hd[i] = NULL;
268 }
269
270 for(i = 0; i < MAX_IDE_BUS; i++)
d537cf6c 271 isa_ide_init(ide_iobase[i], ide_iobase2[i], i8259[ide_irq[i]],
e4bcb14c
TS
272 hd[MAX_IDE_DEVS * i],
273 hd[MAX_IDE_DEVS * i + 1]);
70705261 274
d537cf6c 275 i8042_init(i8259[1], i8259[12], 0x60);
6af0bf9c
FB
276}
277
f80f9ec9 278static QEMUMachine mips_machine = {
eec2743e
TS
279 .name = "mips",
280 .desc = "mips r4k platform",
281 .init = mips_r4k_init,
6af0bf9c 282};
f80f9ec9
AL
283
284static void mips_machine_init(void)
285{
286 qemu_register_machine(&mips_machine);
287}
288
289machine_init(mips_machine_init);