]> git.proxmox.com Git - qemu.git/blame - hw/mips_r4k.c
Fix PPC crash
[qemu.git] / hw / mips_r4k.c
CommitLineData
e16fe40c
TS
1/*
2 * QEMU/MIPS pseudo-board
3 *
4 * emulates a simple machine with ISA-like bus.
5 * ISA IO space mapped to the 0x14000000 (PHYS) and
6 * ISA memory at the 0x10000000 (PHYS, 16Mb in size).
7 * All peripherial devices are attached to this "bus" with
8 * the standard PC ISA addresses.
9*/
87ecb68b
PB
10#include "hw.h"
11#include "mips.h"
12#include "pc.h"
13#include "isa.h"
14#include "net.h"
15#include "sysemu.h"
16#include "boards.h"
b305b5ba 17#include "flash.h"
3b3fb322 18#include "qemu-log.h"
bba831e8 19#include "mips-bios.h"
ec82026c 20#include "ide.h"
ca20cf32
BS
21#include "loader.h"
22#include "elf.h"
44cbbf18 23
c6ee607c 24#define PHYS_TO_VIRT(x) ((x) | ~(target_ulong)0x7fffffff)
6af0bf9c 25
5dc4b744 26#define VIRT_TO_PHYS_ADDEND (-((int64_t)(int32_t)0x80000000))
66a93e0f 27
e4bcb14c
TS
28#define MAX_IDE_BUS 2
29
58126404
PB
30static const int ide_iobase[2] = { 0x1f0, 0x170 };
31static const int ide_iobase2[2] = { 0x3f6, 0x376 };
32static const int ide_irq[2] = { 14, 15 };
33
e16fe40c 34static PITState *pit; /* PIT i8254 */
697584ab 35
1b66074b 36/* i8254 PIT is attached to the IRQ0 at PIC i8259 */
6af0bf9c 37
7df526e3
TS
38static struct _loaderparams {
39 int ram_size;
40 const char *kernel_filename;
41 const char *kernel_cmdline;
42 const char *initrd_filename;
43} loaderparams;
44
c227f099 45static void mips_qemu_writel (void *opaque, target_phys_addr_t addr,
6ae81775
TS
46 uint32_t val)
47{
48 if ((addr & 0xffff) == 0 && val == 42)
49 qemu_system_reset_request ();
50 else if ((addr & 0xffff) == 4 && val == 42)
51 qemu_system_shutdown_request ();
52}
53
c227f099 54static uint32_t mips_qemu_readl (void *opaque, target_phys_addr_t addr)
6ae81775
TS
55{
56 return 0;
57}
58
d60efc6b 59static CPUWriteMemoryFunc * const mips_qemu_write[] = {
6ae81775
TS
60 &mips_qemu_writel,
61 &mips_qemu_writel,
62 &mips_qemu_writel,
63};
64
d60efc6b 65static CPUReadMemoryFunc * const mips_qemu_read[] = {
6ae81775
TS
66 &mips_qemu_readl,
67 &mips_qemu_readl,
68 &mips_qemu_readl,
69};
70
71static int mips_qemu_iomemtype = 0;
72
7df526e3 73static void load_kernel (CPUState *env)
6ae81775 74{
74287114 75 int64_t entry, kernel_low, kernel_high;
6ae81775 76 long kernel_size, initrd_size;
c227f099 77 ram_addr_t initrd_offset;
d7585251 78 int ret;
ca20cf32 79 int big_endian;
6ae81775 80
ca20cf32
BS
81#ifdef TARGET_WORDS_BIGENDIAN
82 big_endian = 1;
83#else
84 big_endian = 0;
85#endif
7df526e3 86 kernel_size = load_elf(loaderparams.kernel_filename, VIRT_TO_PHYS_ADDEND,
b55266b5 87 (uint64_t *)&entry, (uint64_t *)&kernel_low,
ca20cf32 88 (uint64_t *)&kernel_high, big_endian, ELF_MACHINE, 1);
c570fd16
TS
89 if (kernel_size >= 0) {
90 if ((entry & ~0x7fffffffULL) == 0x80000000)
5dc4b744 91 entry = (int32_t)entry;
b5dc7732 92 env->active_tc.PC = entry;
c570fd16 93 } else {
9042c0e2 94 fprintf(stderr, "qemu: could not load kernel '%s'\n",
7df526e3 95 loaderparams.kernel_filename);
9042c0e2 96 exit(1);
6ae81775
TS
97 }
98
99 /* load initrd */
100 initrd_size = 0;
74287114 101 initrd_offset = 0;
7df526e3
TS
102 if (loaderparams.initrd_filename) {
103 initrd_size = get_image_size (loaderparams.initrd_filename);
74287114
TS
104 if (initrd_size > 0) {
105 initrd_offset = (kernel_high + ~TARGET_PAGE_MASK) & TARGET_PAGE_MASK;
106 if (initrd_offset + initrd_size > ram_size) {
107 fprintf(stderr,
108 "qemu: memory too small for initial ram disk '%s'\n",
7df526e3 109 loaderparams.initrd_filename);
74287114
TS
110 exit(1);
111 }
dcac9679
PB
112 initrd_size = load_image_targphys(loaderparams.initrd_filename,
113 initrd_offset,
114 ram_size - initrd_offset);
74287114 115 }
6ae81775
TS
116 if (initrd_size == (target_ulong) -1) {
117 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
7df526e3 118 loaderparams.initrd_filename);
6ae81775
TS
119 exit(1);
120 }
121 }
122
123 /* Store command line. */
124 if (initrd_size > 0) {
d7585251
PB
125 char buf[64];
126 ret = snprintf(buf, 64, "rd_start=0x" TARGET_FMT_lx " rd_size=%li ",
127 PHYS_TO_VIRT((uint32_t)initrd_offset),
128 initrd_size);
129 cpu_physical_memory_write((16 << 20) - 256, (void *)buf, 64);
130 } else {
131 ret = 0;
6ae81775 132 }
3c178e72 133 pstrcpy_targphys("cmdline", (16 << 20) - 256 + ret, 256,
d7585251 134 loaderparams.kernel_cmdline);
6ae81775 135
d7585251
PB
136 stl_phys((16 << 20) - 260, 0x12345678);
137 stl_phys((16 << 20) - 264, ram_size);
6ae81775
TS
138}
139
140static void main_cpu_reset(void *opaque)
141{
142 CPUState *env = opaque;
143 cpu_reset(env);
144
7df526e3
TS
145 if (loaderparams.kernel_filename)
146 load_kernel (env);
6ae81775 147}
66a93e0f 148
b305b5ba 149static const int sector_len = 32 * 1024;
70705261 150static
c227f099 151void mips_r4k_init (ram_addr_t ram_size,
3023f332 152 const char *boot_device,
6af0bf9c 153 const char *kernel_filename, const char *kernel_cmdline,
94fc95cd 154 const char *initrd_filename, const char *cpu_model)
6af0bf9c 155{
5cea8590 156 char *filename;
c227f099
AL
157 ram_addr_t ram_offset;
158 ram_addr_t bios_offset;
f7bcd4e3 159 int bios_size;
c68ea704 160 CPUState *env;
153a08db 161 RTCState *rtc_state;
58126404 162 int i;
d537cf6c 163 qemu_irq *i8259;
f455e98c 164 DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
751c6a17 165 DriveInfo *dinfo;
c68ea704 166
33d68b5f
TS
167 /* init CPUs */
168 if (cpu_model == NULL) {
60aa19ab 169#ifdef TARGET_MIPS64
33d68b5f
TS
170 cpu_model = "R4000";
171#else
1c32f43e 172 cpu_model = "24Kf";
33d68b5f
TS
173#endif
174 }
aaed909a
FB
175 env = cpu_init(cpu_model);
176 if (!env) {
177 fprintf(stderr, "Unable to find CPU definition\n");
178 exit(1);
179 }
a08d4367 180 qemu_register_reset(main_cpu_reset, env);
c68ea704 181
6af0bf9c 182 /* allocate RAM */
0ccff151
AJ
183 if (ram_size > (256 << 20)) {
184 fprintf(stderr,
185 "qemu: Too much memory for this machine: %d MB, maximum 256 MB\n",
186 ((unsigned int)ram_size / (1 << 20)));
187 exit(1);
188 }
dcac9679 189 ram_offset = qemu_ram_alloc(ram_size);
dcac9679
PB
190
191 cpu_register_physical_memory(0, ram_size, ram_offset | IO_MEM_RAM);
66a93e0f 192
6ae81775 193 if (!mips_qemu_iomemtype) {
1eed09cb 194 mips_qemu_iomemtype = cpu_register_io_memory(mips_qemu_read,
33d68b5f 195 mips_qemu_write, NULL);
6ae81775
TS
196 }
197 cpu_register_physical_memory(0x1fbf0000, 0x10000, mips_qemu_iomemtype);
198
66a93e0f
FB
199 /* Try to load a BIOS image. If this fails, we continue regardless,
200 but initialize the hardware ourselves. When a kernel gets
201 preloaded we also initialize the hardware, since the BIOS wasn't
202 run. */
1192dad8
JM
203 if (bios_name == NULL)
204 bios_name = BIOS_FILENAME;
5cea8590
PB
205 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
206 if (filename) {
207 bios_size = get_image_size(filename);
208 } else {
209 bios_size = -1;
210 }
2909b29a 211 if ((bios_size > 0) && (bios_size <= BIOS_SIZE)) {
dcac9679
PB
212 bios_offset = qemu_ram_alloc(BIOS_SIZE);
213 cpu_register_physical_memory(0x1fc00000, BIOS_SIZE,
214 bios_offset | IO_MEM_ROM);
215
5cea8590 216 load_image_targphys(filename, 0x1fc00000, BIOS_SIZE);
751c6a17 217 } else if ((dinfo = drive_get(IF_PFLASH, 0, 0)) != NULL) {
b305b5ba 218 uint32_t mips_rom = 0x00400000;
dcac9679
PB
219 bios_offset = qemu_ram_alloc(mips_rom);
220 if (!pflash_cfi01_register(0x1fc00000, bios_offset,
751c6a17 221 dinfo->bdrv, sector_len, mips_rom / sector_len,
b305b5ba
TS
222 4, 0, 0, 0, 0)) {
223 fprintf(stderr, "qemu: Error registering flash memory.\n");
224 }
225 }
226 else {
66a93e0f
FB
227 /* not fatal */
228 fprintf(stderr, "qemu: Warning, could not load MIPS bios '%s'\n",
5cea8590
PB
229 bios_name);
230 }
231 if (filename) {
232 qemu_free(filename);
6af0bf9c 233 }
66a93e0f 234
66a93e0f 235 if (kernel_filename) {
7df526e3
TS
236 loaderparams.ram_size = ram_size;
237 loaderparams.kernel_filename = kernel_filename;
238 loaderparams.kernel_cmdline = kernel_cmdline;
239 loaderparams.initrd_filename = initrd_filename;
240 load_kernel (env);
6af0bf9c 241 }
6af0bf9c 242
e16fe40c 243 /* Init CPU internal devices */
d537cf6c 244 cpu_mips_irq_init_cpu(env);
c68ea704 245 cpu_mips_clock_init(env);
6af0bf9c 246
d537cf6c
PB
247 /* The PIC is attached to the MIPS CPU INT0 pin */
248 i8259 = i8259_init(env->irq[2]);
11d23c35
GH
249 isa_bus_new(NULL);
250 isa_bus_irqs(i8259);
d537cf6c 251
32e0c826 252 rtc_state = rtc_init(2000);
afdfa781 253
0699b548 254 /* Register 64 KB of ISA IO space at 0x14000000 */
aef445bd 255 isa_mmio_init(0x14000000, 0x00010000);
0699b548
FB
256 isa_mem_base = 0x10000000;
257
d537cf6c 258 pit = pit_init(0x40, i8259[0]);
afdfa781 259
eddbd288
TS
260 for(i = 0; i < MAX_SERIAL_PORTS; i++) {
261 if (serial_hds[i]) {
ac0be998 262 serial_isa_init(i, serial_hds[i]);
eddbd288
TS
263 }
264 }
265
fbe1b595 266 isa_vga_init();
9827e95c 267
0ae18cee 268 if (nd_table[0].vlan)
9453c5bc 269 isa_ne2000_init(0x300, 9, &nd_table[0]);
58126404 270
e4bcb14c
TS
271 if (drive_get_max_bus(IF_IDE) >= MAX_IDE_BUS) {
272 fprintf(stderr, "qemu: too many IDE bus\n");
273 exit(1);
274 }
275
276 for(i = 0; i < MAX_IDE_BUS * MAX_IDE_DEVS; i++) {
f455e98c 277 hd[i] = drive_get(IF_IDE, i / MAX_IDE_DEVS, i % MAX_IDE_DEVS);
e4bcb14c
TS
278 }
279
280 for(i = 0; i < MAX_IDE_BUS; i++)
dea21e97 281 isa_ide_init(ide_iobase[i], ide_iobase2[i], ide_irq[i],
e4bcb14c
TS
282 hd[MAX_IDE_DEVS * i],
283 hd[MAX_IDE_DEVS * i + 1]);
70705261 284
11d23c35 285 isa_create_simple("i8042");
6af0bf9c
FB
286}
287
f80f9ec9 288static QEMUMachine mips_machine = {
eec2743e
TS
289 .name = "mips",
290 .desc = "mips r4k platform",
291 .init = mips_r4k_init,
6af0bf9c 292};
f80f9ec9
AL
293
294static void mips_machine_init(void)
295{
296 qemu_register_machine(&mips_machine);
297}
298
299machine_init(mips_machine_init);