]> git.proxmox.com Git - qemu.git/blame - hw/mips_r4k.c
Merge remote branch 'qemu-kvm/uq/master' into staging
[qemu.git] / hw / mips_r4k.c
CommitLineData
e16fe40c
TS
1/*
2 * QEMU/MIPS pseudo-board
3 *
4 * emulates a simple machine with ISA-like bus.
5 * ISA IO space mapped to the 0x14000000 (PHYS) and
6 * ISA memory at the 0x10000000 (PHYS, 16Mb in size).
7 * All peripherial devices are attached to this "bus" with
8 * the standard PC ISA addresses.
9*/
87ecb68b
PB
10#include "hw.h"
11#include "mips.h"
b970ea8f 12#include "mips_cpudevs.h"
87ecb68b
PB
13#include "pc.h"
14#include "isa.h"
15#include "net.h"
16#include "sysemu.h"
17#include "boards.h"
b305b5ba 18#include "flash.h"
3b3fb322 19#include "qemu-log.h"
bba831e8 20#include "mips-bios.h"
ec82026c 21#include "ide.h"
ca20cf32
BS
22#include "loader.h"
23#include "elf.h"
1d914fa0 24#include "mc146818rtc.h"
44cbbf18 25
e4bcb14c
TS
26#define MAX_IDE_BUS 2
27
58126404
PB
28static const int ide_iobase[2] = { 0x1f0, 0x170 };
29static const int ide_iobase2[2] = { 0x3f6, 0x376 };
30static const int ide_irq[2] = { 14, 15 };
31
e16fe40c 32static PITState *pit; /* PIT i8254 */
697584ab 33
1b66074b 34/* i8254 PIT is attached to the IRQ0 at PIC i8259 */
6af0bf9c 35
7df526e3
TS
36static struct _loaderparams {
37 int ram_size;
38 const char *kernel_filename;
39 const char *kernel_cmdline;
40 const char *initrd_filename;
41} loaderparams;
42
c227f099 43static void mips_qemu_writel (void *opaque, target_phys_addr_t addr,
6ae81775
TS
44 uint32_t val)
45{
46 if ((addr & 0xffff) == 0 && val == 42)
47 qemu_system_reset_request ();
48 else if ((addr & 0xffff) == 4 && val == 42)
49 qemu_system_shutdown_request ();
50}
51
c227f099 52static uint32_t mips_qemu_readl (void *opaque, target_phys_addr_t addr)
6ae81775
TS
53{
54 return 0;
55}
56
d60efc6b 57static CPUWriteMemoryFunc * const mips_qemu_write[] = {
6ae81775
TS
58 &mips_qemu_writel,
59 &mips_qemu_writel,
60 &mips_qemu_writel,
61};
62
d60efc6b 63static CPUReadMemoryFunc * const mips_qemu_read[] = {
6ae81775
TS
64 &mips_qemu_readl,
65 &mips_qemu_readl,
66 &mips_qemu_readl,
67};
68
69static int mips_qemu_iomemtype = 0;
70
e16ad5b0
AJ
71typedef struct ResetData {
72 CPUState *env;
73 uint64_t vector;
74} ResetData;
75
76static int64_t load_kernel(void)
6ae81775 77{
409dbce5 78 int64_t entry, kernel_high;
e90e795e 79 long kernel_size, initrd_size, params_size;
c227f099 80 ram_addr_t initrd_offset;
e90e795e 81 uint32_t *params_buf;
ca20cf32 82 int big_endian;
6ae81775 83
ca20cf32
BS
84#ifdef TARGET_WORDS_BIGENDIAN
85 big_endian = 1;
86#else
87 big_endian = 0;
88#endif
409dbce5
AJ
89 kernel_size = load_elf(loaderparams.kernel_filename, cpu_mips_kseg0_to_phys,
90 NULL, (uint64_t *)&entry, NULL,
91 (uint64_t *)&kernel_high, big_endian,
92 ELF_MACHINE, 1);
c570fd16
TS
93 if (kernel_size >= 0) {
94 if ((entry & ~0x7fffffffULL) == 0x80000000)
5dc4b744 95 entry = (int32_t)entry;
c570fd16 96 } else {
9042c0e2 97 fprintf(stderr, "qemu: could not load kernel '%s'\n",
7df526e3 98 loaderparams.kernel_filename);
9042c0e2 99 exit(1);
6ae81775
TS
100 }
101
102 /* load initrd */
103 initrd_size = 0;
74287114 104 initrd_offset = 0;
7df526e3
TS
105 if (loaderparams.initrd_filename) {
106 initrd_size = get_image_size (loaderparams.initrd_filename);
74287114
TS
107 if (initrd_size > 0) {
108 initrd_offset = (kernel_high + ~TARGET_PAGE_MASK) & TARGET_PAGE_MASK;
109 if (initrd_offset + initrd_size > ram_size) {
110 fprintf(stderr,
111 "qemu: memory too small for initial ram disk '%s'\n",
7df526e3 112 loaderparams.initrd_filename);
74287114
TS
113 exit(1);
114 }
dcac9679
PB
115 initrd_size = load_image_targphys(loaderparams.initrd_filename,
116 initrd_offset,
117 ram_size - initrd_offset);
74287114 118 }
6ae81775
TS
119 if (initrd_size == (target_ulong) -1) {
120 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
7df526e3 121 loaderparams.initrd_filename);
6ae81775
TS
122 exit(1);
123 }
124 }
125
126 /* Store command line. */
e90e795e
AJ
127 params_size = 264;
128 params_buf = qemu_malloc(params_size);
129
130 params_buf[0] = tswap32(ram_size);
131 params_buf[1] = tswap32(0x12345678);
132
6ae81775 133 if (initrd_size > 0) {
409dbce5
AJ
134 snprintf((char *)params_buf + 8, 256, "rd_start=0x%" PRIx64 " rd_size=%li %s",
135 cpu_mips_phys_to_kseg0(NULL, initrd_offset),
e90e795e 136 initrd_size, loaderparams.kernel_cmdline);
d7585251 137 } else {
e90e795e 138 snprintf((char *)params_buf + 8, 256, "%s", loaderparams.kernel_cmdline);
6ae81775
TS
139 }
140
e90e795e
AJ
141 rom_add_blob_fixed("params", params_buf, params_size,
142 (16 << 20) - 264);
143
e16ad5b0 144 return entry;
6ae81775
TS
145}
146
147static void main_cpu_reset(void *opaque)
148{
e16ad5b0
AJ
149 ResetData *s = (ResetData *)opaque;
150 CPUState *env = s->env;
6ae81775 151
e16ad5b0
AJ
152 cpu_reset(env);
153 env->active_tc.PC = s->vector;
6ae81775 154}
66a93e0f 155
b305b5ba 156static const int sector_len = 32 * 1024;
70705261 157static
c227f099 158void mips_r4k_init (ram_addr_t ram_size,
3023f332 159 const char *boot_device,
6af0bf9c 160 const char *kernel_filename, const char *kernel_cmdline,
94fc95cd 161 const char *initrd_filename, const char *cpu_model)
6af0bf9c 162{
5cea8590 163 char *filename;
c227f099
AL
164 ram_addr_t ram_offset;
165 ram_addr_t bios_offset;
f7bcd4e3 166 int bios_size;
c68ea704 167 CPUState *env;
e16ad5b0 168 ResetData *reset_info;
1d914fa0 169 ISADevice *rtc_state;
58126404 170 int i;
d537cf6c 171 qemu_irq *i8259;
f455e98c 172 DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
751c6a17 173 DriveInfo *dinfo;
3d08ff69 174 int be;
c68ea704 175
33d68b5f
TS
176 /* init CPUs */
177 if (cpu_model == NULL) {
60aa19ab 178#ifdef TARGET_MIPS64
33d68b5f
TS
179 cpu_model = "R4000";
180#else
1c32f43e 181 cpu_model = "24Kf";
33d68b5f
TS
182#endif
183 }
aaed909a
FB
184 env = cpu_init(cpu_model);
185 if (!env) {
186 fprintf(stderr, "Unable to find CPU definition\n");
187 exit(1);
188 }
e16ad5b0
AJ
189 reset_info = qemu_mallocz(sizeof(ResetData));
190 reset_info->env = env;
191 reset_info->vector = env->active_tc.PC;
192 qemu_register_reset(main_cpu_reset, reset_info);
c68ea704 193
6af0bf9c 194 /* allocate RAM */
0ccff151
AJ
195 if (ram_size > (256 << 20)) {
196 fprintf(stderr,
197 "qemu: Too much memory for this machine: %d MB, maximum 256 MB\n",
198 ((unsigned int)ram_size / (1 << 20)));
199 exit(1);
200 }
1724f049 201 ram_offset = qemu_ram_alloc(NULL, "mips_r4k.ram", ram_size);
dcac9679
PB
202
203 cpu_register_physical_memory(0, ram_size, ram_offset | IO_MEM_RAM);
66a93e0f 204
6ae81775 205 if (!mips_qemu_iomemtype) {
1eed09cb 206 mips_qemu_iomemtype = cpu_register_io_memory(mips_qemu_read,
33d68b5f 207 mips_qemu_write, NULL);
6ae81775
TS
208 }
209 cpu_register_physical_memory(0x1fbf0000, 0x10000, mips_qemu_iomemtype);
210
66a93e0f
FB
211 /* Try to load a BIOS image. If this fails, we continue regardless,
212 but initialize the hardware ourselves. When a kernel gets
213 preloaded we also initialize the hardware, since the BIOS wasn't
214 run. */
1192dad8
JM
215 if (bios_name == NULL)
216 bios_name = BIOS_FILENAME;
5cea8590
PB
217 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
218 if (filename) {
219 bios_size = get_image_size(filename);
220 } else {
221 bios_size = -1;
222 }
3d08ff69
BS
223#ifdef TARGET_WORDS_BIGENDIAN
224 be = 1;
225#else
226 be = 0;
227#endif
2909b29a 228 if ((bios_size > 0) && (bios_size <= BIOS_SIZE)) {
1724f049 229 bios_offset = qemu_ram_alloc(NULL, "mips_r4k.bios", BIOS_SIZE);
dcac9679
PB
230 cpu_register_physical_memory(0x1fc00000, BIOS_SIZE,
231 bios_offset | IO_MEM_ROM);
232
5cea8590 233 load_image_targphys(filename, 0x1fc00000, BIOS_SIZE);
751c6a17 234 } else if ((dinfo = drive_get(IF_PFLASH, 0, 0)) != NULL) {
b305b5ba 235 uint32_t mips_rom = 0x00400000;
1724f049 236 bios_offset = qemu_ram_alloc(NULL, "mips_r4k.bios", mips_rom);
dcac9679 237 if (!pflash_cfi01_register(0x1fc00000, bios_offset,
3d08ff69
BS
238 dinfo->bdrv, sector_len,
239 mips_rom / sector_len,
240 4, 0, 0, 0, 0, be)) {
b305b5ba
TS
241 fprintf(stderr, "qemu: Error registering flash memory.\n");
242 }
243 }
244 else {
66a93e0f
FB
245 /* not fatal */
246 fprintf(stderr, "qemu: Warning, could not load MIPS bios '%s'\n",
5cea8590
PB
247 bios_name);
248 }
249 if (filename) {
250 qemu_free(filename);
6af0bf9c 251 }
66a93e0f 252
66a93e0f 253 if (kernel_filename) {
7df526e3
TS
254 loaderparams.ram_size = ram_size;
255 loaderparams.kernel_filename = kernel_filename;
256 loaderparams.kernel_cmdline = kernel_cmdline;
257 loaderparams.initrd_filename = initrd_filename;
e16ad5b0 258 reset_info->vector = load_kernel();
6af0bf9c 259 }
6af0bf9c 260
e16fe40c 261 /* Init CPU internal devices */
d537cf6c 262 cpu_mips_irq_init_cpu(env);
c68ea704 263 cpu_mips_clock_init(env);
6af0bf9c 264
d537cf6c
PB
265 /* The PIC is attached to the MIPS CPU INT0 pin */
266 i8259 = i8259_init(env->irq[2]);
11d23c35
GH
267 isa_bus_new(NULL);
268 isa_bus_irqs(i8259);
d537cf6c 269
7d932dfd 270 rtc_state = rtc_init(2000, NULL);
afdfa781 271
0699b548 272 /* Register 64 KB of ISA IO space at 0x14000000 */
84108e12
BS
273#ifdef TARGET_WORDS_BIGENDIAN
274 isa_mmio_init(0x14000000, 0x00010000, 1);
275#else
276 isa_mmio_init(0x14000000, 0x00010000, 0);
277#endif
0699b548
FB
278 isa_mem_base = 0x10000000;
279
d537cf6c 280 pit = pit_init(0x40, i8259[0]);
afdfa781 281
eddbd288
TS
282 for(i = 0; i < MAX_SERIAL_PORTS; i++) {
283 if (serial_hds[i]) {
ac0be998 284 serial_isa_init(i, serial_hds[i]);
eddbd288
TS
285 }
286 }
287
fbe1b595 288 isa_vga_init();
9827e95c 289
0ae18cee 290 if (nd_table[0].vlan)
9453c5bc 291 isa_ne2000_init(0x300, 9, &nd_table[0]);
58126404 292
e4bcb14c
TS
293 if (drive_get_max_bus(IF_IDE) >= MAX_IDE_BUS) {
294 fprintf(stderr, "qemu: too many IDE bus\n");
295 exit(1);
296 }
297
298 for(i = 0; i < MAX_IDE_BUS * MAX_IDE_DEVS; i++) {
f455e98c 299 hd[i] = drive_get(IF_IDE, i / MAX_IDE_DEVS, i % MAX_IDE_DEVS);
e4bcb14c
TS
300 }
301
302 for(i = 0; i < MAX_IDE_BUS; i++)
dea21e97 303 isa_ide_init(ide_iobase[i], ide_iobase2[i], ide_irq[i],
e4bcb14c
TS
304 hd[MAX_IDE_DEVS * i],
305 hd[MAX_IDE_DEVS * i + 1]);
70705261 306
11d23c35 307 isa_create_simple("i8042");
6af0bf9c
FB
308}
309
f80f9ec9 310static QEMUMachine mips_machine = {
eec2743e
TS
311 .name = "mips",
312 .desc = "mips r4k platform",
313 .init = mips_r4k_init,
6af0bf9c 314};
f80f9ec9
AL
315
316static void mips_machine_init(void)
317{
318 qemu_register_machine(&mips_machine);
319}
320
321machine_init(mips_machine_init);