]> git.proxmox.com Git - qemu.git/blame - hw/nand.c
virtio-blk: cleanup: init and exit functions.
[qemu.git] / hw / nand.c
CommitLineData
3e3d5815
AZ
1/*
2 * Flash NAND memory emulation. Based on "16M x 8 Bit NAND Flash
3 * Memory" datasheet for the KM29U128AT / K9F2808U0A chips from
4 * Samsung Electronic.
5 *
6 * Copyright (c) 2006 Openedhand Ltd.
7 * Written by Andrzej Zaborowski <balrog@zabor.org>
8 *
d5f2fd58
JR
9 * Support for additional features based on "MT29F2G16ABCWP 2Gx16"
10 * datasheet from Micron Technology and "NAND02G-B2C" datasheet
11 * from ST Microelectronics.
12 *
3e3d5815 13 * This code is licensed under the GNU GPL v2.
6b620ca3
PB
14 *
15 * Contributions after 2012-01-13 are licensed under the terms of the
16 * GNU GPL, version 2 or (at your option) any later version.
3e3d5815
AZ
17 */
18
19#ifndef NAND_IO
20
83c9f4ca
PB
21# include "hw/hw.h"
22# include "hw/flash.h"
9c17d615 23# include "sysemu/blockdev.h"
83c9f4ca 24# include "hw/sysbus.h"
1de7afc9 25#include "qemu/error-report.h"
3e3d5815
AZ
26
27# define NAND_CMD_READ0 0x00
28# define NAND_CMD_READ1 0x01
29# define NAND_CMD_READ2 0x50
30# define NAND_CMD_LPREAD2 0x30
31# define NAND_CMD_NOSERIALREAD2 0x35
32# define NAND_CMD_RANDOMREAD1 0x05
33# define NAND_CMD_RANDOMREAD2 0xe0
34# define NAND_CMD_READID 0x90
35# define NAND_CMD_RESET 0xff
36# define NAND_CMD_PAGEPROGRAM1 0x80
37# define NAND_CMD_PAGEPROGRAM2 0x10
38# define NAND_CMD_CACHEPROGRAM2 0x15
39# define NAND_CMD_BLOCKERASE1 0x60
40# define NAND_CMD_BLOCKERASE2 0xd0
41# define NAND_CMD_READSTATUS 0x70
42# define NAND_CMD_COPYBACKPRG1 0x85
43
44# define NAND_IOSTATUS_ERROR (1 << 0)
45# define NAND_IOSTATUS_PLANE0 (1 << 1)
46# define NAND_IOSTATUS_PLANE1 (1 << 2)
47# define NAND_IOSTATUS_PLANE2 (1 << 3)
48# define NAND_IOSTATUS_PLANE3 (1 << 4)
0bc472a9 49# define NAND_IOSTATUS_READY (1 << 6)
3e3d5815
AZ
50# define NAND_IOSTATUS_UNPROTCT (1 << 7)
51
52# define MAX_PAGE 0x800
53# define MAX_OOB 0x40
54
d4220389 55typedef struct NANDFlashState NANDFlashState;
bc24a225 56struct NANDFlashState {
d4220389 57 SysBusDevice busdev;
3e3d5815 58 uint8_t manf_id, chip_id;
48197dfa 59 uint8_t buswidth; /* in BYTES */
3e3d5815
AZ
60 int size, pages;
61 int page_shift, oob_shift, erase_shift, addr_shift;
62 uint8_t *storage;
63 BlockDriverState *bdrv;
64 int mem_oob;
65
51db57f7 66 uint8_t cle, ale, ce, wp, gnd;
3e3d5815
AZ
67
68 uint8_t io[MAX_PAGE + MAX_OOB + 0x400];
69 uint8_t *ioaddr;
70 int iolen;
71
d5f2fd58
JR
72 uint32_t cmd;
73 uint64_t addr;
3e3d5815
AZ
74 int addrlen;
75 int status;
76 int offset;
77
bc24a225
PB
78 void (*blk_write)(NANDFlashState *s);
79 void (*blk_erase)(NANDFlashState *s);
d5f2fd58 80 void (*blk_load)(NANDFlashState *s, uint64_t addr, int offset);
7b9a3d86
JQ
81
82 uint32_t ioaddr_vmstate;
3e3d5815
AZ
83};
84
89f640bc
PM
85static void mem_and(uint8_t *dest, const uint8_t *src, size_t n)
86{
87 /* Like memcpy() but we logical-AND the data into the destination */
88 int i;
89 for (i = 0; i < n; i++) {
90 dest[i] &= src[i];
91 }
92}
93
3e3d5815
AZ
94# define NAND_NO_AUTOINCR 0x00000001
95# define NAND_BUSWIDTH_16 0x00000002
96# define NAND_NO_PADDING 0x00000004
97# define NAND_CACHEPRG 0x00000008
98# define NAND_COPYBACK 0x00000010
99# define NAND_IS_AND 0x00000020
100# define NAND_4PAGE_ARRAY 0x00000040
101# define NAND_NO_READRDY 0x00000100
102# define NAND_SAMSUNG_LP (NAND_NO_PADDING | NAND_COPYBACK)
103
104# define NAND_IO
105
106# define PAGE(addr) ((addr) >> ADDR_SHIFT)
107# define PAGE_START(page) (PAGE(page) * (PAGE_SIZE + OOB_SIZE))
108# define PAGE_MASK ((1 << ADDR_SHIFT) - 1)
109# define OOB_SHIFT (PAGE_SHIFT - 5)
110# define OOB_SIZE (1 << OOB_SHIFT)
111# define SECTOR(addr) ((addr) >> (9 + ADDR_SHIFT - PAGE_SHIFT))
112# define SECTOR_OFFSET(addr) ((addr) & ((511 >> PAGE_SHIFT) << 8))
113
114# define PAGE_SIZE 256
115# define PAGE_SHIFT 8
116# define PAGE_SECTORS 1
117# define ADDR_SHIFT 8
118# include "nand.c"
119# define PAGE_SIZE 512
120# define PAGE_SHIFT 9
121# define PAGE_SECTORS 1
122# define ADDR_SHIFT 8
123# include "nand.c"
124# define PAGE_SIZE 2048
125# define PAGE_SHIFT 11
126# define PAGE_SECTORS 4
127# define ADDR_SHIFT 16
128# include "nand.c"
129
130/* Information based on Linux drivers/mtd/nand/nand_ids.c */
bc24a225 131static const struct {
3e3d5815
AZ
132 int size;
133 int width;
134 int page_shift;
135 int erase_shift;
136 uint32_t options;
137} nand_flash_ids[0x100] = {
138 [0 ... 0xff] = { 0 },
139
140 [0x6e] = { 1, 8, 8, 4, 0 },
141 [0x64] = { 2, 8, 8, 4, 0 },
142 [0x6b] = { 4, 8, 9, 4, 0 },
143 [0xe8] = { 1, 8, 8, 4, 0 },
144 [0xec] = { 1, 8, 8, 4, 0 },
145 [0xea] = { 2, 8, 8, 4, 0 },
146 [0xd5] = { 4, 8, 9, 4, 0 },
147 [0xe3] = { 4, 8, 9, 4, 0 },
148 [0xe5] = { 4, 8, 9, 4, 0 },
149 [0xd6] = { 8, 8, 9, 4, 0 },
150
151 [0x39] = { 8, 8, 9, 4, 0 },
152 [0xe6] = { 8, 8, 9, 4, 0 },
153 [0x49] = { 8, 16, 9, 4, NAND_BUSWIDTH_16 },
154 [0x59] = { 8, 16, 9, 4, NAND_BUSWIDTH_16 },
155
156 [0x33] = { 16, 8, 9, 5, 0 },
157 [0x73] = { 16, 8, 9, 5, 0 },
158 [0x43] = { 16, 16, 9, 5, NAND_BUSWIDTH_16 },
159 [0x53] = { 16, 16, 9, 5, NAND_BUSWIDTH_16 },
160
161 [0x35] = { 32, 8, 9, 5, 0 },
162 [0x75] = { 32, 8, 9, 5, 0 },
163 [0x45] = { 32, 16, 9, 5, NAND_BUSWIDTH_16 },
164 [0x55] = { 32, 16, 9, 5, NAND_BUSWIDTH_16 },
165
166 [0x36] = { 64, 8, 9, 5, 0 },
167 [0x76] = { 64, 8, 9, 5, 0 },
168 [0x46] = { 64, 16, 9, 5, NAND_BUSWIDTH_16 },
169 [0x56] = { 64, 16, 9, 5, NAND_BUSWIDTH_16 },
170
171 [0x78] = { 128, 8, 9, 5, 0 },
172 [0x39] = { 128, 8, 9, 5, 0 },
173 [0x79] = { 128, 8, 9, 5, 0 },
174 [0x72] = { 128, 16, 9, 5, NAND_BUSWIDTH_16 },
175 [0x49] = { 128, 16, 9, 5, NAND_BUSWIDTH_16 },
176 [0x74] = { 128, 16, 9, 5, NAND_BUSWIDTH_16 },
177 [0x59] = { 128, 16, 9, 5, NAND_BUSWIDTH_16 },
178
179 [0x71] = { 256, 8, 9, 5, 0 },
180
181 /*
182 * These are the new chips with large page size. The pagesize and the
183 * erasesize is determined from the extended id bytes
184 */
185# define LP_OPTIONS (NAND_SAMSUNG_LP | NAND_NO_READRDY | NAND_NO_AUTOINCR)
186# define LP_OPTIONS16 (LP_OPTIONS | NAND_BUSWIDTH_16)
187
188 /* 512 Megabit */
189 [0xa2] = { 64, 8, 0, 0, LP_OPTIONS },
190 [0xf2] = { 64, 8, 0, 0, LP_OPTIONS },
191 [0xb2] = { 64, 16, 0, 0, LP_OPTIONS16 },
192 [0xc2] = { 64, 16, 0, 0, LP_OPTIONS16 },
193
194 /* 1 Gigabit */
195 [0xa1] = { 128, 8, 0, 0, LP_OPTIONS },
196 [0xf1] = { 128, 8, 0, 0, LP_OPTIONS },
197 [0xb1] = { 128, 16, 0, 0, LP_OPTIONS16 },
198 [0xc1] = { 128, 16, 0, 0, LP_OPTIONS16 },
199
200 /* 2 Gigabit */
201 [0xaa] = { 256, 8, 0, 0, LP_OPTIONS },
202 [0xda] = { 256, 8, 0, 0, LP_OPTIONS },
203 [0xba] = { 256, 16, 0, 0, LP_OPTIONS16 },
204 [0xca] = { 256, 16, 0, 0, LP_OPTIONS16 },
205
206 /* 4 Gigabit */
207 [0xac] = { 512, 8, 0, 0, LP_OPTIONS },
208 [0xdc] = { 512, 8, 0, 0, LP_OPTIONS },
209 [0xbc] = { 512, 16, 0, 0, LP_OPTIONS16 },
210 [0xcc] = { 512, 16, 0, 0, LP_OPTIONS16 },
211
212 /* 8 Gigabit */
213 [0xa3] = { 1024, 8, 0, 0, LP_OPTIONS },
214 [0xd3] = { 1024, 8, 0, 0, LP_OPTIONS },
215 [0xb3] = { 1024, 16, 0, 0, LP_OPTIONS16 },
216 [0xc3] = { 1024, 16, 0, 0, LP_OPTIONS16 },
217
218 /* 16 Gigabit */
219 [0xa5] = { 2048, 8, 0, 0, LP_OPTIONS },
220 [0xd5] = { 2048, 8, 0, 0, LP_OPTIONS },
221 [0xb5] = { 2048, 16, 0, 0, LP_OPTIONS16 },
222 [0xc5] = { 2048, 16, 0, 0, LP_OPTIONS16 },
223};
224
d4220389 225static void nand_reset(DeviceState *dev)
3e3d5815 226{
1356b98d 227 NANDFlashState *s = FROM_SYSBUS(NANDFlashState, SYS_BUS_DEVICE(dev));
3e3d5815
AZ
228 s->cmd = NAND_CMD_READ0;
229 s->addr = 0;
230 s->addrlen = 0;
231 s->iolen = 0;
232 s->offset = 0;
233 s->status &= NAND_IOSTATUS_UNPROTCT;
0bc472a9 234 s->status |= NAND_IOSTATUS_READY;
3e3d5815
AZ
235}
236
48197dfa
JR
237static inline void nand_pushio_byte(NANDFlashState *s, uint8_t value)
238{
239 s->ioaddr[s->iolen++] = value;
240 for (value = s->buswidth; --value;) {
241 s->ioaddr[s->iolen++] = 0;
242 }
243}
244
bc24a225 245static void nand_command(NANDFlashState *s)
3e3d5815 246{
fccd2613 247 unsigned int offset;
3e3d5815
AZ
248 switch (s->cmd) {
249 case NAND_CMD_READ0:
250 s->iolen = 0;
251 break;
252
253 case NAND_CMD_READID:
3e3d5815 254 s->ioaddr = s->io;
48197dfa
JR
255 s->iolen = 0;
256 nand_pushio_byte(s, s->manf_id);
257 nand_pushio_byte(s, s->chip_id);
258 nand_pushio_byte(s, 'Q'); /* Don't-care byte (often 0xa5) */
259 if (nand_flash_ids[s->chip_id].options & NAND_SAMSUNG_LP) {
260 /* Page Size, Block Size, Spare Size; bit 6 indicates
261 * 8 vs 16 bit width NAND.
262 */
263 nand_pushio_byte(s, (s->buswidth == 2) ? 0x55 : 0x15);
264 } else {
265 nand_pushio_byte(s, 0xc0); /* Multi-plane */
266 }
3e3d5815
AZ
267 break;
268
269 case NAND_CMD_RANDOMREAD2:
270 case NAND_CMD_NOSERIALREAD2:
271 if (!(nand_flash_ids[s->chip_id].options & NAND_SAMSUNG_LP))
272 break;
fccd2613
EI
273 offset = s->addr & ((1 << s->addr_shift) - 1);
274 s->blk_load(s, s->addr, offset);
275 if (s->gnd)
276 s->iolen = (1 << s->page_shift) - offset;
277 else
278 s->iolen = (1 << s->page_shift) + (1 << s->oob_shift) - offset;
3e3d5815
AZ
279 break;
280
281 case NAND_CMD_RESET:
d4220389 282 nand_reset(&s->busdev.qdev);
3e3d5815
AZ
283 break;
284
285 case NAND_CMD_PAGEPROGRAM1:
286 s->ioaddr = s->io;
287 s->iolen = 0;
288 break;
289
290 case NAND_CMD_PAGEPROGRAM2:
291 if (s->wp) {
292 s->blk_write(s);
293 }
294 break;
295
296 case NAND_CMD_BLOCKERASE1:
297 break;
298
299 case NAND_CMD_BLOCKERASE2:
300 if (nand_flash_ids[s->chip_id].options & NAND_SAMSUNG_LP)
301 s->addr <<= 16;
302 else
303 s->addr <<= 8;
304
305 if (s->wp) {
306 s->blk_erase(s);
307 }
308 break;
309
310 case NAND_CMD_READSTATUS:
3e3d5815 311 s->ioaddr = s->io;
48197dfa
JR
312 s->iolen = 0;
313 nand_pushio_byte(s, s->status);
3e3d5815
AZ
314 break;
315
316 default:
317 printf("%s: Unknown NAND command 0x%02x\n", __FUNCTION__, s->cmd);
318 }
319}
320
7b9a3d86 321static void nand_pre_save(void *opaque)
aa941b94 322{
7b9a3d86
JQ
323 NANDFlashState *s = opaque;
324
325 s->ioaddr_vmstate = s->ioaddr - s->io;
aa941b94
AZ
326}
327
7b9a3d86 328static int nand_post_load(void *opaque, int version_id)
aa941b94 329{
7b9a3d86
JQ
330 NANDFlashState *s = opaque;
331
332 if (s->ioaddr_vmstate > sizeof(s->io)) {
aa941b94 333 return -EINVAL;
7b9a3d86
JQ
334 }
335 s->ioaddr = s->io + s->ioaddr_vmstate;
aa941b94 336
aa941b94
AZ
337 return 0;
338}
339
7b9a3d86
JQ
340static const VMStateDescription vmstate_nand = {
341 .name = "nand",
ac2466cd
AZ
342 .version_id = 1,
343 .minimum_version_id = 1,
344 .minimum_version_id_old = 1,
7b9a3d86
JQ
345 .pre_save = nand_pre_save,
346 .post_load = nand_post_load,
347 .fields = (VMStateField[]) {
348 VMSTATE_UINT8(cle, NANDFlashState),
349 VMSTATE_UINT8(ale, NANDFlashState),
350 VMSTATE_UINT8(ce, NANDFlashState),
351 VMSTATE_UINT8(wp, NANDFlashState),
352 VMSTATE_UINT8(gnd, NANDFlashState),
353 VMSTATE_BUFFER(io, NANDFlashState),
354 VMSTATE_UINT32(ioaddr_vmstate, NANDFlashState),
355 VMSTATE_INT32(iolen, NANDFlashState),
356 VMSTATE_UINT32(cmd, NANDFlashState),
d5f2fd58 357 VMSTATE_UINT64(addr, NANDFlashState),
7b9a3d86
JQ
358 VMSTATE_INT32(addrlen, NANDFlashState),
359 VMSTATE_INT32(status, NANDFlashState),
360 VMSTATE_INT32(offset, NANDFlashState),
361 /* XXX: do we want to save s->storage too? */
362 VMSTATE_END_OF_LIST()
363 }
364};
365
d4220389
JR
366static int nand_device_init(SysBusDevice *dev)
367{
368 int pagesize;
369 NANDFlashState *s = FROM_SYSBUS(NANDFlashState, dev);
370
371 s->buswidth = nand_flash_ids[s->chip_id].width >> 3;
372 s->size = nand_flash_ids[s->chip_id].size << 20;
373 if (nand_flash_ids[s->chip_id].options & NAND_SAMSUNG_LP) {
374 s->page_shift = 11;
375 s->erase_shift = 6;
376 } else {
377 s->page_shift = nand_flash_ids[s->chip_id].page_shift;
378 s->erase_shift = nand_flash_ids[s->chip_id].erase_shift;
379 }
380
381 switch (1 << s->page_shift) {
382 case 256:
383 nand_init_256(s);
384 break;
385 case 512:
386 nand_init_512(s);
387 break;
388 case 2048:
389 nand_init_2048(s);
390 break;
391 default:
3fc3abf7
JR
392 error_report("Unsupported NAND block size");
393 return -1;
d4220389
JR
394 }
395
396 pagesize = 1 << s->oob_shift;
397 s->mem_oob = 1;
3fc3abf7
JR
398 if (s->bdrv) {
399 if (bdrv_is_read_only(s->bdrv)) {
400 error_report("Can't use a read-only drive");
401 return -1;
402 }
403 if (bdrv_getlength(s->bdrv) >=
404 (s->pages << s->page_shift) + (s->pages << s->oob_shift)) {
405 pagesize = 0;
406 s->mem_oob = 0;
407 }
408 } else {
d4220389
JR
409 pagesize += 1 << s->page_shift;
410 }
411 if (pagesize) {
7267c094 412 s->storage = (uint8_t *) memset(g_malloc(s->pages * pagesize),
d4220389
JR
413 0xff, s->pages * pagesize);
414 }
415 /* Give s->ioaddr a sane value in case we save state before it is used. */
416 s->ioaddr = s->io;
417
418 return 0;
419}
420
999e12bb
AL
421static Property nand_properties[] = {
422 DEFINE_PROP_UINT8("manufacturer_id", NANDFlashState, manf_id, 0),
423 DEFINE_PROP_UINT8("chip_id", NANDFlashState, chip_id, 0),
424 DEFINE_PROP_DRIVE("drive", NANDFlashState, bdrv),
425 DEFINE_PROP_END_OF_LIST(),
426};
427
428static void nand_class_init(ObjectClass *klass, void *data)
429{
39bffca2 430 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
431 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
432
433 k->init = nand_device_init;
39bffca2
AL
434 dc->reset = nand_reset;
435 dc->vmsd = &vmstate_nand;
436 dc->props = nand_properties;
999e12bb
AL
437}
438
8c43a6f0 439static const TypeInfo nand_info = {
39bffca2
AL
440 .name = "nand",
441 .parent = TYPE_SYS_BUS_DEVICE,
442 .instance_size = sizeof(NANDFlashState),
443 .class_init = nand_class_init,
d4220389
JR
444};
445
83f7d43a 446static void nand_register_types(void)
d4220389 447{
39bffca2 448 type_register_static(&nand_info);
d4220389
JR
449}
450
3e3d5815
AZ
451/*
452 * Chip inputs are CLE, ALE, CE, WP, GND and eight I/O pins. Chip
453 * outputs are R/B and eight I/O pins.
454 *
455 * CE, WP and R/B are active low.
456 */
d4220389 457void nand_setpins(DeviceState *dev, uint8_t cle, uint8_t ale,
51db57f7 458 uint8_t ce, uint8_t wp, uint8_t gnd)
3e3d5815 459{
d4220389 460 NANDFlashState *s = (NANDFlashState *) dev;
3e3d5815
AZ
461 s->cle = cle;
462 s->ale = ale;
463 s->ce = ce;
464 s->wp = wp;
465 s->gnd = gnd;
466 if (wp)
467 s->status |= NAND_IOSTATUS_UNPROTCT;
468 else
469 s->status &= ~NAND_IOSTATUS_UNPROTCT;
470}
471
d4220389 472void nand_getpins(DeviceState *dev, int *rb)
3e3d5815
AZ
473{
474 *rb = 1;
475}
476
d4220389 477void nand_setio(DeviceState *dev, uint32_t value)
3e3d5815 478{
48197dfa 479 int i;
d4220389 480 NANDFlashState *s = (NANDFlashState *) dev;
3e3d5815
AZ
481 if (!s->ce && s->cle) {
482 if (nand_flash_ids[s->chip_id].options & NAND_SAMSUNG_LP) {
483 if (s->cmd == NAND_CMD_READ0 && value == NAND_CMD_LPREAD2)
484 return;
485 if (value == NAND_CMD_RANDOMREAD1) {
486 s->addr &= ~((1 << s->addr_shift) - 1);
487 s->addrlen = 0;
488 return;
489 }
490 }
491 if (value == NAND_CMD_READ0)
492 s->offset = 0;
493 else if (value == NAND_CMD_READ1) {
494 s->offset = 0x100;
495 value = NAND_CMD_READ0;
496 }
497 else if (value == NAND_CMD_READ2) {
498 s->offset = 1 << s->page_shift;
499 value = NAND_CMD_READ0;
500 }
501
502 s->cmd = value;
503
504 if (s->cmd == NAND_CMD_READSTATUS ||
505 s->cmd == NAND_CMD_PAGEPROGRAM2 ||
506 s->cmd == NAND_CMD_BLOCKERASE1 ||
507 s->cmd == NAND_CMD_BLOCKERASE2 ||
508 s->cmd == NAND_CMD_NOSERIALREAD2 ||
509 s->cmd == NAND_CMD_RANDOMREAD2 ||
510 s->cmd == NAND_CMD_RESET)
511 nand_command(s);
512
513 if (s->cmd != NAND_CMD_RANDOMREAD2) {
514 s->addrlen = 0;
3e3d5815
AZ
515 }
516 }
517
518 if (s->ale) {
fccd2613
EI
519 unsigned int shift = s->addrlen * 8;
520 unsigned int mask = ~(0xff << shift);
521 unsigned int v = value << shift;
522
523 s->addr = (s->addr & mask) | v;
3e3d5815
AZ
524 s->addrlen ++;
525
48197dfa
JR
526 switch (s->addrlen) {
527 case 1:
528 if (s->cmd == NAND_CMD_READID) {
529 nand_command(s);
530 }
531 break;
532 case 2: /* fix cache address as a byte address */
533 s->addr <<= (s->buswidth - 1);
534 break;
535 case 3:
536 if (!(nand_flash_ids[s->chip_id].options & NAND_SAMSUNG_LP) &&
537 (s->cmd == NAND_CMD_READ0 ||
538 s->cmd == NAND_CMD_PAGEPROGRAM1)) {
539 nand_command(s);
540 }
541 break;
542 case 4:
543 if ((nand_flash_ids[s->chip_id].options & NAND_SAMSUNG_LP) &&
544 nand_flash_ids[s->chip_id].size < 256 && /* 1Gb or less */
545 (s->cmd == NAND_CMD_READ0 ||
546 s->cmd == NAND_CMD_PAGEPROGRAM1)) {
547 nand_command(s);
548 }
549 break;
550 case 5:
551 if ((nand_flash_ids[s->chip_id].options & NAND_SAMSUNG_LP) &&
552 nand_flash_ids[s->chip_id].size >= 256 && /* 2Gb or more */
553 (s->cmd == NAND_CMD_READ0 ||
554 s->cmd == NAND_CMD_PAGEPROGRAM1)) {
555 nand_command(s);
556 }
557 break;
558 default:
559 break;
560 }
3e3d5815
AZ
561 }
562
563 if (!s->cle && !s->ale && s->cmd == NAND_CMD_PAGEPROGRAM1) {
48197dfa
JR
564 if (s->iolen < (1 << s->page_shift) + (1 << s->oob_shift)) {
565 for (i = s->buswidth; i--; value >>= 8) {
566 s->io[s->iolen ++] = (uint8_t) (value & 0xff);
567 }
568 }
3e3d5815
AZ
569 } else if (!s->cle && !s->ale && s->cmd == NAND_CMD_COPYBACKPRG1) {
570 if ((s->addr & ((1 << s->addr_shift) - 1)) <
571 (1 << s->page_shift) + (1 << s->oob_shift)) {
48197dfa
JR
572 for (i = s->buswidth; i--; s->addr++, value >>= 8) {
573 s->io[s->iolen + (s->addr & ((1 << s->addr_shift) - 1))] =
574 (uint8_t) (value & 0xff);
575 }
3e3d5815
AZ
576 }
577 }
578}
579
d4220389 580uint32_t nand_getio(DeviceState *dev)
3e3d5815
AZ
581{
582 int offset;
48197dfa 583 uint32_t x = 0;
d4220389 584 NANDFlashState *s = (NANDFlashState *) dev;
5fafdf24 585
3e3d5815
AZ
586 /* Allow sequential reading */
587 if (!s->iolen && s->cmd == NAND_CMD_READ0) {
d5f2fd58 588 offset = (int) (s->addr & ((1 << s->addr_shift) - 1)) + s->offset;
3e3d5815
AZ
589 s->offset = 0;
590
591 s->blk_load(s, s->addr, offset);
592 if (s->gnd)
593 s->iolen = (1 << s->page_shift) - offset;
594 else
595 s->iolen = (1 << s->page_shift) + (1 << s->oob_shift) - offset;
596 }
597
598 if (s->ce || s->iolen <= 0)
599 return 0;
600
48197dfa
JR
601 for (offset = s->buswidth; offset--;) {
602 x |= s->ioaddr[offset] << (offset << 3);
603 }
d72245fb
JR
604 /* after receiving READ STATUS command all subsequent reads will
605 * return the status register value until another command is issued
606 */
607 if (s->cmd != NAND_CMD_READSTATUS) {
608 s->addr += s->buswidth;
609 s->ioaddr += s->buswidth;
610 s->iolen -= s->buswidth;
611 }
48197dfa
JR
612 return x;
613}
614
d4220389 615uint32_t nand_getbuswidth(DeviceState *dev)
48197dfa 616{
d4220389 617 NANDFlashState *s = (NANDFlashState *) dev;
48197dfa 618 return s->buswidth << 3;
3e3d5815
AZ
619}
620
d4220389 621DeviceState *nand_init(BlockDriverState *bdrv, int manf_id, int chip_id)
3e3d5815 622{
d4220389 623 DeviceState *dev;
3e3d5815
AZ
624
625 if (nand_flash_ids[chip_id].size == 0) {
2ac71179 626 hw_error("%s: Unsupported NAND chip ID.\n", __FUNCTION__);
3e3d5815 627 }
d4220389
JR
628 dev = qdev_create(NULL, "nand");
629 qdev_prop_set_uint8(dev, "manufacturer_id", manf_id);
630 qdev_prop_set_uint8(dev, "chip_id", chip_id);
631 if (bdrv) {
632 qdev_prop_set_drive_nofail(dev, "drive", bdrv);
3e3d5815
AZ
633 }
634
d4220389
JR
635 qdev_init_nofail(dev);
636 return dev;
3e3d5815
AZ
637}
638
83f7d43a 639type_init(nand_register_types)
3e3d5815
AZ
640
641#else
642
643/* Program a single page */
bc24a225 644static void glue(nand_blk_write_, PAGE_SIZE)(NANDFlashState *s)
3e3d5815 645{
d5f2fd58 646 uint64_t off, page, sector, soff;
3e3d5815
AZ
647 uint8_t iobuf[(PAGE_SECTORS + 2) * 0x200];
648 if (PAGE(s->addr) >= s->pages)
649 return;
650
651 if (!s->bdrv) {
89f640bc 652 mem_and(s->storage + PAGE_START(s->addr) + (s->addr & PAGE_MASK) +
3e3d5815
AZ
653 s->offset, s->io, s->iolen);
654 } else if (s->mem_oob) {
655 sector = SECTOR(s->addr);
656 off = (s->addr & PAGE_MASK) + s->offset;
657 soff = SECTOR_OFFSET(s->addr);
7a608f56 658 if (bdrv_read(s->bdrv, sector, iobuf, PAGE_SECTORS) < 0) {
d5f2fd58 659 printf("%s: read error in sector %" PRIu64 "\n", __func__, sector);
3e3d5815
AZ
660 return;
661 }
662
89f640bc 663 mem_and(iobuf + (soff | off), s->io, MIN(s->iolen, PAGE_SIZE - off));
3e3d5815
AZ
664 if (off + s->iolen > PAGE_SIZE) {
665 page = PAGE(s->addr);
89f640bc 666 mem_and(s->storage + (page << OOB_SHIFT), s->io + PAGE_SIZE - off,
3e3d5815
AZ
667 MIN(OOB_SIZE, off + s->iolen - PAGE_SIZE));
668 }
669
7a608f56 670 if (bdrv_write(s->bdrv, sector, iobuf, PAGE_SECTORS) < 0) {
d5f2fd58 671 printf("%s: write error in sector %" PRIu64 "\n", __func__, sector);
7a608f56 672 }
3e3d5815
AZ
673 } else {
674 off = PAGE_START(s->addr) + (s->addr & PAGE_MASK) + s->offset;
675 sector = off >> 9;
676 soff = off & 0x1ff;
7a608f56 677 if (bdrv_read(s->bdrv, sector, iobuf, PAGE_SECTORS + 2) < 0) {
d5f2fd58 678 printf("%s: read error in sector %" PRIu64 "\n", __func__, sector);
3e3d5815
AZ
679 return;
680 }
681
89f640bc 682 mem_and(iobuf + soff, s->io, s->iolen);
3e3d5815 683
7a608f56 684 if (bdrv_write(s->bdrv, sector, iobuf, PAGE_SECTORS + 2) < 0) {
d5f2fd58 685 printf("%s: write error in sector %" PRIu64 "\n", __func__, sector);
7a608f56 686 }
3e3d5815
AZ
687 }
688 s->offset = 0;
689}
690
691/* Erase a single block */
bc24a225 692static void glue(nand_blk_erase_, PAGE_SIZE)(NANDFlashState *s)
3e3d5815 693{
d5f2fd58 694 uint64_t i, page, addr;
3e3d5815
AZ
695 uint8_t iobuf[0x200] = { [0 ... 0x1ff] = 0xff, };
696 addr = s->addr & ~((1 << (ADDR_SHIFT + s->erase_shift)) - 1);
697
698 if (PAGE(addr) >= s->pages)
699 return;
700
701 if (!s->bdrv) {
702 memset(s->storage + PAGE_START(addr),
703 0xff, (PAGE_SIZE + OOB_SIZE) << s->erase_shift);
704 } else if (s->mem_oob) {
705 memset(s->storage + (PAGE(addr) << OOB_SHIFT),
706 0xff, OOB_SIZE << s->erase_shift);
707 i = SECTOR(addr);
708 page = SECTOR(addr + (ADDR_SHIFT + s->erase_shift));
709 for (; i < page; i ++)
7a608f56 710 if (bdrv_write(s->bdrv, i, iobuf, 1) < 0) {
d5f2fd58 711 printf("%s: write error in sector %" PRIu64 "\n", __func__, i);
7a608f56 712 }
3e3d5815
AZ
713 } else {
714 addr = PAGE_START(addr);
715 page = addr >> 9;
7a608f56 716 if (bdrv_read(s->bdrv, page, iobuf, 1) < 0) {
d5f2fd58 717 printf("%s: read error in sector %" PRIu64 "\n", __func__, page);
7a608f56 718 }
3e3d5815 719 memset(iobuf + (addr & 0x1ff), 0xff, (~addr & 0x1ff) + 1);
7a608f56 720 if (bdrv_write(s->bdrv, page, iobuf, 1) < 0) {
d5f2fd58 721 printf("%s: write error in sector %" PRIu64 "\n", __func__, page);
7a608f56 722 }
3e3d5815
AZ
723
724 memset(iobuf, 0xff, 0x200);
725 i = (addr & ~0x1ff) + 0x200;
726 for (addr += ((PAGE_SIZE + OOB_SIZE) << s->erase_shift) - 0x200;
727 i < addr; i += 0x200)
7a608f56 728 if (bdrv_write(s->bdrv, i >> 9, iobuf, 1) < 0) {
d5f2fd58
JR
729 printf("%s: write error in sector %" PRIu64 "\n",
730 __func__, i >> 9);
7a608f56 731 }
3e3d5815
AZ
732
733 page = i >> 9;
7a608f56 734 if (bdrv_read(s->bdrv, page, iobuf, 1) < 0) {
d5f2fd58 735 printf("%s: read error in sector %" PRIu64 "\n", __func__, page);
7a608f56 736 }
a07dec22 737 memset(iobuf, 0xff, ((addr - 1) & 0x1ff) + 1);
7a608f56 738 if (bdrv_write(s->bdrv, page, iobuf, 1) < 0) {
d5f2fd58 739 printf("%s: write error in sector %" PRIu64 "\n", __func__, page);
7a608f56 740 }
3e3d5815
AZ
741 }
742}
743
bc24a225 744static void glue(nand_blk_load_, PAGE_SIZE)(NANDFlashState *s,
d5f2fd58 745 uint64_t addr, int offset)
3e3d5815
AZ
746{
747 if (PAGE(addr) >= s->pages)
748 return;
749
750 if (s->bdrv) {
751 if (s->mem_oob) {
7a608f56 752 if (bdrv_read(s->bdrv, SECTOR(addr), s->io, PAGE_SECTORS) < 0) {
d5f2fd58
JR
753 printf("%s: read error in sector %" PRIu64 "\n",
754 __func__, SECTOR(addr));
7a608f56 755 }
3e3d5815
AZ
756 memcpy(s->io + SECTOR_OFFSET(s->addr) + PAGE_SIZE,
757 s->storage + (PAGE(s->addr) << OOB_SHIFT),
758 OOB_SIZE);
759 s->ioaddr = s->io + SECTOR_OFFSET(s->addr) + offset;
760 } else {
761 if (bdrv_read(s->bdrv, PAGE_START(addr) >> 9,
7a608f56 762 s->io, (PAGE_SECTORS + 2)) < 0) {
d5f2fd58
JR
763 printf("%s: read error in sector %" PRIu64 "\n",
764 __func__, PAGE_START(addr) >> 9);
7a608f56 765 }
3e3d5815
AZ
766 s->ioaddr = s->io + (PAGE_START(addr) & 0x1ff) + offset;
767 }
768 } else {
769 memcpy(s->io, s->storage + PAGE_START(s->addr) +
770 offset, PAGE_SIZE + OOB_SIZE - offset);
771 s->ioaddr = s->io;
772 }
3e3d5815
AZ
773}
774
bc24a225 775static void glue(nand_init_, PAGE_SIZE)(NANDFlashState *s)
3e3d5815
AZ
776{
777 s->oob_shift = PAGE_SHIFT - 5;
778 s->pages = s->size >> PAGE_SHIFT;
779 s->addr_shift = ADDR_SHIFT;
780
781 s->blk_erase = glue(nand_blk_erase_, PAGE_SIZE);
782 s->blk_write = glue(nand_blk_write_, PAGE_SIZE);
783 s->blk_load = glue(nand_blk_load_, PAGE_SIZE);
784}
785
786# undef PAGE_SIZE
787# undef PAGE_SHIFT
788# undef PAGE_SECTORS
789# undef ADDR_SHIFT
790#endif /* NAND_IO */