]> git.proxmox.com Git - qemu.git/blame - hw/net/lance.c
arm11mpcore: Drop unused fields
[qemu.git] / hw / net / lance.c
CommitLineData
94e1a912
GH
1/*
2 * QEMU AMD PC-Net II (Am79C970A) emulation
3 *
4 * Copyright (c) 2004 Antony T Curtis
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24
25/* This software was written to be compatible with the specification:
26 * AMD Am79C970A PCnet-PCI II Ethernet Controller Data-Sheet
27 * AMD Publication# 19436 Rev:E Amendment/0 Issue Date: June 2000
28 */
29
30/*
31 * On Sparc32, this is the Lance (Am7990) part of chip STP2000 (Master I/O), also
32 * produced as NCR89C100. See
33 * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt
34 * and
35 * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR92C990.txt
36 */
37
83c9f4ca 38#include "hw/sysbus.h"
1422e32d 39#include "net/net.h"
1de7afc9
PB
40#include "qemu/timer.h"
41#include "qemu/sockets.h"
0d09e41a 42#include "hw/sparc/sun4m.h"
47b43a1f 43#include "pcnet.h"
97bf4851 44#include "trace.h"
94e1a912 45
b1a2aaf7
AF
46#define TYPE_LANCE "lance"
47#define SYSBUS_PCNET(obj) \
48 OBJECT_CHECK(SysBusPCNetState, (obj), TYPE_LANCE)
49
94e1a912 50typedef struct {
b1a2aaf7
AF
51 SysBusDevice parent_obj;
52
94e1a912
GH
53 PCNetState state;
54} SysBusPCNetState;
55
56static void parent_lance_reset(void *opaque, int irq, int level)
57{
58 SysBusPCNetState *d = opaque;
59 if (level)
60 pcnet_h_reset(&d->state);
61}
62
a8170e5e 63static void lance_mem_write(void *opaque, hwaddr addr,
bd8d6f7c 64 uint64_t val, unsigned size)
94e1a912
GH
65{
66 SysBusPCNetState *d = opaque;
97bf4851
BS
67
68 trace_lance_mem_writew(addr, val & 0xffff);
94e1a912
GH
69 pcnet_ioport_writew(&d->state, addr, val & 0xffff);
70}
71
a8170e5e 72static uint64_t lance_mem_read(void *opaque, hwaddr addr,
bd8d6f7c 73 unsigned size)
94e1a912
GH
74{
75 SysBusPCNetState *d = opaque;
76 uint32_t val;
77
78 val = pcnet_ioport_readw(&d->state, addr);
97bf4851 79 trace_lance_mem_readw(addr, val & 0xffff);
94e1a912
GH
80 return val & 0xffff;
81}
82
bd8d6f7c
AK
83static const MemoryRegionOps lance_mem_ops = {
84 .read = lance_mem_read,
85 .write = lance_mem_write,
86 .endianness = DEVICE_NATIVE_ENDIAN,
87 .valid = {
88 .min_access_size = 2,
89 .max_access_size = 2,
90 },
94e1a912
GH
91};
92
4e68f7a0 93static void lance_cleanup(NetClientState *nc)
94e1a912 94{
cc1f0f45 95 PCNetState *d = qemu_get_nic_opaque(nc);
94e1a912
GH
96
97 pcnet_common_cleanup(d);
98}
99
1fa51482 100static NetClientInfo net_lance_info = {
2be64a68 101 .type = NET_CLIENT_OPTIONS_KIND_NIC,
1fa51482
MM
102 .size = sizeof(NICState),
103 .can_receive = pcnet_can_receive,
104 .receive = pcnet_receive,
e1c2008a 105 .link_status_changed = pcnet_set_link_status,
1fa51482
MM
106 .cleanup = lance_cleanup,
107};
108
be73cfe2
JQ
109static const VMStateDescription vmstate_lance = {
110 .name = "pcnet",
111 .version_id = 3,
112 .minimum_version_id = 2,
113 .minimum_version_id_old = 2,
114 .fields = (VMStateField []) {
115 VMSTATE_STRUCT(state, SysBusPCNetState, 0, vmstate_pcnet, PCNetState),
116 VMSTATE_END_OF_LIST()
117 }
118};
119
b1a2aaf7 120static int lance_init(SysBusDevice *sbd)
94e1a912 121{
b1a2aaf7
AF
122 DeviceState *dev = DEVICE(sbd);
123 SysBusPCNetState *d = SYSBUS_PCNET(dev);
94e1a912
GH
124 PCNetState *s = &d->state;
125
eedfac6f
PB
126 memory_region_init_io(&s->mmio, OBJECT(d), &lance_mem_ops, d,
127 "lance-mmio", 4);
94e1a912 128
b1a2aaf7 129 qdev_init_gpio_in(dev, parent_lance_reset, 1);
94e1a912 130
b1a2aaf7 131 sysbus_init_mmio(sbd, &s->mmio);
94e1a912 132
b1a2aaf7 133 sysbus_init_irq(sbd, &s->irq);
94e1a912
GH
134
135 s->phys_mem_read = ledma_memory_read;
136 s->phys_mem_write = ledma_memory_write;
b1a2aaf7 137 return pcnet_common_init(dev, s, &net_lance_info);
94e1a912
GH
138}
139
140static void lance_reset(DeviceState *dev)
141{
b1a2aaf7 142 SysBusPCNetState *d = SYSBUS_PCNET(dev);
94e1a912
GH
143
144 pcnet_h_reset(&d->state);
145}
146
999e12bb
AL
147static Property lance_properties[] = {
148 DEFINE_PROP_PTR("dma", SysBusPCNetState, state.dma_opaque),
149 DEFINE_NIC_PROPERTIES(SysBusPCNetState, state.conf),
150 DEFINE_PROP_END_OF_LIST(),
151};
152
153static void lance_class_init(ObjectClass *klass, void *data)
154{
39bffca2 155 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
156 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
157
158 k->init = lance_init;
125ee0ed 159 set_bit(DEVICE_CATEGORY_NETWORK, dc->categories);
39bffca2
AL
160 dc->fw_name = "ethernet";
161 dc->reset = lance_reset;
162 dc->vmsd = &vmstate_lance;
163 dc->props = lance_properties;
999e12bb
AL
164}
165
8c43a6f0 166static const TypeInfo lance_info = {
b1a2aaf7 167 .name = TYPE_LANCE,
39bffca2
AL
168 .parent = TYPE_SYS_BUS_DEVICE,
169 .instance_size = sizeof(SysBusPCNetState),
170 .class_init = lance_class_init,
94e1a912
GH
171};
172
83f7d43a 173static void lance_register_types(void)
94e1a912 174{
39bffca2 175 type_register_static(&lance_info);
94e1a912 176}
83f7d43a
AF
177
178type_init(lance_register_types)