]> git.proxmox.com Git - qemu.git/blame - hw/omap.h
CRIS: Dont flush kernel protected pages when modifying $pid.
[qemu.git] / hw / omap.h
CommitLineData
c3d2689d
AZ
1/*
2 * Texas Instruments OMAP processors.
3 *
b4e3104b 4 * Copyright (C) 2006-2008 Andrzej Zaborowski <balrog@zabor.org>
c3d2689d
AZ
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
827df9f3
AZ
8 * published by the Free Software Foundation; either version 2 or
9 * (at your option) version 3 of the License.
c3d2689d
AZ
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
19 * MA 02111-1307 USA
20 */
21#ifndef hw_omap_h
22# define hw_omap_h "omap.h"
23
24# define OMAP_EMIFS_BASE 0x00000000
827df9f3 25# define OMAP2_Q0_BASE 0x00000000
c3d2689d
AZ
26# define OMAP_CS0_BASE 0x00000000
27# define OMAP_CS1_BASE 0x04000000
28# define OMAP_CS2_BASE 0x08000000
29# define OMAP_CS3_BASE 0x0c000000
30# define OMAP_EMIFF_BASE 0x10000000
31# define OMAP_IMIF_BASE 0x20000000
32# define OMAP_LOCALBUS_BASE 0x30000000
827df9f3
AZ
33# define OMAP2_Q1_BASE 0x40000000
34# define OMAP2_L4_BASE 0x48000000
35# define OMAP2_SRAM_BASE 0x40200000
36# define OMAP2_L3_BASE 0x68000000
37# define OMAP2_Q2_BASE 0x80000000
38# define OMAP2_Q3_BASE 0xc0000000
c3d2689d
AZ
39# define OMAP_MPUI_BASE 0xe1000000
40
41# define OMAP730_SRAM_SIZE 0x00032000
42# define OMAP15XX_SRAM_SIZE 0x00030000
43# define OMAP16XX_SRAM_SIZE 0x00004000
44# define OMAP1611_SRAM_SIZE 0x0003e800
827df9f3
AZ
45# define OMAP242X_SRAM_SIZE 0x000a0000
46# define OMAP243X_SRAM_SIZE 0x00010000
c3d2689d
AZ
47# define OMAP_CS0_SIZE 0x04000000
48# define OMAP_CS1_SIZE 0x04000000
49# define OMAP_CS2_SIZE 0x04000000
50# define OMAP_CS3_SIZE 0x04000000
51
827df9f3 52/* omap_clk.c */
c3d2689d
AZ
53struct omap_mpu_state_s;
54typedef struct clk *omap_clk;
55omap_clk omap_findclk(struct omap_mpu_state_s *mpu, const char *name);
56void omap_clk_init(struct omap_mpu_state_s *mpu);
57void omap_clk_adduser(struct clk *clk, qemu_irq user);
58void omap_clk_get(omap_clk clk);
59void omap_clk_put(omap_clk clk);
60void omap_clk_onoff(omap_clk clk, int on);
61void omap_clk_canidle(omap_clk clk, int can);
62void omap_clk_setrate(omap_clk clk, int divide, int multiply);
63int64_t omap_clk_getrate(omap_clk clk);
64void omap_clk_reparent(omap_clk clk, omap_clk parent);
65
b4e3104b 66/* omap[123].c */
827df9f3
AZ
67struct omap_l4_s;
68struct omap_l4_s *omap_l4_init(target_phys_addr_t base, int ta_num);
69
70struct omap_target_agent_s;
71struct omap_target_agent_s *omap_l4ta_get(struct omap_l4_s *bus, int cs);
72target_phys_addr_t omap_l4_attach(struct omap_target_agent_s *ta, int region,
73 int iotype);
c66fb5bc 74# define l4_register_io_memory cpu_register_io_memory
827df9f3 75
c3d2689d
AZ
76struct omap_intr_handler_s;
77struct omap_intr_handler_s *omap_inth_init(target_phys_addr_t base,
827df9f3 78 unsigned long size, unsigned char nbanks, qemu_irq **pins,
106627d0 79 qemu_irq parent_irq, qemu_irq parent_fiq, omap_clk clk);
827df9f3
AZ
80struct omap_intr_handler_s *omap2_inth_init(target_phys_addr_t base,
81 int size, int nbanks, qemu_irq **pins,
82 qemu_irq parent_irq, qemu_irq parent_fiq,
83 omap_clk fclk, omap_clk iclk);
84void omap_inth_reset(struct omap_intr_handler_s *s);
85
86struct omap_prcm_s;
87struct omap_prcm_s *omap_prcm_init(struct omap_target_agent_s *ta,
88 qemu_irq mpu_int, qemu_irq dsp_int, qemu_irq iva_int,
89 struct omap_mpu_state_s *mpu);
90
91struct omap_sysctl_s;
92struct omap_sysctl_s *omap_sysctl_init(struct omap_target_agent_s *ta,
93 omap_clk iclk, struct omap_mpu_state_s *mpu);
94
95struct omap_sdrc_s;
96struct omap_sdrc_s *omap_sdrc_init(target_phys_addr_t base);
97
98struct omap_gpmc_s;
99struct omap_gpmc_s *omap_gpmc_init(target_phys_addr_t base, qemu_irq irq);
100void omap_gpmc_attach(struct omap_gpmc_s *s, int cs, int iomemtype,
101 void (*base_upd)(void *opaque, target_phys_addr_t new),
102 void (*unmap)(void *opaque), void *opaque);
29885477 103
c3d2689d
AZ
104/*
105 * Common IRQ numbers for level 1 interrupt handler
106 * See /usr/include/asm-arm/arch-omap/irqs.h in Linux.
107 */
108# define OMAP_INT_CAMERA 1
109# define OMAP_INT_FIQ 3
110# define OMAP_INT_RTDX 6
111# define OMAP_INT_DSP_MMU_ABORT 7
112# define OMAP_INT_HOST 8
113# define OMAP_INT_ABORT 9
114# define OMAP_INT_BRIDGE_PRIV 13
115# define OMAP_INT_GPIO_BANK1 14
116# define OMAP_INT_UART3 15
117# define OMAP_INT_TIMER3 16
118# define OMAP_INT_DMA_CH0_6 19
119# define OMAP_INT_DMA_CH1_7 20
120# define OMAP_INT_DMA_CH2_8 21
121# define OMAP_INT_DMA_CH3 22
122# define OMAP_INT_DMA_CH4 23
123# define OMAP_INT_DMA_CH5 24
124# define OMAP_INT_DMA_LCD 25
125# define OMAP_INT_TIMER1 26
126# define OMAP_INT_WD_TIMER 27
127# define OMAP_INT_BRIDGE_PUB 28
128# define OMAP_INT_TIMER2 30
129# define OMAP_INT_LCD_CTRL 31
130
131/*
132 * Common OMAP-15xx IRQ numbers for level 1 interrupt handler
133 */
134# define OMAP_INT_15XX_IH2_IRQ 0
135# define OMAP_INT_15XX_LB_MMU 17
136# define OMAP_INT_15XX_LOCAL_BUS 29
137
138/*
139 * OMAP-1510 specific IRQ numbers for level 1 interrupt handler
140 */
141# define OMAP_INT_1510_SPI_TX 4
142# define OMAP_INT_1510_SPI_RX 5
143# define OMAP_INT_1510_DSP_MAILBOX1 10
144# define OMAP_INT_1510_DSP_MAILBOX2 11
145
146/*
147 * OMAP-310 specific IRQ numbers for level 1 interrupt handler
148 */
149# define OMAP_INT_310_McBSP2_TX 4
150# define OMAP_INT_310_McBSP2_RX 5
151# define OMAP_INT_310_HSB_MAILBOX1 12
152# define OMAP_INT_310_HSAB_MMU 18
153
154/*
155 * OMAP-1610 specific IRQ numbers for level 1 interrupt handler
156 */
157# define OMAP_INT_1610_IH2_IRQ 0
158# define OMAP_INT_1610_IH2_FIQ 2
159# define OMAP_INT_1610_McBSP2_TX 4
160# define OMAP_INT_1610_McBSP2_RX 5
161# define OMAP_INT_1610_DSP_MAILBOX1 10
162# define OMAP_INT_1610_DSP_MAILBOX2 11
163# define OMAP_INT_1610_LCD_LINE 12
164# define OMAP_INT_1610_GPTIMER1 17
165# define OMAP_INT_1610_GPTIMER2 18
166# define OMAP_INT_1610_SSR_FIFO_0 29
167
168/*
169 * OMAP-730 specific IRQ numbers for level 1 interrupt handler
170 */
171# define OMAP_INT_730_IH2_FIQ 0
172# define OMAP_INT_730_IH2_IRQ 1
173# define OMAP_INT_730_USB_NON_ISO 2
174# define OMAP_INT_730_USB_ISO 3
175# define OMAP_INT_730_ICR 4
176# define OMAP_INT_730_EAC 5
177# define OMAP_INT_730_GPIO_BANK1 6
178# define OMAP_INT_730_GPIO_BANK2 7
179# define OMAP_INT_730_GPIO_BANK3 8
180# define OMAP_INT_730_McBSP2TX 10
181# define OMAP_INT_730_McBSP2RX 11
182# define OMAP_INT_730_McBSP2RX_OVF 12
183# define OMAP_INT_730_LCD_LINE 14
184# define OMAP_INT_730_GSM_PROTECT 15
185# define OMAP_INT_730_TIMER3 16
186# define OMAP_INT_730_GPIO_BANK5 17
187# define OMAP_INT_730_GPIO_BANK6 18
188# define OMAP_INT_730_SPGIO_WR 29
189
190/*
191 * Common IRQ numbers for level 2 interrupt handler
192 */
193# define OMAP_INT_KEYBOARD 1
194# define OMAP_INT_uWireTX 2
195# define OMAP_INT_uWireRX 3
196# define OMAP_INT_I2C 4
197# define OMAP_INT_MPUIO 5
198# define OMAP_INT_USB_HHC_1 6
199# define OMAP_INT_McBSP3TX 10
200# define OMAP_INT_McBSP3RX 11
201# define OMAP_INT_McBSP1TX 12
202# define OMAP_INT_McBSP1RX 13
203# define OMAP_INT_UART1 14
204# define OMAP_INT_UART2 15
205# define OMAP_INT_USB_W2FC 20
206# define OMAP_INT_1WIRE 21
207# define OMAP_INT_OS_TIMER 22
b30bb3a2 208# define OMAP_INT_OQN 23
c3d2689d
AZ
209# define OMAP_INT_GAUGE_32K 24
210# define OMAP_INT_RTC_TIMER 25
211# define OMAP_INT_RTC_ALARM 26
212# define OMAP_INT_DSP_MMU 28
213
214/*
215 * OMAP-1510 specific IRQ numbers for level 2 interrupt handler
216 */
217# define OMAP_INT_1510_BT_MCSI1TX 16
218# define OMAP_INT_1510_BT_MCSI1RX 17
219# define OMAP_INT_1510_SoSSI_MATCH 19
220# define OMAP_INT_1510_MEM_STICK 27
221# define OMAP_INT_1510_COM_SPI_RO 31
222
223/*
224 * OMAP-310 specific IRQ numbers for level 2 interrupt handler
225 */
226# define OMAP_INT_310_FAC 0
227# define OMAP_INT_310_USB_HHC_2 7
228# define OMAP_INT_310_MCSI1_FE 16
229# define OMAP_INT_310_MCSI2_FE 17
230# define OMAP_INT_310_USB_W2FC_ISO 29
231# define OMAP_INT_310_USB_W2FC_NON_ISO 30
232# define OMAP_INT_310_McBSP2RX_OF 31
233
234/*
235 * OMAP-1610 specific IRQ numbers for level 2 interrupt handler
236 */
237# define OMAP_INT_1610_FAC 0
238# define OMAP_INT_1610_USB_HHC_2 7
239# define OMAP_INT_1610_USB_OTG 8
240# define OMAP_INT_1610_SoSSI 9
241# define OMAP_INT_1610_BT_MCSI1TX 16
242# define OMAP_INT_1610_BT_MCSI1RX 17
243# define OMAP_INT_1610_SoSSI_MATCH 19
244# define OMAP_INT_1610_MEM_STICK 27
245# define OMAP_INT_1610_McBSP2RX_OF 31
246# define OMAP_INT_1610_STI 32
247# define OMAP_INT_1610_STI_WAKEUP 33
248# define OMAP_INT_1610_GPTIMER3 34
249# define OMAP_INT_1610_GPTIMER4 35
250# define OMAP_INT_1610_GPTIMER5 36
251# define OMAP_INT_1610_GPTIMER6 37
252# define OMAP_INT_1610_GPTIMER7 38
253# define OMAP_INT_1610_GPTIMER8 39
254# define OMAP_INT_1610_GPIO_BANK2 40
255# define OMAP_INT_1610_GPIO_BANK3 41
256# define OMAP_INT_1610_MMC2 42
257# define OMAP_INT_1610_CF 43
258# define OMAP_INT_1610_WAKE_UP_REQ 46
259# define OMAP_INT_1610_GPIO_BANK4 48
260# define OMAP_INT_1610_SPI 49
261# define OMAP_INT_1610_DMA_CH6 53
262# define OMAP_INT_1610_DMA_CH7 54
263# define OMAP_INT_1610_DMA_CH8 55
264# define OMAP_INT_1610_DMA_CH9 56
265# define OMAP_INT_1610_DMA_CH10 57
266# define OMAP_INT_1610_DMA_CH11 58
267# define OMAP_INT_1610_DMA_CH12 59
268# define OMAP_INT_1610_DMA_CH13 60
269# define OMAP_INT_1610_DMA_CH14 61
270# define OMAP_INT_1610_DMA_CH15 62
271# define OMAP_INT_1610_NAND 63
272
273/*
274 * OMAP-730 specific IRQ numbers for level 2 interrupt handler
275 */
276# define OMAP_INT_730_HW_ERRORS 0
277# define OMAP_INT_730_NFIQ_PWR_FAIL 1
278# define OMAP_INT_730_CFCD 2
279# define OMAP_INT_730_CFIREQ 3
280# define OMAP_INT_730_I2C 4
281# define OMAP_INT_730_PCC 5
282# define OMAP_INT_730_MPU_EXT_NIRQ 6
283# define OMAP_INT_730_SPI_100K_1 7
284# define OMAP_INT_730_SYREN_SPI 8
285# define OMAP_INT_730_VLYNQ 9
286# define OMAP_INT_730_GPIO_BANK4 10
287# define OMAP_INT_730_McBSP1TX 11
288# define OMAP_INT_730_McBSP1RX 12
289# define OMAP_INT_730_McBSP1RX_OF 13
290# define OMAP_INT_730_UART_MODEM_IRDA_2 14
291# define OMAP_INT_730_UART_MODEM_1 15
292# define OMAP_INT_730_MCSI 16
293# define OMAP_INT_730_uWireTX 17
294# define OMAP_INT_730_uWireRX 18
295# define OMAP_INT_730_SMC_CD 19
296# define OMAP_INT_730_SMC_IREQ 20
297# define OMAP_INT_730_HDQ_1WIRE 21
298# define OMAP_INT_730_TIMER32K 22
299# define OMAP_INT_730_MMC_SDIO 23
300# define OMAP_INT_730_UPLD 24
301# define OMAP_INT_730_USB_HHC_1 27
302# define OMAP_INT_730_USB_HHC_2 28
303# define OMAP_INT_730_USB_GENI 29
304# define OMAP_INT_730_USB_OTG 30
305# define OMAP_INT_730_CAMERA_IF 31
306# define OMAP_INT_730_RNG 32
307# define OMAP_INT_730_DUAL_MODE_TIMER 33
308# define OMAP_INT_730_DBB_RF_EN 34
309# define OMAP_INT_730_MPUIO_KEYPAD 35
310# define OMAP_INT_730_SHA1_MD5 36
311# define OMAP_INT_730_SPI_100K_2 37
312# define OMAP_INT_730_RNG_IDLE 38
313# define OMAP_INT_730_MPUIO 39
314# define OMAP_INT_730_LLPC_LCD_CTRL_OFF 40
315# define OMAP_INT_730_LLPC_OE_FALLING 41
316# define OMAP_INT_730_LLPC_OE_RISING 42
317# define OMAP_INT_730_LLPC_VSYNC 43
318# define OMAP_INT_730_WAKE_UP_REQ 46
319# define OMAP_INT_730_DMA_CH6 53
320# define OMAP_INT_730_DMA_CH7 54
321# define OMAP_INT_730_DMA_CH8 55
322# define OMAP_INT_730_DMA_CH9 56
323# define OMAP_INT_730_DMA_CH10 57
324# define OMAP_INT_730_DMA_CH11 58
325# define OMAP_INT_730_DMA_CH12 59
326# define OMAP_INT_730_DMA_CH13 60
327# define OMAP_INT_730_DMA_CH14 61
328# define OMAP_INT_730_DMA_CH15 62
329# define OMAP_INT_730_NAND 63
330
331/*
332 * OMAP-24xx common IRQ numbers
333 */
54585ffe 334# define OMAP_INT_24XX_STI 4
c3d2689d 335# define OMAP_INT_24XX_SYS_NIRQ 7
827df9f3
AZ
336# define OMAP_INT_24XX_L3_IRQ 10
337# define OMAP_INT_24XX_PRCM_MPU_IRQ 11
c3d2689d
AZ
338# define OMAP_INT_24XX_SDMA_IRQ0 12
339# define OMAP_INT_24XX_SDMA_IRQ1 13
340# define OMAP_INT_24XX_SDMA_IRQ2 14
341# define OMAP_INT_24XX_SDMA_IRQ3 15
827df9f3
AZ
342# define OMAP_INT_243X_MCBSP2_IRQ 16
343# define OMAP_INT_243X_MCBSP3_IRQ 17
344# define OMAP_INT_243X_MCBSP4_IRQ 18
345# define OMAP_INT_243X_MCBSP5_IRQ 19
346# define OMAP_INT_24XX_GPMC_IRQ 20
347# define OMAP_INT_24XX_GUFFAW_IRQ 21
348# define OMAP_INT_24XX_IVA_IRQ 22
349# define OMAP_INT_24XX_EAC_IRQ 23
c3d2689d
AZ
350# define OMAP_INT_24XX_CAM_IRQ 24
351# define OMAP_INT_24XX_DSS_IRQ 25
352# define OMAP_INT_24XX_MAIL_U0_MPU 26
353# define OMAP_INT_24XX_DSP_UMA 27
354# define OMAP_INT_24XX_DSP_MMU 28
355# define OMAP_INT_24XX_GPIO_BANK1 29
356# define OMAP_INT_24XX_GPIO_BANK2 30
357# define OMAP_INT_24XX_GPIO_BANK3 31
358# define OMAP_INT_24XX_GPIO_BANK4 32
827df9f3 359# define OMAP_INT_243X_GPIO_BANK5 33
c3d2689d 360# define OMAP_INT_24XX_MAIL_U3_MPU 34
827df9f3
AZ
361# define OMAP_INT_24XX_WDT3 35
362# define OMAP_INT_24XX_WDT4 36
c3d2689d
AZ
363# define OMAP_INT_24XX_GPTIMER1 37
364# define OMAP_INT_24XX_GPTIMER2 38
365# define OMAP_INT_24XX_GPTIMER3 39
366# define OMAP_INT_24XX_GPTIMER4 40
367# define OMAP_INT_24XX_GPTIMER5 41
368# define OMAP_INT_24XX_GPTIMER6 42
369# define OMAP_INT_24XX_GPTIMER7 43
370# define OMAP_INT_24XX_GPTIMER8 44
371# define OMAP_INT_24XX_GPTIMER9 45
372# define OMAP_INT_24XX_GPTIMER10 46
373# define OMAP_INT_24XX_GPTIMER11 47
374# define OMAP_INT_24XX_GPTIMER12 48
827df9f3
AZ
375# define OMAP_INT_24XX_PKA_IRQ 50
376# define OMAP_INT_24XX_SHA1MD5_IRQ 51
377# define OMAP_INT_24XX_RNG_IRQ 52
378# define OMAP_INT_24XX_MG_IRQ 53
379# define OMAP_INT_24XX_I2C1_IRQ 56
380# define OMAP_INT_24XX_I2C2_IRQ 57
c3d2689d
AZ
381# define OMAP_INT_24XX_MCBSP1_IRQ_TX 59
382# define OMAP_INT_24XX_MCBSP1_IRQ_RX 60
383# define OMAP_INT_24XX_MCBSP2_IRQ_TX 62
384# define OMAP_INT_24XX_MCBSP2_IRQ_RX 63
827df9f3
AZ
385# define OMAP_INT_243X_MCBSP1_IRQ 64
386# define OMAP_INT_24XX_MCSPI1_IRQ 65
387# define OMAP_INT_24XX_MCSPI2_IRQ 66
388# define OMAP_INT_24XX_SSI1_IRQ0 67
389# define OMAP_INT_24XX_SSI1_IRQ1 68
390# define OMAP_INT_24XX_SSI2_IRQ0 69
391# define OMAP_INT_24XX_SSI2_IRQ1 70
392# define OMAP_INT_24XX_SSI_GDD_IRQ 71
c3d2689d
AZ
393# define OMAP_INT_24XX_UART1_IRQ 72
394# define OMAP_INT_24XX_UART2_IRQ 73
395# define OMAP_INT_24XX_UART3_IRQ 74
396# define OMAP_INT_24XX_USB_IRQ_GEN 75
397# define OMAP_INT_24XX_USB_IRQ_NISO 76
398# define OMAP_INT_24XX_USB_IRQ_ISO 77
399# define OMAP_INT_24XX_USB_IRQ_HGEN 78
400# define OMAP_INT_24XX_USB_IRQ_HSOF 79
401# define OMAP_INT_24XX_USB_IRQ_OTG 80
827df9f3 402# define OMAP_INT_24XX_VLYNQ_IRQ 81
c3d2689d 403# define OMAP_INT_24XX_MMC_IRQ 83
827df9f3
AZ
404# define OMAP_INT_24XX_MS_IRQ 84
405# define OMAP_INT_24XX_FAC_IRQ 85
406# define OMAP_INT_24XX_MCSPI3_IRQ 91
c3d2689d
AZ
407# define OMAP_INT_243X_HS_USB_MC 92
408# define OMAP_INT_243X_HS_USB_DMA 93
409# define OMAP_INT_243X_CARKIT 94
827df9f3 410# define OMAP_INT_34XX_GPTIMER12 95
c3d2689d 411
b4e3104b 412/* omap_dma.c */
089b7c0a 413enum omap_dma_model {
b4e3104b
AZ
414 omap_dma_3_0,
415 omap_dma_3_1,
416 omap_dma_3_2,
417 omap_dma_4,
089b7c0a
AZ
418};
419
afbb5194
AZ
420struct soc_dma_s;
421struct soc_dma_s *omap_dma_init(target_phys_addr_t base, qemu_irq *irqs,
089b7c0a
AZ
422 qemu_irq lcd_irq, struct omap_mpu_state_s *mpu, omap_clk clk,
423 enum omap_dma_model model);
afbb5194 424struct soc_dma_s *omap_dma4_init(target_phys_addr_t base, qemu_irq *irqs,
827df9f3
AZ
425 struct omap_mpu_state_s *mpu, int fifo,
426 int chans, omap_clk iclk, omap_clk fclk);
afbb5194 427void omap_dma_reset(struct soc_dma_s *s);
c3d2689d 428
b4e3104b
AZ
429struct dma_irq_map {
430 int ih;
431 int intr;
432};
433
434/* Only used in OMAP DMA 3.x gigacells */
c3d2689d
AZ
435enum omap_dma_port {
436 emiff = 0,
437 emifs,
089b7c0a 438 imif, /* omap16xx: ocp_t1 */
c3d2689d 439 tipb,
089b7c0a 440 local, /* omap16xx: ocp_t2 */
c3d2689d 441 tipb_mpui,
827df9f3 442 __omap_dma_port_last,
c3d2689d
AZ
443};
444
089b7c0a
AZ
445typedef enum {
446 constant = 0,
447 post_incremented,
448 single_index,
449 double_index,
450} omap_dma_addressing_t;
451
b4e3104b 452/* Only used in OMAP DMA 3.x gigacells */
c3d2689d
AZ
453struct omap_dma_lcd_channel_s {
454 enum omap_dma_port src;
455 target_phys_addr_t src_f1_top;
456 target_phys_addr_t src_f1_bottom;
457 target_phys_addr_t src_f2_top;
458 target_phys_addr_t src_f2_bottom;
089b7c0a
AZ
459
460 /* Used in OMAP DMA 3.2 gigacell */
461 unsigned char brust_f1;
462 unsigned char pack_f1;
463 unsigned char data_type_f1;
464 unsigned char brust_f2;
465 unsigned char pack_f2;
466 unsigned char data_type_f2;
467 unsigned char end_prog;
468 unsigned char repeat;
469 unsigned char auto_init;
470 unsigned char priority;
471 unsigned char fs;
472 unsigned char running;
473 unsigned char bs;
474 unsigned char omap_3_1_compatible_disable;
475 unsigned char dst;
476 unsigned char lch_type;
477 int16_t element_index_f1;
478 int16_t element_index_f2;
479 int32_t frame_index_f1;
480 int32_t frame_index_f2;
481 uint16_t elements_f1;
482 uint16_t frames_f1;
483 uint16_t elements_f2;
484 uint16_t frames_f2;
485 omap_dma_addressing_t mode_f1;
486 omap_dma_addressing_t mode_f2;
487
c3d2689d
AZ
488 /* Destination port is fixed. */
489 int interrupts;
490 int condition;
491 int dual;
492
493 int current_frame;
494 ram_addr_t phys_framebuffer[2];
495 qemu_irq irq;
496 struct omap_mpu_state_s *mpu;
afbb5194 497} *omap_dma_get_lcdch(struct soc_dma_s *s);
c3d2689d
AZ
498
499/*
500 * DMA request numbers for OMAP1
501 * See /usr/include/asm-arm/arch-omap/dma.h in Linux.
502 */
503# define OMAP_DMA_NO_DEVICE 0
504# define OMAP_DMA_MCSI1_TX 1
505# define OMAP_DMA_MCSI1_RX 2
506# define OMAP_DMA_I2C_RX 3
507# define OMAP_DMA_I2C_TX 4
508# define OMAP_DMA_EXT_NDMA_REQ0 5
509# define OMAP_DMA_EXT_NDMA_REQ1 6
510# define OMAP_DMA_UWIRE_TX 7
511# define OMAP_DMA_MCBSP1_TX 8
512# define OMAP_DMA_MCBSP1_RX 9
513# define OMAP_DMA_MCBSP3_TX 10
514# define OMAP_DMA_MCBSP3_RX 11
515# define OMAP_DMA_UART1_TX 12
516# define OMAP_DMA_UART1_RX 13
517# define OMAP_DMA_UART2_TX 14
518# define OMAP_DMA_UART2_RX 15
519# define OMAP_DMA_MCBSP2_TX 16
520# define OMAP_DMA_MCBSP2_RX 17
521# define OMAP_DMA_UART3_TX 18
522# define OMAP_DMA_UART3_RX 19
523# define OMAP_DMA_CAMERA_IF_RX 20
524# define OMAP_DMA_MMC_TX 21
525# define OMAP_DMA_MMC_RX 22
526# define OMAP_DMA_NAND 23 /* Not in OMAP310 */
527# define OMAP_DMA_IRQ_LCD_LINE 24 /* Not in OMAP310 */
528# define OMAP_DMA_MEMORY_STICK 25 /* Not in OMAP310 */
529# define OMAP_DMA_USB_W2FC_RX0 26
530# define OMAP_DMA_USB_W2FC_RX1 27
531# define OMAP_DMA_USB_W2FC_RX2 28
532# define OMAP_DMA_USB_W2FC_TX0 29
533# define OMAP_DMA_USB_W2FC_TX1 30
534# define OMAP_DMA_USB_W2FC_TX2 31
535
536/* These are only for 1610 */
537# define OMAP_DMA_CRYPTO_DES_IN 32
538# define OMAP_DMA_SPI_TX 33
539# define OMAP_DMA_SPI_RX 34
540# define OMAP_DMA_CRYPTO_HASH 35
541# define OMAP_DMA_CCP_ATTN 36
542# define OMAP_DMA_CCP_FIFO_NOT_EMPTY 37
543# define OMAP_DMA_CMT_APE_TX_CHAN_0 38
544# define OMAP_DMA_CMT_APE_RV_CHAN_0 39
545# define OMAP_DMA_CMT_APE_TX_CHAN_1 40
546# define OMAP_DMA_CMT_APE_RV_CHAN_1 41
547# define OMAP_DMA_CMT_APE_TX_CHAN_2 42
548# define OMAP_DMA_CMT_APE_RV_CHAN_2 43
549# define OMAP_DMA_CMT_APE_TX_CHAN_3 44
550# define OMAP_DMA_CMT_APE_RV_CHAN_3 45
551# define OMAP_DMA_CMT_APE_TX_CHAN_4 46
552# define OMAP_DMA_CMT_APE_RV_CHAN_4 47
553# define OMAP_DMA_CMT_APE_TX_CHAN_5 48
554# define OMAP_DMA_CMT_APE_RV_CHAN_5 49
555# define OMAP_DMA_CMT_APE_TX_CHAN_6 50
556# define OMAP_DMA_CMT_APE_RV_CHAN_6 51
557# define OMAP_DMA_CMT_APE_TX_CHAN_7 52
558# define OMAP_DMA_CMT_APE_RV_CHAN_7 53
559# define OMAP_DMA_MMC2_TX 54
560# define OMAP_DMA_MMC2_RX 55
561# define OMAP_DMA_CRYPTO_DES_OUT 56
562
827df9f3
AZ
563/*
564 * DMA request numbers for the OMAP2
565 */
566# define OMAP24XX_DMA_NO_DEVICE 0
567# define OMAP24XX_DMA_XTI_DMA 1 /* Not in OMAP2420 */
568# define OMAP24XX_DMA_EXT_DMAREQ0 2
569# define OMAP24XX_DMA_EXT_DMAREQ1 3
570# define OMAP24XX_DMA_GPMC 4
571# define OMAP24XX_DMA_GFX 5 /* Not in OMAP2420 */
572# define OMAP24XX_DMA_DSS 6
573# define OMAP24XX_DMA_VLYNQ_TX 7 /* Not in OMAP2420 */
574# define OMAP24XX_DMA_CWT 8 /* Not in OMAP2420 */
575# define OMAP24XX_DMA_AES_TX 9 /* Not in OMAP2420 */
576# define OMAP24XX_DMA_AES_RX 10 /* Not in OMAP2420 */
577# define OMAP24XX_DMA_DES_TX 11 /* Not in OMAP2420 */
578# define OMAP24XX_DMA_DES_RX 12 /* Not in OMAP2420 */
579# define OMAP24XX_DMA_SHA1MD5_RX 13 /* Not in OMAP2420 */
580# define OMAP24XX_DMA_EXT_DMAREQ2 14
581# define OMAP24XX_DMA_EXT_DMAREQ3 15
582# define OMAP24XX_DMA_EXT_DMAREQ4 16
583# define OMAP24XX_DMA_EAC_AC_RD 17
584# define OMAP24XX_DMA_EAC_AC_WR 18
585# define OMAP24XX_DMA_EAC_MD_UL_RD 19
586# define OMAP24XX_DMA_EAC_MD_UL_WR 20
587# define OMAP24XX_DMA_EAC_MD_DL_RD 21
588# define OMAP24XX_DMA_EAC_MD_DL_WR 22
589# define OMAP24XX_DMA_EAC_BT_UL_RD 23
590# define OMAP24XX_DMA_EAC_BT_UL_WR 24
591# define OMAP24XX_DMA_EAC_BT_DL_RD 25
592# define OMAP24XX_DMA_EAC_BT_DL_WR 26
593# define OMAP24XX_DMA_I2C1_TX 27
594# define OMAP24XX_DMA_I2C1_RX 28
595# define OMAP24XX_DMA_I2C2_TX 29
596# define OMAP24XX_DMA_I2C2_RX 30
597# define OMAP24XX_DMA_MCBSP1_TX 31
598# define OMAP24XX_DMA_MCBSP1_RX 32
599# define OMAP24XX_DMA_MCBSP2_TX 33
600# define OMAP24XX_DMA_MCBSP2_RX 34
601# define OMAP24XX_DMA_SPI1_TX0 35
602# define OMAP24XX_DMA_SPI1_RX0 36
603# define OMAP24XX_DMA_SPI1_TX1 37
604# define OMAP24XX_DMA_SPI1_RX1 38
605# define OMAP24XX_DMA_SPI1_TX2 39
606# define OMAP24XX_DMA_SPI1_RX2 40
607# define OMAP24XX_DMA_SPI1_TX3 41
608# define OMAP24XX_DMA_SPI1_RX3 42
609# define OMAP24XX_DMA_SPI2_TX0 43
610# define OMAP24XX_DMA_SPI2_RX0 44
611# define OMAP24XX_DMA_SPI2_TX1 45
612# define OMAP24XX_DMA_SPI2_RX1 46
613
614# define OMAP24XX_DMA_UART1_TX 49
615# define OMAP24XX_DMA_UART1_RX 50
616# define OMAP24XX_DMA_UART2_TX 51
617# define OMAP24XX_DMA_UART2_RX 52
618# define OMAP24XX_DMA_UART3_TX 53
619# define OMAP24XX_DMA_UART3_RX 54
620# define OMAP24XX_DMA_USB_W2FC_TX0 55
621# define OMAP24XX_DMA_USB_W2FC_RX0 56
622# define OMAP24XX_DMA_USB_W2FC_TX1 57
623# define OMAP24XX_DMA_USB_W2FC_RX1 58
624# define OMAP24XX_DMA_USB_W2FC_TX2 59
625# define OMAP24XX_DMA_USB_W2FC_RX2 60
626# define OMAP24XX_DMA_MMC1_TX 61
627# define OMAP24XX_DMA_MMC1_RX 62
628# define OMAP24XX_DMA_MS 63 /* Not in OMAP2420 */
629# define OMAP24XX_DMA_EXT_DMAREQ5 64
630
b4e3104b 631/* omap[123].c */
c3d2689d
AZ
632struct omap_mpu_timer_s;
633struct omap_mpu_timer_s *omap_mpu_timer_init(target_phys_addr_t base,
634 qemu_irq irq, omap_clk clk);
635
827df9f3
AZ
636struct omap_gp_timer_s;
637struct omap_gp_timer_s *omap_gp_timer_init(struct omap_target_agent_s *ta,
638 qemu_irq irq, omap_clk fclk, omap_clk iclk);
639
c3d2689d
AZ
640struct omap_watchdog_timer_s;
641struct omap_watchdog_timer_s *omap_wd_timer_init(target_phys_addr_t base,
642 qemu_irq irq, omap_clk clk);
643
644struct omap_32khz_timer_s;
645struct omap_32khz_timer_s *omap_os_timer_init(target_phys_addr_t base,
646 qemu_irq irq, omap_clk clk);
647
827df9f3
AZ
648void omap_synctimer_init(struct omap_target_agent_s *ta,
649 struct omap_mpu_state_s *mpu, omap_clk fclk, omap_clk iclk);
650
c3d2689d
AZ
651struct omap_tipb_bridge_s;
652struct omap_tipb_bridge_s *omap_tipb_bridge_init(target_phys_addr_t base,
653 qemu_irq abort_irq, omap_clk clk);
654
655struct omap_uart_s;
656struct omap_uart_s *omap_uart_init(target_phys_addr_t base,
827df9f3
AZ
657 qemu_irq irq, omap_clk fclk, omap_clk iclk,
658 qemu_irq txdma, qemu_irq rxdma, CharDriverState *chr);
659struct omap_uart_s *omap2_uart_init(struct omap_target_agent_s *ta,
660 qemu_irq irq, omap_clk fclk, omap_clk iclk,
661 qemu_irq txdma, qemu_irq rxdma, CharDriverState *chr);
662void omap_uart_reset(struct omap_uart_s *s);
75554a3c 663void omap_uart_attach(struct omap_uart_s *s, CharDriverState *chr);
c3d2689d 664
fe71e81a
AZ
665struct omap_mpuio_s;
666struct omap_mpuio_s *omap_mpuio_init(target_phys_addr_t base,
667 qemu_irq kbd_int, qemu_irq gpio_int, qemu_irq wakeup,
668 omap_clk clk);
669qemu_irq *omap_mpuio_in_get(struct omap_mpuio_s *s);
670void omap_mpuio_out_set(struct omap_mpuio_s *s, int line, qemu_irq handler);
671void omap_mpuio_key(struct omap_mpuio_s *s, int row, int col, int down);
672
64330148
AZ
673struct omap_gpio_s;
674struct omap_gpio_s *omap_gpio_init(target_phys_addr_t base,
675 qemu_irq irq, omap_clk clk);
676qemu_irq *omap_gpio_in_get(struct omap_gpio_s *s);
677void omap_gpio_out_set(struct omap_gpio_s *s, int line, qemu_irq handler);
678
827df9f3
AZ
679struct omap_gpif_s;
680struct omap_gpif_s *omap2_gpio_init(struct omap_target_agent_s *ta,
681 qemu_irq *irq, omap_clk *fclk, omap_clk iclk, int modules);
682qemu_irq *omap2_gpio_in_get(struct omap_gpif_s *s, int start);
683void omap2_gpio_out_set(struct omap_gpif_s *s, int line, qemu_irq handler);
684
d951f6ff
AZ
685struct uwire_slave_s {
686 uint16_t (*receive)(void *opaque);
687 void (*send)(void *opaque, uint16_t data);
688 void *opaque;
689};
690struct omap_uwire_s;
691struct omap_uwire_s *omap_uwire_init(target_phys_addr_t base,
692 qemu_irq *irq, qemu_irq dma, omap_clk clk);
693void omap_uwire_attach(struct omap_uwire_s *s,
694 struct uwire_slave_s *slave, int chipselect);
695
827df9f3
AZ
696struct omap_mcspi_s;
697struct omap_mcspi_s *omap_mcspi_init(struct omap_target_agent_s *ta, int chnum,
698 qemu_irq irq, qemu_irq *drq, omap_clk fclk, omap_clk iclk);
699void omap_mcspi_attach(struct omap_mcspi_s *s,
e927bb00 700 uint32_t (*txrx)(void *opaque, uint32_t, int), void *opaque,
827df9f3
AZ
701 int chipselect);
702
5c1c390f
AZ
703struct omap_rtc_s;
704struct omap_rtc_s *omap_rtc_init(target_phys_addr_t base,
705 qemu_irq *irq, omap_clk clk);
706
d8f699cb
AZ
707struct i2s_codec_s {
708 void *opaque;
709
710 /* The CPU can call this if it is generating the clock signal on the
711 * i2s port. The CODEC can ignore it if it is set up as a clock
712 * master and generates its own clock. */
713 void (*set_rate)(void *opaque, int in, int out);
714
715 void (*tx_swallow)(void *opaque);
716 qemu_irq rx_swallow;
717 qemu_irq tx_start;
718
73560bc8
AZ
719 int tx_rate;
720 int cts;
721 int rx_rate;
722 int rts;
723
d8f699cb
AZ
724 struct i2s_fifo_s {
725 uint8_t *fifo;
726 int len;
727 int start;
728 int size;
729 } in, out;
730};
731struct omap_mcbsp_s;
732struct omap_mcbsp_s *omap_mcbsp_init(target_phys_addr_t base,
733 qemu_irq *irq, qemu_irq *dma, omap_clk clk);
734void omap_mcbsp_i2s_attach(struct omap_mcbsp_s *s, struct i2s_codec_s *slave);
735
f9d43072
AZ
736struct omap_lpg_s;
737struct omap_lpg_s *omap_lpg_init(target_phys_addr_t base, omap_clk clk);
738
827df9f3
AZ
739void omap_tap_init(struct omap_target_agent_s *ta,
740 struct omap_mpu_state_s *mpu);
741
99570a40
AZ
742struct omap_eac_s;
743struct omap_eac_s *omap_eac_init(struct omap_target_agent_s *ta,
744 qemu_irq irq, qemu_irq *drq, omap_clk fclk, omap_clk iclk);
745
c3d2689d
AZ
746/* omap_lcdc.c */
747struct omap_lcd_panel_s;
748void omap_lcdc_reset(struct omap_lcd_panel_s *s);
749struct omap_lcd_panel_s *omap_lcdc_init(target_phys_addr_t base, qemu_irq irq,
750 struct omap_dma_lcd_channel_s *dma, DisplayState *ds,
751 ram_addr_t imif_base, ram_addr_t emiff_base, omap_clk clk);
752
827df9f3
AZ
753/* omap_dss.c */
754struct rfbi_chip_s {
755 void *opaque;
756 void (*write)(void *opaque, int dc, uint16_t value);
757 void (*block)(void *opaque, int dc, void *buf, size_t len, int pitch);
758 uint16_t (*read)(void *opaque, int dc);
759};
760struct omap_dss_s;
761void omap_dss_reset(struct omap_dss_s *s);
762struct omap_dss_s *omap_dss_init(struct omap_target_agent_s *ta,
763 target_phys_addr_t l3_base, DisplayState *ds,
764 qemu_irq irq, qemu_irq drq,
765 omap_clk fck1, omap_clk fck2, omap_clk ck54m,
766 omap_clk ick1, omap_clk ick2);
767void omap_rfbi_attach(struct omap_dss_s *s, int cs, struct rfbi_chip_s *chip);
768
b30bb3a2
AZ
769/* omap_mmc.c */
770struct omap_mmc_s;
771struct omap_mmc_s *omap_mmc_init(target_phys_addr_t base,
87ecb68b 772 BlockDriverState *bd,
b30bb3a2 773 qemu_irq irq, qemu_irq dma[], omap_clk clk);
827df9f3
AZ
774struct omap_mmc_s *omap2_mmc_init(struct omap_target_agent_s *ta,
775 BlockDriverState *bd, qemu_irq irq, qemu_irq dma[],
776 omap_clk fclk, omap_clk iclk);
b30bb3a2 777void omap_mmc_reset(struct omap_mmc_s *s);
8e129e07 778void omap_mmc_handlers(struct omap_mmc_s *s, qemu_irq ro, qemu_irq cover);
827df9f3 779void omap_mmc_enable(struct omap_mmc_s *s, int enable);
b30bb3a2 780
02645926
AZ
781/* omap_i2c.c */
782struct omap_i2c_s;
783struct omap_i2c_s *omap_i2c_init(target_phys_addr_t base,
784 qemu_irq irq, qemu_irq *dma, omap_clk clk);
29885477
AZ
785struct omap_i2c_s *omap2_i2c_init(struct omap_target_agent_s *ta,
786 qemu_irq irq, qemu_irq *dma, omap_clk fclk, omap_clk iclk);
02645926
AZ
787void omap_i2c_reset(struct omap_i2c_s *s);
788i2c_bus *omap_i2c_bus(struct omap_i2c_s *s);
789
c3d2689d
AZ
790# define cpu_is_omap310(cpu) (cpu->mpu_model == omap310)
791# define cpu_is_omap1510(cpu) (cpu->mpu_model == omap1510)
827df9f3
AZ
792# define cpu_is_omap1610(cpu) (cpu->mpu_model == omap1610)
793# define cpu_is_omap1710(cpu) (cpu->mpu_model == omap1710)
794# define cpu_is_omap2410(cpu) (cpu->mpu_model == omap2410)
795# define cpu_is_omap2420(cpu) (cpu->mpu_model == omap2420)
796# define cpu_is_omap2430(cpu) (cpu->mpu_model == omap2430)
797# define cpu_is_omap3430(cpu) (cpu->mpu_model == omap3430)
798
c3d2689d
AZ
799# define cpu_is_omap15xx(cpu) \
800 (cpu_is_omap310(cpu) || cpu_is_omap1510(cpu))
827df9f3
AZ
801# define cpu_is_omap16xx(cpu) \
802 (cpu_is_omap1610(cpu) || cpu_is_omap1710(cpu))
803# define cpu_is_omap24xx(cpu) \
804 (cpu_is_omap2410(cpu) || cpu_is_omap2420(cpu) || cpu_is_omap2430(cpu))
805
806# define cpu_class_omap1(cpu) \
807 (cpu_is_omap15xx(cpu) || cpu_is_omap16xx(cpu))
808# define cpu_class_omap2(cpu) cpu_is_omap24xx(cpu)
809# define cpu_class_omap3(cpu) cpu_is_omap3430(cpu)
c3d2689d
AZ
810
811struct omap_mpu_state_s {
827df9f3 812 enum omap_mpu_model {
c3d2689d
AZ
813 omap310,
814 omap1510,
827df9f3
AZ
815 omap1610,
816 omap1710,
817 omap2410,
818 omap2420,
819 omap2422,
820 omap2423,
821 omap2430,
822 omap3430,
c3d2689d
AZ
823 } mpu_model;
824
825 CPUState *env;
826
827 qemu_irq *irq[2];
828 qemu_irq *drq;
829
830 qemu_irq wakeup;
831
832 struct omap_dma_port_if_s {
5fafdf24 833 uint32_t (*read[3])(struct omap_mpu_state_s *s,
c3d2689d
AZ
834 target_phys_addr_t offset);
835 void (*write[3])(struct omap_mpu_state_s *s,
836 target_phys_addr_t offset, uint32_t value);
837 int (*addr_valid)(struct omap_mpu_state_s *s,
838 target_phys_addr_t addr);
827df9f3 839 } port[__omap_dma_port_last];
c3d2689d
AZ
840
841 unsigned long sdram_size;
842 unsigned long sram_size;
843
844 /* MPUI-TIPB peripherals */
d951f6ff
AZ
845 struct omap_uart_s *uart[3];
846
847 struct omap_gpio_s *gpio;
c3d2689d 848
d8f699cb
AZ
849 struct omap_mcbsp_s *mcbsp1;
850 struct omap_mcbsp_s *mcbsp3;
851
c3d2689d
AZ
852 /* MPU public TIPB peripherals */
853 struct omap_32khz_timer_s *os_timer;
854
b30bb3a2
AZ
855 struct omap_mmc_s *mmc;
856
d951f6ff
AZ
857 struct omap_mpuio_s *mpuio;
858
859 struct omap_uwire_s *microwire;
860
66450b15 861 struct {
66450b15
AZ
862 uint8_t output;
863 uint8_t level;
864 uint8_t enable;
865 int clk;
866 } pwl;
867
f34c417b 868 struct {
f34c417b
AZ
869 uint8_t frc;
870 uint8_t vrc;
871 uint8_t gcr;
872 omap_clk clk;
873 } pwt;
874
827df9f3 875 struct omap_i2c_s *i2c[2];
4a2c8ac2 876
02645926
AZ
877 struct omap_rtc_s *rtc;
878
d8f699cb
AZ
879 struct omap_mcbsp_s *mcbsp2;
880
f9d43072
AZ
881 struct omap_lpg_s *led[2];
882
c3d2689d
AZ
883 /* MPU private TIPB peripherals */
884 struct omap_intr_handler_s *ih[2];
885
afbb5194 886 struct soc_dma_s *dma;
c3d2689d
AZ
887
888 struct omap_mpu_timer_s *timer[3];
889 struct omap_watchdog_timer_s *wdt;
890
891 struct omap_lcd_panel_s *lcd;
892
c3d2689d
AZ
893 uint32_t ulpd_pm_regs[21];
894 int64_t ulpd_gauge_start;
895
c3d2689d
AZ
896 uint32_t func_mux_ctrl[14];
897 uint32_t comp_mode_ctrl[1];
898 uint32_t pull_dwn_ctrl[4];
899 uint32_t gate_inh_ctrl[1];
900 uint32_t voltage_ctrl[1];
901 uint32_t test_dbg_ctrl[1];
902 uint32_t mod_conf_ctrl[1];
903 int compat1509;
904
905 uint32_t mpui_ctrl;
c3d2689d
AZ
906
907 struct omap_tipb_bridge_s *private_tipb;
908 struct omap_tipb_bridge_s *public_tipb;
909
c3d2689d
AZ
910 uint32_t tcmi_regs[17];
911
912 struct dpll_ctl_s {
c3d2689d
AZ
913 uint16_t mode;
914 omap_clk dpll;
915 } dpll[3];
916
917 omap_clk clks;
918 struct {
c3d2689d
AZ
919 int cold_start;
920 int clocking_scheme;
921 uint16_t arm_ckctl;
922 uint16_t arm_idlect1;
923 uint16_t arm_idlect2;
924 uint16_t arm_ewupct;
925 uint16_t arm_rstct1;
926 uint16_t arm_rstct2;
927 uint16_t arm_ckout1;
928 int dpll1_mode;
929 uint16_t dsp_idlect1;
930 uint16_t dsp_idlect2;
931 uint16_t dsp_rstct2;
932 } clkm;
827df9f3
AZ
933
934 /* OMAP2-only peripherals */
935 struct omap_l4_s *l4;
936
937 struct omap_gp_timer_s *gptimer[12];
938
827df9f3 939 struct omap_synctimer_s {
827df9f3
AZ
940 uint32_t val;
941 uint16_t readh;
942 } synctimer;
943
944 struct omap_prcm_s *prcm;
945 struct omap_sdrc_s *sdrc;
946 struct omap_gpmc_s *gpmc;
947 struct omap_sysctl_s *sysc;
948
949 struct omap_gpif_s *gpif;
950
951 struct omap_mcspi_s *mcspi[2];
952
953 struct omap_dss_s *dss;
99570a40
AZ
954
955 struct omap_eac_s *eac;
827df9f3
AZ
956};
957
958/* omap1.c */
959struct omap_mpu_state_s *omap310_mpu_init(unsigned long sdram_size,
960 DisplayState *ds, const char *core);
961
962/* omap2.c */
963struct omap_mpu_state_s *omap2420_mpu_init(unsigned long sdram_size,
c3d2689d
AZ
964 DisplayState *ds, const char *core);
965
966# if TARGET_PHYS_ADDR_BITS == 32
967# define OMAP_FMT_plx "%#08x"
968# elif TARGET_PHYS_ADDR_BITS == 64
969# define OMAP_FMT_plx "%#08" PRIx64
970# else
971# error TARGET_PHYS_ADDR_BITS undefined
972# endif
973
9596ebb7
PB
974uint32_t omap_badwidth_read8(void *opaque, target_phys_addr_t addr);
975void omap_badwidth_write8(void *opaque, target_phys_addr_t addr,
976 uint32_t value);
b30bb3a2
AZ
977uint32_t omap_badwidth_read16(void *opaque, target_phys_addr_t addr);
978void omap_badwidth_write16(void *opaque, target_phys_addr_t addr,
979 uint32_t value);
980uint32_t omap_badwidth_read32(void *opaque, target_phys_addr_t addr);
981void omap_badwidth_write32(void *opaque, target_phys_addr_t addr,
982 uint32_t value);
983
827df9f3
AZ
984void omap_mpu_wakeup(void *opaque, int irq, int req);
985
c3d2689d 986# define OMAP_BAD_REG(paddr) \
827df9f3
AZ
987 fprintf(stderr, "%s: Bad register " OMAP_FMT_plx "\n", \
988 __FUNCTION__, paddr)
c3d2689d 989# define OMAP_RO_REG(paddr) \
827df9f3 990 fprintf(stderr, "%s: Read-only register " OMAP_FMT_plx "\n", \
c3d2689d 991 __FUNCTION__, paddr)
b854bc19 992
827df9f3
AZ
993/* OMAP-specific Linux bootloader tags for the ATAG_BOARD area
994 (Board-specifc tags are not here) */
995#define OMAP_TAG_CLOCK 0x4f01
996#define OMAP_TAG_MMC 0x4f02
997#define OMAP_TAG_SERIAL_CONSOLE 0x4f03
998#define OMAP_TAG_USB 0x4f04
999#define OMAP_TAG_LCD 0x4f05
1000#define OMAP_TAG_GPIO_SWITCH 0x4f06
1001#define OMAP_TAG_UART 0x4f07
1002#define OMAP_TAG_FBMEM 0x4f08
1003#define OMAP_TAG_STI_CONSOLE 0x4f09
1004#define OMAP_TAG_CAMERA_SENSOR 0x4f0a
1005#define OMAP_TAG_PARTITION 0x4f0b
1006#define OMAP_TAG_TEA5761 0x4f10
1007#define OMAP_TAG_TMP105 0x4f11
1008#define OMAP_TAG_BOOT_REASON 0x4f80
1009#define OMAP_TAG_FLASH_PART_STR 0x4f81
1010#define OMAP_TAG_VERSION_STR 0x4f82
1011
e927bb00
AZ
1012enum {
1013 OMAP_GPIOSW_TYPE_COVER = 0 << 4,
1014 OMAP_GPIOSW_TYPE_CONNECTION = 1 << 4,
1015 OMAP_GPIOSW_TYPE_ACTIVITY = 2 << 4,
1016};
1017
1018#define OMAP_GPIOSW_INVERTED 0x0001
1019#define OMAP_GPIOSW_OUTPUT 0x0002
1020
b854bc19 1021# define TCMI_VERBOSE 1
d8f699cb 1022//# define MEM_VERBOSE 1
b854bc19
AZ
1023
1024# ifdef TCMI_VERBOSE
1025# define OMAP_8B_REG(paddr) \
827df9f3 1026 fprintf(stderr, "%s: 8-bit register " OMAP_FMT_plx "\n", \
66450b15 1027 __FUNCTION__, paddr)
b854bc19 1028# define OMAP_16B_REG(paddr) \
827df9f3 1029 fprintf(stderr, "%s: 16-bit register " OMAP_FMT_plx "\n", \
c3d2689d 1030 __FUNCTION__, paddr)
b854bc19 1031# define OMAP_32B_REG(paddr) \
827df9f3 1032 fprintf(stderr, "%s: 32-bit register " OMAP_FMT_plx "\n", \
c3d2689d 1033 __FUNCTION__, paddr)
b854bc19
AZ
1034# else
1035# define OMAP_8B_REG(paddr)
1036# define OMAP_16B_REG(paddr)
1037# define OMAP_32B_REG(paddr)
1038# endif
c3d2689d 1039
cf965d24
AZ
1040# define OMAP_MPUI_REG_MASK 0x000007ff
1041
d8f699cb
AZ
1042# ifdef MEM_VERBOSE
1043struct io_fn {
1044 CPUReadMemoryFunc **mem_read;
1045 CPUWriteMemoryFunc **mem_write;
1046 void *opaque;
1047 int in;
1048};
1049
1050static uint32_t io_readb(void *opaque, target_phys_addr_t addr)
1051{
1052 struct io_fn *s = opaque;
1053 uint32_t ret;
1054
1055 s->in ++;
1056 ret = s->mem_read[0](s->opaque, addr);
1057 s->in --;
1058 if (!s->in)
1059 fprintf(stderr, "%08x ---> %02x\n", (uint32_t) addr, ret);
1060 return ret;
1061}
1062static uint32_t io_readh(void *opaque, target_phys_addr_t addr)
1063{
1064 struct io_fn *s = opaque;
1065 uint32_t ret;
1066
1067 s->in ++;
1068 ret = s->mem_read[1](s->opaque, addr);
1069 s->in --;
1070 if (!s->in)
1071 fprintf(stderr, "%08x ---> %04x\n", (uint32_t) addr, ret);
1072 return ret;
1073}
1074static uint32_t io_readw(void *opaque, target_phys_addr_t addr)
1075{
1076 struct io_fn *s = opaque;
1077 uint32_t ret;
1078
1079 s->in ++;
1080 ret = s->mem_read[2](s->opaque, addr);
1081 s->in --;
1082 if (!s->in)
1083 fprintf(stderr, "%08x ---> %08x\n", (uint32_t) addr, ret);
1084 return ret;
1085}
1086static void io_writeb(void *opaque, target_phys_addr_t addr, uint32_t value)
1087{
1088 struct io_fn *s = opaque;
1089
1090 if (!s->in)
1091 fprintf(stderr, "%08x <--- %02x\n", (uint32_t) addr, value);
1092 s->in ++;
1093 s->mem_write[0](s->opaque, addr, value);
1094 s->in --;
1095}
1096static void io_writeh(void *opaque, target_phys_addr_t addr, uint32_t value)
1097{
1098 struct io_fn *s = opaque;
1099
1100 if (!s->in)
1101 fprintf(stderr, "%08x <--- %04x\n", (uint32_t) addr, value);
1102 s->in ++;
1103 s->mem_write[1](s->opaque, addr, value);
1104 s->in --;
1105}
1106static void io_writew(void *opaque, target_phys_addr_t addr, uint32_t value)
1107{
1108 struct io_fn *s = opaque;
1109
1110 if (!s->in)
1111 fprintf(stderr, "%08x <--- %08x\n", (uint32_t) addr, value);
1112 s->in ++;
1113 s->mem_write[2](s->opaque, addr, value);
1114 s->in --;
1115}
1116
1117static CPUReadMemoryFunc *io_readfn[] = { io_readb, io_readh, io_readw, };
1118static CPUWriteMemoryFunc *io_writefn[] = { io_writeb, io_writeh, io_writew, };
1119
1120inline static int debug_register_io_memory(int io_index,
1121 CPUReadMemoryFunc **mem_read, CPUWriteMemoryFunc **mem_write,
1122 void *opaque)
1123{
1124 struct io_fn *s = qemu_malloc(sizeof(struct io_fn));
1125
1126 s->mem_read = mem_read;
1127 s->mem_write = mem_write;
1128 s->opaque = opaque;
1129 s->in = 0;
1130 return cpu_register_io_memory(io_index, io_readfn, io_writefn, s);
1131}
1132# define cpu_register_io_memory debug_register_io_memory
1133# endif
1134
c66fb5bc 1135/* Define when we want to reduce the number of IO regions registered. */
477b24ef 1136/*# define L4_MUX_HACK*/
c66fb5bc
AZ
1137
1138# ifdef L4_MUX_HACK
1139# undef l4_register_io_memory
1140int l4_register_io_memory(int io_index, CPUReadMemoryFunc **mem_read,
1141 CPUWriteMemoryFunc **mem_write, void *opaque);
1142# endif
1143
c3d2689d 1144#endif /* hw_omap_h */