]> git.proxmox.com Git - qemu.git/blame - hw/omap.h
omap: Wire up the DMA request line to the GPMC
[qemu.git] / hw / omap.h
CommitLineData
c3d2689d
AZ
1/*
2 * Texas Instruments OMAP processors.
3 *
b4e3104b 4 * Copyright (C) 2006-2008 Andrzej Zaborowski <balrog@zabor.org>
c3d2689d
AZ
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
827df9f3
AZ
8 * published by the Free Software Foundation; either version 2 or
9 * (at your option) version 3 of the License.
c3d2689d
AZ
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
fad6cb1a 16 * You should have received a copy of the GNU General Public License along
8167ee88 17 * with this program; if not, see <http://www.gnu.org/licenses/>.
c3d2689d
AZ
18 */
19#ifndef hw_omap_h
64066a8f 20#include "memory.h"
c3d2689d
AZ
21# define hw_omap_h "omap.h"
22
23# define OMAP_EMIFS_BASE 0x00000000
827df9f3 24# define OMAP2_Q0_BASE 0x00000000
c3d2689d
AZ
25# define OMAP_CS0_BASE 0x00000000
26# define OMAP_CS1_BASE 0x04000000
27# define OMAP_CS2_BASE 0x08000000
28# define OMAP_CS3_BASE 0x0c000000
29# define OMAP_EMIFF_BASE 0x10000000
30# define OMAP_IMIF_BASE 0x20000000
31# define OMAP_LOCALBUS_BASE 0x30000000
827df9f3
AZ
32# define OMAP2_Q1_BASE 0x40000000
33# define OMAP2_L4_BASE 0x48000000
34# define OMAP2_SRAM_BASE 0x40200000
35# define OMAP2_L3_BASE 0x68000000
36# define OMAP2_Q2_BASE 0x80000000
37# define OMAP2_Q3_BASE 0xc0000000
c3d2689d
AZ
38# define OMAP_MPUI_BASE 0xe1000000
39
40# define OMAP730_SRAM_SIZE 0x00032000
41# define OMAP15XX_SRAM_SIZE 0x00030000
42# define OMAP16XX_SRAM_SIZE 0x00004000
43# define OMAP1611_SRAM_SIZE 0x0003e800
827df9f3
AZ
44# define OMAP242X_SRAM_SIZE 0x000a0000
45# define OMAP243X_SRAM_SIZE 0x00010000
c3d2689d
AZ
46# define OMAP_CS0_SIZE 0x04000000
47# define OMAP_CS1_SIZE 0x04000000
48# define OMAP_CS2_SIZE 0x04000000
49# define OMAP_CS3_SIZE 0x04000000
50
827df9f3 51/* omap_clk.c */
c3d2689d
AZ
52struct omap_mpu_state_s;
53typedef struct clk *omap_clk;
54omap_clk omap_findclk(struct omap_mpu_state_s *mpu, const char *name);
55void omap_clk_init(struct omap_mpu_state_s *mpu);
56void omap_clk_adduser(struct clk *clk, qemu_irq user);
57void omap_clk_get(omap_clk clk);
58void omap_clk_put(omap_clk clk);
59void omap_clk_onoff(omap_clk clk, int on);
60void omap_clk_canidle(omap_clk clk, int can);
61void omap_clk_setrate(omap_clk clk, int divide, int multiply);
62int64_t omap_clk_getrate(omap_clk clk);
63void omap_clk_reparent(omap_clk clk, omap_clk parent);
64
2c1d9ecb 65/* OMAP2 l4 Interconnect */
827df9f3 66struct omap_l4_s;
2c1d9ecb 67struct omap_l4_region_s {
68 target_phys_addr_t offset;
69 size_t size;
70 int access;
71};
72struct omap_l4_agent_info_s {
73 int ta;
74 int region;
75 int regions;
76 int ta_region;
77};
78struct omap_target_agent_s {
79 struct omap_l4_s *bus;
80 int regions;
81 const struct omap_l4_region_s *start;
82 target_phys_addr_t base;
83 uint32_t component;
84 uint32_t control;
85 uint32_t status;
86};
c227f099 87struct omap_l4_s *omap_l4_init(target_phys_addr_t base, int ta_num);
827df9f3
AZ
88
89struct omap_target_agent_s;
2c1d9ecb 90struct omap_target_agent_s *omap_l4ta_get(
91 struct omap_l4_s *bus,
92 const struct omap_l4_region_s *regions,
93 const struct omap_l4_agent_info_s *agents,
94 int cs);
c227f099 95target_phys_addr_t omap_l4_attach(struct omap_target_agent_s *ta, int region,
827df9f3 96 int iotype);
f9049203
JR
97target_phys_addr_t omap_l4_region_base(struct omap_target_agent_s *ta,
98 int region);
2c1d9ecb 99int l4_register_io_memory(CPUReadMemoryFunc * const *mem_read,
100 CPUWriteMemoryFunc * const *mem_write, void *opaque);
827df9f3 101
7f132a21 102/* OMAP interrupt controller */
c3d2689d 103struct omap_intr_handler_s;
c227f099 104struct omap_intr_handler_s *omap_inth_init(target_phys_addr_t base,
827df9f3 105 unsigned long size, unsigned char nbanks, qemu_irq **pins,
106627d0 106 qemu_irq parent_irq, qemu_irq parent_fiq, omap_clk clk);
c227f099 107struct omap_intr_handler_s *omap2_inth_init(target_phys_addr_t base,
827df9f3
AZ
108 int size, int nbanks, qemu_irq **pins,
109 qemu_irq parent_irq, qemu_irq parent_fiq,
110 omap_clk fclk, omap_clk iclk);
111void omap_inth_reset(struct omap_intr_handler_s *s);
7f132a21 112qemu_irq omap_inth_get_pin(struct omap_intr_handler_s *s, int n);
827df9f3 113
0bf43016 114/* OMAP2 SDRAM controller */
827df9f3 115struct omap_sdrc_s;
c227f099 116struct omap_sdrc_s *omap_sdrc_init(target_phys_addr_t base);
0bf43016 117void omap_sdrc_reset(struct omap_sdrc_s *s);
827df9f3 118
f3354b0e 119/* OMAP2 general purpose memory controller */
827df9f3 120struct omap_gpmc_s;
b5325c27 121struct omap_gpmc_s *omap_gpmc_init(struct omap_mpu_state_s *mpu,
eee0a1c6
PM
122 target_phys_addr_t base,
123 qemu_irq irq, qemu_irq drq);
f3354b0e 124void omap_gpmc_reset(struct omap_gpmc_s *s);
07bc2f80 125void omap_gpmc_attach(struct omap_gpmc_s *s, int cs, MemoryRegion *iomem);
2a952feb 126void omap_gpmc_attach_nand(struct omap_gpmc_s *s, int cs, DeviceState *nand);
29885477 127
c3d2689d
AZ
128/*
129 * Common IRQ numbers for level 1 interrupt handler
130 * See /usr/include/asm-arm/arch-omap/irqs.h in Linux.
131 */
132# define OMAP_INT_CAMERA 1
133# define OMAP_INT_FIQ 3
134# define OMAP_INT_RTDX 6
135# define OMAP_INT_DSP_MMU_ABORT 7
136# define OMAP_INT_HOST 8
137# define OMAP_INT_ABORT 9
138# define OMAP_INT_BRIDGE_PRIV 13
139# define OMAP_INT_GPIO_BANK1 14
140# define OMAP_INT_UART3 15
141# define OMAP_INT_TIMER3 16
142# define OMAP_INT_DMA_CH0_6 19
143# define OMAP_INT_DMA_CH1_7 20
144# define OMAP_INT_DMA_CH2_8 21
145# define OMAP_INT_DMA_CH3 22
146# define OMAP_INT_DMA_CH4 23
147# define OMAP_INT_DMA_CH5 24
148# define OMAP_INT_DMA_LCD 25
149# define OMAP_INT_TIMER1 26
150# define OMAP_INT_WD_TIMER 27
151# define OMAP_INT_BRIDGE_PUB 28
152# define OMAP_INT_TIMER2 30
153# define OMAP_INT_LCD_CTRL 31
154
155/*
156 * Common OMAP-15xx IRQ numbers for level 1 interrupt handler
157 */
158# define OMAP_INT_15XX_IH2_IRQ 0
159# define OMAP_INT_15XX_LB_MMU 17
160# define OMAP_INT_15XX_LOCAL_BUS 29
161
162/*
163 * OMAP-1510 specific IRQ numbers for level 1 interrupt handler
164 */
165# define OMAP_INT_1510_SPI_TX 4
166# define OMAP_INT_1510_SPI_RX 5
167# define OMAP_INT_1510_DSP_MAILBOX1 10
168# define OMAP_INT_1510_DSP_MAILBOX2 11
169
170/*
171 * OMAP-310 specific IRQ numbers for level 1 interrupt handler
172 */
173# define OMAP_INT_310_McBSP2_TX 4
174# define OMAP_INT_310_McBSP2_RX 5
175# define OMAP_INT_310_HSB_MAILBOX1 12
176# define OMAP_INT_310_HSAB_MMU 18
177
178/*
179 * OMAP-1610 specific IRQ numbers for level 1 interrupt handler
180 */
181# define OMAP_INT_1610_IH2_IRQ 0
182# define OMAP_INT_1610_IH2_FIQ 2
183# define OMAP_INT_1610_McBSP2_TX 4
184# define OMAP_INT_1610_McBSP2_RX 5
185# define OMAP_INT_1610_DSP_MAILBOX1 10
186# define OMAP_INT_1610_DSP_MAILBOX2 11
187# define OMAP_INT_1610_LCD_LINE 12
188# define OMAP_INT_1610_GPTIMER1 17
189# define OMAP_INT_1610_GPTIMER2 18
190# define OMAP_INT_1610_SSR_FIFO_0 29
191
192/*
193 * OMAP-730 specific IRQ numbers for level 1 interrupt handler
194 */
195# define OMAP_INT_730_IH2_FIQ 0
196# define OMAP_INT_730_IH2_IRQ 1
197# define OMAP_INT_730_USB_NON_ISO 2
198# define OMAP_INT_730_USB_ISO 3
199# define OMAP_INT_730_ICR 4
200# define OMAP_INT_730_EAC 5
201# define OMAP_INT_730_GPIO_BANK1 6
202# define OMAP_INT_730_GPIO_BANK2 7
203# define OMAP_INT_730_GPIO_BANK3 8
204# define OMAP_INT_730_McBSP2TX 10
205# define OMAP_INT_730_McBSP2RX 11
206# define OMAP_INT_730_McBSP2RX_OVF 12
207# define OMAP_INT_730_LCD_LINE 14
208# define OMAP_INT_730_GSM_PROTECT 15
209# define OMAP_INT_730_TIMER3 16
210# define OMAP_INT_730_GPIO_BANK5 17
211# define OMAP_INT_730_GPIO_BANK6 18
212# define OMAP_INT_730_SPGIO_WR 29
213
214/*
215 * Common IRQ numbers for level 2 interrupt handler
216 */
217# define OMAP_INT_KEYBOARD 1
218# define OMAP_INT_uWireTX 2
219# define OMAP_INT_uWireRX 3
220# define OMAP_INT_I2C 4
221# define OMAP_INT_MPUIO 5
222# define OMAP_INT_USB_HHC_1 6
223# define OMAP_INT_McBSP3TX 10
224# define OMAP_INT_McBSP3RX 11
225# define OMAP_INT_McBSP1TX 12
226# define OMAP_INT_McBSP1RX 13
227# define OMAP_INT_UART1 14
228# define OMAP_INT_UART2 15
229# define OMAP_INT_USB_W2FC 20
230# define OMAP_INT_1WIRE 21
231# define OMAP_INT_OS_TIMER 22
b30bb3a2 232# define OMAP_INT_OQN 23
c3d2689d
AZ
233# define OMAP_INT_GAUGE_32K 24
234# define OMAP_INT_RTC_TIMER 25
235# define OMAP_INT_RTC_ALARM 26
236# define OMAP_INT_DSP_MMU 28
237
238/*
239 * OMAP-1510 specific IRQ numbers for level 2 interrupt handler
240 */
241# define OMAP_INT_1510_BT_MCSI1TX 16
242# define OMAP_INT_1510_BT_MCSI1RX 17
243# define OMAP_INT_1510_SoSSI_MATCH 19
244# define OMAP_INT_1510_MEM_STICK 27
245# define OMAP_INT_1510_COM_SPI_RO 31
246
247/*
248 * OMAP-310 specific IRQ numbers for level 2 interrupt handler
249 */
250# define OMAP_INT_310_FAC 0
251# define OMAP_INT_310_USB_HHC_2 7
252# define OMAP_INT_310_MCSI1_FE 16
253# define OMAP_INT_310_MCSI2_FE 17
254# define OMAP_INT_310_USB_W2FC_ISO 29
255# define OMAP_INT_310_USB_W2FC_NON_ISO 30
256# define OMAP_INT_310_McBSP2RX_OF 31
257
258/*
259 * OMAP-1610 specific IRQ numbers for level 2 interrupt handler
260 */
261# define OMAP_INT_1610_FAC 0
262# define OMAP_INT_1610_USB_HHC_2 7
263# define OMAP_INT_1610_USB_OTG 8
264# define OMAP_INT_1610_SoSSI 9
265# define OMAP_INT_1610_BT_MCSI1TX 16
266# define OMAP_INT_1610_BT_MCSI1RX 17
267# define OMAP_INT_1610_SoSSI_MATCH 19
268# define OMAP_INT_1610_MEM_STICK 27
269# define OMAP_INT_1610_McBSP2RX_OF 31
270# define OMAP_INT_1610_STI 32
271# define OMAP_INT_1610_STI_WAKEUP 33
272# define OMAP_INT_1610_GPTIMER3 34
273# define OMAP_INT_1610_GPTIMER4 35
274# define OMAP_INT_1610_GPTIMER5 36
275# define OMAP_INT_1610_GPTIMER6 37
276# define OMAP_INT_1610_GPTIMER7 38
277# define OMAP_INT_1610_GPTIMER8 39
278# define OMAP_INT_1610_GPIO_BANK2 40
279# define OMAP_INT_1610_GPIO_BANK3 41
280# define OMAP_INT_1610_MMC2 42
281# define OMAP_INT_1610_CF 43
282# define OMAP_INT_1610_WAKE_UP_REQ 46
283# define OMAP_INT_1610_GPIO_BANK4 48
284# define OMAP_INT_1610_SPI 49
285# define OMAP_INT_1610_DMA_CH6 53
286# define OMAP_INT_1610_DMA_CH7 54
287# define OMAP_INT_1610_DMA_CH8 55
288# define OMAP_INT_1610_DMA_CH9 56
289# define OMAP_INT_1610_DMA_CH10 57
290# define OMAP_INT_1610_DMA_CH11 58
291# define OMAP_INT_1610_DMA_CH12 59
292# define OMAP_INT_1610_DMA_CH13 60
293# define OMAP_INT_1610_DMA_CH14 61
294# define OMAP_INT_1610_DMA_CH15 62
295# define OMAP_INT_1610_NAND 63
296
297/*
298 * OMAP-730 specific IRQ numbers for level 2 interrupt handler
299 */
300# define OMAP_INT_730_HW_ERRORS 0
301# define OMAP_INT_730_NFIQ_PWR_FAIL 1
302# define OMAP_INT_730_CFCD 2
303# define OMAP_INT_730_CFIREQ 3
304# define OMAP_INT_730_I2C 4
305# define OMAP_INT_730_PCC 5
306# define OMAP_INT_730_MPU_EXT_NIRQ 6
307# define OMAP_INT_730_SPI_100K_1 7
308# define OMAP_INT_730_SYREN_SPI 8
309# define OMAP_INT_730_VLYNQ 9
310# define OMAP_INT_730_GPIO_BANK4 10
311# define OMAP_INT_730_McBSP1TX 11
312# define OMAP_INT_730_McBSP1RX 12
313# define OMAP_INT_730_McBSP1RX_OF 13
314# define OMAP_INT_730_UART_MODEM_IRDA_2 14
315# define OMAP_INT_730_UART_MODEM_1 15
316# define OMAP_INT_730_MCSI 16
317# define OMAP_INT_730_uWireTX 17
318# define OMAP_INT_730_uWireRX 18
319# define OMAP_INT_730_SMC_CD 19
320# define OMAP_INT_730_SMC_IREQ 20
321# define OMAP_INT_730_HDQ_1WIRE 21
322# define OMAP_INT_730_TIMER32K 22
323# define OMAP_INT_730_MMC_SDIO 23
324# define OMAP_INT_730_UPLD 24
325# define OMAP_INT_730_USB_HHC_1 27
326# define OMAP_INT_730_USB_HHC_2 28
327# define OMAP_INT_730_USB_GENI 29
328# define OMAP_INT_730_USB_OTG 30
329# define OMAP_INT_730_CAMERA_IF 31
330# define OMAP_INT_730_RNG 32
331# define OMAP_INT_730_DUAL_MODE_TIMER 33
332# define OMAP_INT_730_DBB_RF_EN 34
333# define OMAP_INT_730_MPUIO_KEYPAD 35
334# define OMAP_INT_730_SHA1_MD5 36
335# define OMAP_INT_730_SPI_100K_2 37
336# define OMAP_INT_730_RNG_IDLE 38
337# define OMAP_INT_730_MPUIO 39
338# define OMAP_INT_730_LLPC_LCD_CTRL_OFF 40
339# define OMAP_INT_730_LLPC_OE_FALLING 41
340# define OMAP_INT_730_LLPC_OE_RISING 42
341# define OMAP_INT_730_LLPC_VSYNC 43
342# define OMAP_INT_730_WAKE_UP_REQ 46
343# define OMAP_INT_730_DMA_CH6 53
344# define OMAP_INT_730_DMA_CH7 54
345# define OMAP_INT_730_DMA_CH8 55
346# define OMAP_INT_730_DMA_CH9 56
347# define OMAP_INT_730_DMA_CH10 57
348# define OMAP_INT_730_DMA_CH11 58
349# define OMAP_INT_730_DMA_CH12 59
350# define OMAP_INT_730_DMA_CH13 60
351# define OMAP_INT_730_DMA_CH14 61
352# define OMAP_INT_730_DMA_CH15 62
353# define OMAP_INT_730_NAND 63
354
355/*
356 * OMAP-24xx common IRQ numbers
357 */
54585ffe 358# define OMAP_INT_24XX_STI 4
c3d2689d 359# define OMAP_INT_24XX_SYS_NIRQ 7
827df9f3
AZ
360# define OMAP_INT_24XX_L3_IRQ 10
361# define OMAP_INT_24XX_PRCM_MPU_IRQ 11
c3d2689d
AZ
362# define OMAP_INT_24XX_SDMA_IRQ0 12
363# define OMAP_INT_24XX_SDMA_IRQ1 13
364# define OMAP_INT_24XX_SDMA_IRQ2 14
365# define OMAP_INT_24XX_SDMA_IRQ3 15
827df9f3
AZ
366# define OMAP_INT_243X_MCBSP2_IRQ 16
367# define OMAP_INT_243X_MCBSP3_IRQ 17
368# define OMAP_INT_243X_MCBSP4_IRQ 18
369# define OMAP_INT_243X_MCBSP5_IRQ 19
370# define OMAP_INT_24XX_GPMC_IRQ 20
371# define OMAP_INT_24XX_GUFFAW_IRQ 21
372# define OMAP_INT_24XX_IVA_IRQ 22
373# define OMAP_INT_24XX_EAC_IRQ 23
c3d2689d
AZ
374# define OMAP_INT_24XX_CAM_IRQ 24
375# define OMAP_INT_24XX_DSS_IRQ 25
376# define OMAP_INT_24XX_MAIL_U0_MPU 26
377# define OMAP_INT_24XX_DSP_UMA 27
378# define OMAP_INT_24XX_DSP_MMU 28
379# define OMAP_INT_24XX_GPIO_BANK1 29
380# define OMAP_INT_24XX_GPIO_BANK2 30
381# define OMAP_INT_24XX_GPIO_BANK3 31
382# define OMAP_INT_24XX_GPIO_BANK4 32
827df9f3 383# define OMAP_INT_243X_GPIO_BANK5 33
c3d2689d 384# define OMAP_INT_24XX_MAIL_U3_MPU 34
827df9f3
AZ
385# define OMAP_INT_24XX_WDT3 35
386# define OMAP_INT_24XX_WDT4 36
c3d2689d
AZ
387# define OMAP_INT_24XX_GPTIMER1 37
388# define OMAP_INT_24XX_GPTIMER2 38
389# define OMAP_INT_24XX_GPTIMER3 39
390# define OMAP_INT_24XX_GPTIMER4 40
391# define OMAP_INT_24XX_GPTIMER5 41
392# define OMAP_INT_24XX_GPTIMER6 42
393# define OMAP_INT_24XX_GPTIMER7 43
394# define OMAP_INT_24XX_GPTIMER8 44
395# define OMAP_INT_24XX_GPTIMER9 45
396# define OMAP_INT_24XX_GPTIMER10 46
397# define OMAP_INT_24XX_GPTIMER11 47
398# define OMAP_INT_24XX_GPTIMER12 48
827df9f3
AZ
399# define OMAP_INT_24XX_PKA_IRQ 50
400# define OMAP_INT_24XX_SHA1MD5_IRQ 51
401# define OMAP_INT_24XX_RNG_IRQ 52
402# define OMAP_INT_24XX_MG_IRQ 53
403# define OMAP_INT_24XX_I2C1_IRQ 56
404# define OMAP_INT_24XX_I2C2_IRQ 57
c3d2689d
AZ
405# define OMAP_INT_24XX_MCBSP1_IRQ_TX 59
406# define OMAP_INT_24XX_MCBSP1_IRQ_RX 60
407# define OMAP_INT_24XX_MCBSP2_IRQ_TX 62
408# define OMAP_INT_24XX_MCBSP2_IRQ_RX 63
827df9f3
AZ
409# define OMAP_INT_243X_MCBSP1_IRQ 64
410# define OMAP_INT_24XX_MCSPI1_IRQ 65
411# define OMAP_INT_24XX_MCSPI2_IRQ 66
412# define OMAP_INT_24XX_SSI1_IRQ0 67
413# define OMAP_INT_24XX_SSI1_IRQ1 68
414# define OMAP_INT_24XX_SSI2_IRQ0 69
415# define OMAP_INT_24XX_SSI2_IRQ1 70
416# define OMAP_INT_24XX_SSI_GDD_IRQ 71
c3d2689d
AZ
417# define OMAP_INT_24XX_UART1_IRQ 72
418# define OMAP_INT_24XX_UART2_IRQ 73
419# define OMAP_INT_24XX_UART3_IRQ 74
420# define OMAP_INT_24XX_USB_IRQ_GEN 75
421# define OMAP_INT_24XX_USB_IRQ_NISO 76
422# define OMAP_INT_24XX_USB_IRQ_ISO 77
423# define OMAP_INT_24XX_USB_IRQ_HGEN 78
424# define OMAP_INT_24XX_USB_IRQ_HSOF 79
425# define OMAP_INT_24XX_USB_IRQ_OTG 80
827df9f3 426# define OMAP_INT_24XX_VLYNQ_IRQ 81
c3d2689d 427# define OMAP_INT_24XX_MMC_IRQ 83
827df9f3
AZ
428# define OMAP_INT_24XX_MS_IRQ 84
429# define OMAP_INT_24XX_FAC_IRQ 85
430# define OMAP_INT_24XX_MCSPI3_IRQ 91
c3d2689d
AZ
431# define OMAP_INT_243X_HS_USB_MC 92
432# define OMAP_INT_243X_HS_USB_DMA 93
433# define OMAP_INT_243X_CARKIT 94
827df9f3 434# define OMAP_INT_34XX_GPTIMER12 95
c3d2689d 435
b4e3104b 436/* omap_dma.c */
089b7c0a 437enum omap_dma_model {
b4e3104b
AZ
438 omap_dma_3_0,
439 omap_dma_3_1,
440 omap_dma_3_2,
441 omap_dma_4,
089b7c0a
AZ
442};
443
afbb5194 444struct soc_dma_s;
c227f099 445struct soc_dma_s *omap_dma_init(target_phys_addr_t base, qemu_irq *irqs,
089b7c0a
AZ
446 qemu_irq lcd_irq, struct omap_mpu_state_s *mpu, omap_clk clk,
447 enum omap_dma_model model);
c227f099 448struct soc_dma_s *omap_dma4_init(target_phys_addr_t base, qemu_irq *irqs,
827df9f3
AZ
449 struct omap_mpu_state_s *mpu, int fifo,
450 int chans, omap_clk iclk, omap_clk fclk);
afbb5194 451void omap_dma_reset(struct soc_dma_s *s);
c3d2689d 452
b4e3104b
AZ
453struct dma_irq_map {
454 int ih;
455 int intr;
456};
457
458/* Only used in OMAP DMA 3.x gigacells */
c3d2689d
AZ
459enum omap_dma_port {
460 emiff = 0,
461 emifs,
089b7c0a 462 imif, /* omap16xx: ocp_t1 */
c3d2689d 463 tipb,
089b7c0a 464 local, /* omap16xx: ocp_t2 */
c3d2689d 465 tipb_mpui,
827df9f3 466 __omap_dma_port_last,
c3d2689d
AZ
467};
468
089b7c0a
AZ
469typedef enum {
470 constant = 0,
471 post_incremented,
472 single_index,
473 double_index,
c227f099 474} omap_dma_addressing_t;
089b7c0a 475
b4e3104b 476/* Only used in OMAP DMA 3.x gigacells */
c3d2689d
AZ
477struct omap_dma_lcd_channel_s {
478 enum omap_dma_port src;
c227f099
AL
479 target_phys_addr_t src_f1_top;
480 target_phys_addr_t src_f1_bottom;
481 target_phys_addr_t src_f2_top;
482 target_phys_addr_t src_f2_bottom;
089b7c0a
AZ
483
484 /* Used in OMAP DMA 3.2 gigacell */
485 unsigned char brust_f1;
486 unsigned char pack_f1;
487 unsigned char data_type_f1;
488 unsigned char brust_f2;
489 unsigned char pack_f2;
490 unsigned char data_type_f2;
491 unsigned char end_prog;
492 unsigned char repeat;
493 unsigned char auto_init;
494 unsigned char priority;
495 unsigned char fs;
496 unsigned char running;
497 unsigned char bs;
498 unsigned char omap_3_1_compatible_disable;
499 unsigned char dst;
500 unsigned char lch_type;
501 int16_t element_index_f1;
502 int16_t element_index_f2;
503 int32_t frame_index_f1;
504 int32_t frame_index_f2;
505 uint16_t elements_f1;
506 uint16_t frames_f1;
507 uint16_t elements_f2;
508 uint16_t frames_f2;
c227f099
AL
509 omap_dma_addressing_t mode_f1;
510 omap_dma_addressing_t mode_f2;
089b7c0a 511
c3d2689d
AZ
512 /* Destination port is fixed. */
513 int interrupts;
514 int condition;
515 int dual;
516
517 int current_frame;
c227f099 518 target_phys_addr_t phys_framebuffer[2];
c3d2689d
AZ
519 qemu_irq irq;
520 struct omap_mpu_state_s *mpu;
afbb5194 521} *omap_dma_get_lcdch(struct soc_dma_s *s);
c3d2689d
AZ
522
523/*
524 * DMA request numbers for OMAP1
525 * See /usr/include/asm-arm/arch-omap/dma.h in Linux.
526 */
527# define OMAP_DMA_NO_DEVICE 0
528# define OMAP_DMA_MCSI1_TX 1
529# define OMAP_DMA_MCSI1_RX 2
530# define OMAP_DMA_I2C_RX 3
531# define OMAP_DMA_I2C_TX 4
532# define OMAP_DMA_EXT_NDMA_REQ0 5
533# define OMAP_DMA_EXT_NDMA_REQ1 6
534# define OMAP_DMA_UWIRE_TX 7
535# define OMAP_DMA_MCBSP1_TX 8
536# define OMAP_DMA_MCBSP1_RX 9
537# define OMAP_DMA_MCBSP3_TX 10
538# define OMAP_DMA_MCBSP3_RX 11
539# define OMAP_DMA_UART1_TX 12
540# define OMAP_DMA_UART1_RX 13
541# define OMAP_DMA_UART2_TX 14
542# define OMAP_DMA_UART2_RX 15
543# define OMAP_DMA_MCBSP2_TX 16
544# define OMAP_DMA_MCBSP2_RX 17
545# define OMAP_DMA_UART3_TX 18
546# define OMAP_DMA_UART3_RX 19
547# define OMAP_DMA_CAMERA_IF_RX 20
548# define OMAP_DMA_MMC_TX 21
549# define OMAP_DMA_MMC_RX 22
550# define OMAP_DMA_NAND 23 /* Not in OMAP310 */
551# define OMAP_DMA_IRQ_LCD_LINE 24 /* Not in OMAP310 */
552# define OMAP_DMA_MEMORY_STICK 25 /* Not in OMAP310 */
553# define OMAP_DMA_USB_W2FC_RX0 26
554# define OMAP_DMA_USB_W2FC_RX1 27
555# define OMAP_DMA_USB_W2FC_RX2 28
556# define OMAP_DMA_USB_W2FC_TX0 29
557# define OMAP_DMA_USB_W2FC_TX1 30
558# define OMAP_DMA_USB_W2FC_TX2 31
559
560/* These are only for 1610 */
561# define OMAP_DMA_CRYPTO_DES_IN 32
562# define OMAP_DMA_SPI_TX 33
563# define OMAP_DMA_SPI_RX 34
564# define OMAP_DMA_CRYPTO_HASH 35
565# define OMAP_DMA_CCP_ATTN 36
566# define OMAP_DMA_CCP_FIFO_NOT_EMPTY 37
567# define OMAP_DMA_CMT_APE_TX_CHAN_0 38
568# define OMAP_DMA_CMT_APE_RV_CHAN_0 39
569# define OMAP_DMA_CMT_APE_TX_CHAN_1 40
570# define OMAP_DMA_CMT_APE_RV_CHAN_1 41
571# define OMAP_DMA_CMT_APE_TX_CHAN_2 42
572# define OMAP_DMA_CMT_APE_RV_CHAN_2 43
573# define OMAP_DMA_CMT_APE_TX_CHAN_3 44
574# define OMAP_DMA_CMT_APE_RV_CHAN_3 45
575# define OMAP_DMA_CMT_APE_TX_CHAN_4 46
576# define OMAP_DMA_CMT_APE_RV_CHAN_4 47
577# define OMAP_DMA_CMT_APE_TX_CHAN_5 48
578# define OMAP_DMA_CMT_APE_RV_CHAN_5 49
579# define OMAP_DMA_CMT_APE_TX_CHAN_6 50
580# define OMAP_DMA_CMT_APE_RV_CHAN_6 51
581# define OMAP_DMA_CMT_APE_TX_CHAN_7 52
582# define OMAP_DMA_CMT_APE_RV_CHAN_7 53
583# define OMAP_DMA_MMC2_TX 54
584# define OMAP_DMA_MMC2_RX 55
585# define OMAP_DMA_CRYPTO_DES_OUT 56
586
827df9f3
AZ
587/*
588 * DMA request numbers for the OMAP2
589 */
590# define OMAP24XX_DMA_NO_DEVICE 0
591# define OMAP24XX_DMA_XTI_DMA 1 /* Not in OMAP2420 */
592# define OMAP24XX_DMA_EXT_DMAREQ0 2
593# define OMAP24XX_DMA_EXT_DMAREQ1 3
594# define OMAP24XX_DMA_GPMC 4
595# define OMAP24XX_DMA_GFX 5 /* Not in OMAP2420 */
596# define OMAP24XX_DMA_DSS 6
597# define OMAP24XX_DMA_VLYNQ_TX 7 /* Not in OMAP2420 */
598# define OMAP24XX_DMA_CWT 8 /* Not in OMAP2420 */
599# define OMAP24XX_DMA_AES_TX 9 /* Not in OMAP2420 */
600# define OMAP24XX_DMA_AES_RX 10 /* Not in OMAP2420 */
601# define OMAP24XX_DMA_DES_TX 11 /* Not in OMAP2420 */
602# define OMAP24XX_DMA_DES_RX 12 /* Not in OMAP2420 */
603# define OMAP24XX_DMA_SHA1MD5_RX 13 /* Not in OMAP2420 */
604# define OMAP24XX_DMA_EXT_DMAREQ2 14
605# define OMAP24XX_DMA_EXT_DMAREQ3 15
606# define OMAP24XX_DMA_EXT_DMAREQ4 16
607# define OMAP24XX_DMA_EAC_AC_RD 17
608# define OMAP24XX_DMA_EAC_AC_WR 18
609# define OMAP24XX_DMA_EAC_MD_UL_RD 19
610# define OMAP24XX_DMA_EAC_MD_UL_WR 20
611# define OMAP24XX_DMA_EAC_MD_DL_RD 21
612# define OMAP24XX_DMA_EAC_MD_DL_WR 22
613# define OMAP24XX_DMA_EAC_BT_UL_RD 23
614# define OMAP24XX_DMA_EAC_BT_UL_WR 24
615# define OMAP24XX_DMA_EAC_BT_DL_RD 25
616# define OMAP24XX_DMA_EAC_BT_DL_WR 26
617# define OMAP24XX_DMA_I2C1_TX 27
618# define OMAP24XX_DMA_I2C1_RX 28
619# define OMAP24XX_DMA_I2C2_TX 29
620# define OMAP24XX_DMA_I2C2_RX 30
621# define OMAP24XX_DMA_MCBSP1_TX 31
622# define OMAP24XX_DMA_MCBSP1_RX 32
623# define OMAP24XX_DMA_MCBSP2_TX 33
624# define OMAP24XX_DMA_MCBSP2_RX 34
625# define OMAP24XX_DMA_SPI1_TX0 35
626# define OMAP24XX_DMA_SPI1_RX0 36
627# define OMAP24XX_DMA_SPI1_TX1 37
628# define OMAP24XX_DMA_SPI1_RX1 38
629# define OMAP24XX_DMA_SPI1_TX2 39
630# define OMAP24XX_DMA_SPI1_RX2 40
631# define OMAP24XX_DMA_SPI1_TX3 41
632# define OMAP24XX_DMA_SPI1_RX3 42
633# define OMAP24XX_DMA_SPI2_TX0 43
634# define OMAP24XX_DMA_SPI2_RX0 44
635# define OMAP24XX_DMA_SPI2_TX1 45
636# define OMAP24XX_DMA_SPI2_RX1 46
637
638# define OMAP24XX_DMA_UART1_TX 49
639# define OMAP24XX_DMA_UART1_RX 50
640# define OMAP24XX_DMA_UART2_TX 51
641# define OMAP24XX_DMA_UART2_RX 52
642# define OMAP24XX_DMA_UART3_TX 53
643# define OMAP24XX_DMA_UART3_RX 54
644# define OMAP24XX_DMA_USB_W2FC_TX0 55
645# define OMAP24XX_DMA_USB_W2FC_RX0 56
646# define OMAP24XX_DMA_USB_W2FC_TX1 57
647# define OMAP24XX_DMA_USB_W2FC_RX1 58
648# define OMAP24XX_DMA_USB_W2FC_TX2 59
649# define OMAP24XX_DMA_USB_W2FC_RX2 60
650# define OMAP24XX_DMA_MMC1_TX 61
651# define OMAP24XX_DMA_MMC1_RX 62
652# define OMAP24XX_DMA_MS 63 /* Not in OMAP2420 */
653# define OMAP24XX_DMA_EXT_DMAREQ5 64
654
b4e3104b 655/* omap[123].c */
c58d37cf 656/* OMAP2 gp timer */
827df9f3
AZ
657struct omap_gp_timer_s;
658struct omap_gp_timer_s *omap_gp_timer_init(struct omap_target_agent_s *ta,
659 qemu_irq irq, omap_clk fclk, omap_clk iclk);
c58d37cf 660void omap_gp_timer_reset(struct omap_gp_timer_s *s);
827df9f3 661
011d87d0 662/* OMAP2 sysctimer */
663struct omap_synctimer_s;
664struct omap_synctimer_s *omap_synctimer_init(struct omap_target_agent_s *ta,
827df9f3 665 struct omap_mpu_state_s *mpu, omap_clk fclk, omap_clk iclk);
011d87d0 666void omap_synctimer_reset(struct omap_synctimer_s *s);
827df9f3 667
c3d2689d 668struct omap_uart_s;
c227f099 669struct omap_uart_s *omap_uart_init(target_phys_addr_t base,
827df9f3 670 qemu_irq irq, omap_clk fclk, omap_clk iclk,
6a8aabd3
SW
671 qemu_irq txdma, qemu_irq rxdma,
672 const char *label, CharDriverState *chr);
827df9f3
AZ
673struct omap_uart_s *omap2_uart_init(struct omap_target_agent_s *ta,
674 qemu_irq irq, omap_clk fclk, omap_clk iclk,
6a8aabd3
SW
675 qemu_irq txdma, qemu_irq rxdma,
676 const char *label, CharDriverState *chr);
827df9f3 677void omap_uart_reset(struct omap_uart_s *s);
75554a3c 678void omap_uart_attach(struct omap_uart_s *s, CharDriverState *chr);
c3d2689d 679
fe71e81a 680struct omap_mpuio_s;
c227f099 681struct omap_mpuio_s *omap_mpuio_init(target_phys_addr_t base,
fe71e81a
AZ
682 qemu_irq kbd_int, qemu_irq gpio_int, qemu_irq wakeup,
683 omap_clk clk);
684qemu_irq *omap_mpuio_in_get(struct omap_mpuio_s *s);
685void omap_mpuio_out_set(struct omap_mpuio_s *s, int line, qemu_irq handler);
686void omap_mpuio_key(struct omap_mpuio_s *s, int row, int col, int down);
687
bc24a225 688struct uWireSlave {
d951f6ff
AZ
689 uint16_t (*receive)(void *opaque);
690 void (*send)(void *opaque, uint16_t data);
691 void *opaque;
692};
693struct omap_uwire_s;
c227f099 694struct omap_uwire_s *omap_uwire_init(target_phys_addr_t base,
d951f6ff
AZ
695 qemu_irq *irq, qemu_irq dma, omap_clk clk);
696void omap_uwire_attach(struct omap_uwire_s *s,
bc24a225 697 uWireSlave *slave, int chipselect);
d951f6ff 698
2d08cc7c 699/* OMAP2 spi */
827df9f3
AZ
700struct omap_mcspi_s;
701struct omap_mcspi_s *omap_mcspi_init(struct omap_target_agent_s *ta, int chnum,
702 qemu_irq irq, qemu_irq *drq, omap_clk fclk, omap_clk iclk);
703void omap_mcspi_attach(struct omap_mcspi_s *s,
e927bb00 704 uint32_t (*txrx)(void *opaque, uint32_t, int), void *opaque,
827df9f3 705 int chipselect);
2d08cc7c 706void omap_mcspi_reset(struct omap_mcspi_s *s);
827df9f3 707
bc24a225 708struct I2SCodec {
d8f699cb
AZ
709 void *opaque;
710
711 /* The CPU can call this if it is generating the clock signal on the
712 * i2s port. The CODEC can ignore it if it is set up as a clock
713 * master and generates its own clock. */
714 void (*set_rate)(void *opaque, int in, int out);
715
716 void (*tx_swallow)(void *opaque);
717 qemu_irq rx_swallow;
718 qemu_irq tx_start;
719
73560bc8
AZ
720 int tx_rate;
721 int cts;
722 int rx_rate;
723 int rts;
724
d8f699cb
AZ
725 struct i2s_fifo_s {
726 uint8_t *fifo;
727 int len;
728 int start;
729 int size;
730 } in, out;
731};
732struct omap_mcbsp_s;
c227f099 733struct omap_mcbsp_s *omap_mcbsp_init(target_phys_addr_t base,
d8f699cb 734 qemu_irq *irq, qemu_irq *dma, omap_clk clk);
bc24a225 735void omap_mcbsp_i2s_attach(struct omap_mcbsp_s *s, I2SCodec *slave);
d8f699cb 736
827df9f3
AZ
737void omap_tap_init(struct omap_target_agent_s *ta,
738 struct omap_mpu_state_s *mpu);
739
c3d2689d
AZ
740/* omap_lcdc.c */
741struct omap_lcd_panel_s;
742void omap_lcdc_reset(struct omap_lcd_panel_s *s);
c227f099 743struct omap_lcd_panel_s *omap_lcdc_init(target_phys_addr_t base, qemu_irq irq,
3023f332 744 struct omap_dma_lcd_channel_s *dma,
c227f099 745 ram_addr_t imif_base, ram_addr_t emiff_base, omap_clk clk);
c3d2689d 746
827df9f3
AZ
747/* omap_dss.c */
748struct rfbi_chip_s {
749 void *opaque;
750 void (*write)(void *opaque, int dc, uint16_t value);
751 void (*block)(void *opaque, int dc, void *buf, size_t len, int pitch);
752 uint16_t (*read)(void *opaque, int dc);
753};
754struct omap_dss_s;
755void omap_dss_reset(struct omap_dss_s *s);
756struct omap_dss_s *omap_dss_init(struct omap_target_agent_s *ta,
c227f099 757 target_phys_addr_t l3_base,
827df9f3
AZ
758 qemu_irq irq, qemu_irq drq,
759 omap_clk fck1, omap_clk fck2, omap_clk ck54m,
760 omap_clk ick1, omap_clk ick2);
761void omap_rfbi_attach(struct omap_dss_s *s, int cs, struct rfbi_chip_s *chip);
762
b30bb3a2
AZ
763/* omap_mmc.c */
764struct omap_mmc_s;
c227f099 765struct omap_mmc_s *omap_mmc_init(target_phys_addr_t base,
87ecb68b 766 BlockDriverState *bd,
b30bb3a2 767 qemu_irq irq, qemu_irq dma[], omap_clk clk);
827df9f3
AZ
768struct omap_mmc_s *omap2_mmc_init(struct omap_target_agent_s *ta,
769 BlockDriverState *bd, qemu_irq irq, qemu_irq dma[],
770 omap_clk fclk, omap_clk iclk);
b30bb3a2 771void omap_mmc_reset(struct omap_mmc_s *s);
8e129e07 772void omap_mmc_handlers(struct omap_mmc_s *s, qemu_irq ro, qemu_irq cover);
827df9f3 773void omap_mmc_enable(struct omap_mmc_s *s, int enable);
b30bb3a2 774
02645926
AZ
775/* omap_i2c.c */
776struct omap_i2c_s;
c227f099 777struct omap_i2c_s *omap_i2c_init(target_phys_addr_t base,
02645926 778 qemu_irq irq, qemu_irq *dma, omap_clk clk);
29885477
AZ
779struct omap_i2c_s *omap2_i2c_init(struct omap_target_agent_s *ta,
780 qemu_irq irq, qemu_irq *dma, omap_clk fclk, omap_clk iclk);
02645926
AZ
781void omap_i2c_reset(struct omap_i2c_s *s);
782i2c_bus *omap_i2c_bus(struct omap_i2c_s *s);
783
c3d2689d
AZ
784# define cpu_is_omap310(cpu) (cpu->mpu_model == omap310)
785# define cpu_is_omap1510(cpu) (cpu->mpu_model == omap1510)
827df9f3
AZ
786# define cpu_is_omap1610(cpu) (cpu->mpu_model == omap1610)
787# define cpu_is_omap1710(cpu) (cpu->mpu_model == omap1710)
788# define cpu_is_omap2410(cpu) (cpu->mpu_model == omap2410)
789# define cpu_is_omap2420(cpu) (cpu->mpu_model == omap2420)
790# define cpu_is_omap2430(cpu) (cpu->mpu_model == omap2430)
791# define cpu_is_omap3430(cpu) (cpu->mpu_model == omap3430)
f13e656e 792# define cpu_is_omap3630(cpu) (cpu->mpu_model == omap3630)
827df9f3 793
c3d2689d
AZ
794# define cpu_is_omap15xx(cpu) \
795 (cpu_is_omap310(cpu) || cpu_is_omap1510(cpu))
827df9f3
AZ
796# define cpu_is_omap16xx(cpu) \
797 (cpu_is_omap1610(cpu) || cpu_is_omap1710(cpu))
798# define cpu_is_omap24xx(cpu) \
799 (cpu_is_omap2410(cpu) || cpu_is_omap2420(cpu) || cpu_is_omap2430(cpu))
800
801# define cpu_class_omap1(cpu) \
802 (cpu_is_omap15xx(cpu) || cpu_is_omap16xx(cpu))
803# define cpu_class_omap2(cpu) cpu_is_omap24xx(cpu)
f13e656e
PM
804# define cpu_class_omap3(cpu) \
805 (cpu_is_omap3430(cpu) || cpu_is_omap3630(cpu))
c3d2689d
AZ
806
807struct omap_mpu_state_s {
827df9f3 808 enum omap_mpu_model {
c3d2689d
AZ
809 omap310,
810 omap1510,
827df9f3
AZ
811 omap1610,
812 omap1710,
813 omap2410,
814 omap2420,
815 omap2422,
816 omap2423,
817 omap2430,
818 omap3430,
f13e656e 819 omap3630,
c3d2689d
AZ
820 } mpu_model;
821
822 CPUState *env;
823
824 qemu_irq *irq[2];
825 qemu_irq *drq;
826
827 qemu_irq wakeup;
828
829 struct omap_dma_port_if_s {
5fafdf24 830 uint32_t (*read[3])(struct omap_mpu_state_s *s,
c227f099 831 target_phys_addr_t offset);
c3d2689d 832 void (*write[3])(struct omap_mpu_state_s *s,
c227f099 833 target_phys_addr_t offset, uint32_t value);
c3d2689d 834 int (*addr_valid)(struct omap_mpu_state_s *s,
c227f099 835 target_phys_addr_t addr);
827df9f3 836 } port[__omap_dma_port_last];
c3d2689d
AZ
837
838 unsigned long sdram_size;
839 unsigned long sram_size;
840
841 /* MPUI-TIPB peripherals */
d951f6ff
AZ
842 struct omap_uart_s *uart[3];
843
77831c20 844 DeviceState *gpio;
c3d2689d 845
d8f699cb
AZ
846 struct omap_mcbsp_s *mcbsp1;
847 struct omap_mcbsp_s *mcbsp3;
848
c3d2689d
AZ
849 /* MPU public TIPB peripherals */
850 struct omap_32khz_timer_s *os_timer;
851
b30bb3a2
AZ
852 struct omap_mmc_s *mmc;
853
d951f6ff
AZ
854 struct omap_mpuio_s *mpuio;
855
856 struct omap_uwire_s *microwire;
857
66450b15 858 struct {
66450b15
AZ
859 uint8_t output;
860 uint8_t level;
861 uint8_t enable;
862 int clk;
863 } pwl;
864
f34c417b 865 struct {
f34c417b
AZ
866 uint8_t frc;
867 uint8_t vrc;
868 uint8_t gcr;
869 omap_clk clk;
870 } pwt;
871
827df9f3 872 struct omap_i2c_s *i2c[2];
4a2c8ac2 873
02645926
AZ
874 struct omap_rtc_s *rtc;
875
d8f699cb
AZ
876 struct omap_mcbsp_s *mcbsp2;
877
f9d43072
AZ
878 struct omap_lpg_s *led[2];
879
c3d2689d
AZ
880 /* MPU private TIPB peripherals */
881 struct omap_intr_handler_s *ih[2];
882
afbb5194 883 struct soc_dma_s *dma;
c3d2689d
AZ
884
885 struct omap_mpu_timer_s *timer[3];
886 struct omap_watchdog_timer_s *wdt;
887
888 struct omap_lcd_panel_s *lcd;
889
c3d2689d
AZ
890 uint32_t ulpd_pm_regs[21];
891 int64_t ulpd_gauge_start;
892
c3d2689d
AZ
893 uint32_t func_mux_ctrl[14];
894 uint32_t comp_mode_ctrl[1];
895 uint32_t pull_dwn_ctrl[4];
896 uint32_t gate_inh_ctrl[1];
897 uint32_t voltage_ctrl[1];
898 uint32_t test_dbg_ctrl[1];
899 uint32_t mod_conf_ctrl[1];
900 int compat1509;
901
902 uint32_t mpui_ctrl;
c3d2689d
AZ
903
904 struct omap_tipb_bridge_s *private_tipb;
905 struct omap_tipb_bridge_s *public_tipb;
906
c3d2689d
AZ
907 uint32_t tcmi_regs[17];
908
909 struct dpll_ctl_s {
c3d2689d
AZ
910 uint16_t mode;
911 omap_clk dpll;
912 } dpll[3];
913
914 omap_clk clks;
915 struct {
c3d2689d
AZ
916 int cold_start;
917 int clocking_scheme;
918 uint16_t arm_ckctl;
919 uint16_t arm_idlect1;
920 uint16_t arm_idlect2;
921 uint16_t arm_ewupct;
922 uint16_t arm_rstct1;
923 uint16_t arm_rstct2;
924 uint16_t arm_ckout1;
925 int dpll1_mode;
926 uint16_t dsp_idlect1;
927 uint16_t dsp_idlect2;
928 uint16_t dsp_rstct2;
929 } clkm;
827df9f3
AZ
930
931 /* OMAP2-only peripherals */
932 struct omap_l4_s *l4;
933
934 struct omap_gp_timer_s *gptimer[12];
011d87d0 935 struct omap_synctimer_s *synctimer;
827df9f3
AZ
936
937 struct omap_prcm_s *prcm;
938 struct omap_sdrc_s *sdrc;
939 struct omap_gpmc_s *gpmc;
940 struct omap_sysctl_s *sysc;
941
827df9f3
AZ
942 struct omap_mcspi_s *mcspi[2];
943
944 struct omap_dss_s *dss;
99570a40
AZ
945
946 struct omap_eac_s *eac;
827df9f3
AZ
947};
948
949/* omap1.c */
950struct omap_mpu_state_s *omap310_mpu_init(unsigned long sdram_size,
3023f332 951 const char *core);
827df9f3
AZ
952
953/* omap2.c */
954struct omap_mpu_state_s *omap2420_mpu_init(unsigned long sdram_size,
3023f332 955 const char *core);
c3d2689d
AZ
956
957# if TARGET_PHYS_ADDR_BITS == 32
958# define OMAP_FMT_plx "%#08x"
959# elif TARGET_PHYS_ADDR_BITS == 64
960# define OMAP_FMT_plx "%#08" PRIx64
961# else
962# error TARGET_PHYS_ADDR_BITS undefined
963# endif
964
c227f099
AL
965uint32_t omap_badwidth_read8(void *opaque, target_phys_addr_t addr);
966void omap_badwidth_write8(void *opaque, target_phys_addr_t addr,
9596ebb7 967 uint32_t value);
c227f099
AL
968uint32_t omap_badwidth_read16(void *opaque, target_phys_addr_t addr);
969void omap_badwidth_write16(void *opaque, target_phys_addr_t addr,
b30bb3a2 970 uint32_t value);
c227f099
AL
971uint32_t omap_badwidth_read32(void *opaque, target_phys_addr_t addr);
972void omap_badwidth_write32(void *opaque, target_phys_addr_t addr,
b30bb3a2
AZ
973 uint32_t value);
974
827df9f3
AZ
975void omap_mpu_wakeup(void *opaque, int irq, int req);
976
c3d2689d 977# define OMAP_BAD_REG(paddr) \
827df9f3
AZ
978 fprintf(stderr, "%s: Bad register " OMAP_FMT_plx "\n", \
979 __FUNCTION__, paddr)
c3d2689d 980# define OMAP_RO_REG(paddr) \
827df9f3 981 fprintf(stderr, "%s: Read-only register " OMAP_FMT_plx "\n", \
c3d2689d 982 __FUNCTION__, paddr)
b854bc19 983
827df9f3
AZ
984/* OMAP-specific Linux bootloader tags for the ATAG_BOARD area
985 (Board-specifc tags are not here) */
986#define OMAP_TAG_CLOCK 0x4f01
987#define OMAP_TAG_MMC 0x4f02
988#define OMAP_TAG_SERIAL_CONSOLE 0x4f03
989#define OMAP_TAG_USB 0x4f04
990#define OMAP_TAG_LCD 0x4f05
991#define OMAP_TAG_GPIO_SWITCH 0x4f06
992#define OMAP_TAG_UART 0x4f07
993#define OMAP_TAG_FBMEM 0x4f08
994#define OMAP_TAG_STI_CONSOLE 0x4f09
995#define OMAP_TAG_CAMERA_SENSOR 0x4f0a
996#define OMAP_TAG_PARTITION 0x4f0b
997#define OMAP_TAG_TEA5761 0x4f10
998#define OMAP_TAG_TMP105 0x4f11
999#define OMAP_TAG_BOOT_REASON 0x4f80
1000#define OMAP_TAG_FLASH_PART_STR 0x4f81
1001#define OMAP_TAG_VERSION_STR 0x4f82
1002
e927bb00
AZ
1003enum {
1004 OMAP_GPIOSW_TYPE_COVER = 0 << 4,
1005 OMAP_GPIOSW_TYPE_CONNECTION = 1 << 4,
1006 OMAP_GPIOSW_TYPE_ACTIVITY = 2 << 4,
1007};
1008
1009#define OMAP_GPIOSW_INVERTED 0x0001
1010#define OMAP_GPIOSW_OUTPUT 0x0002
1011
b854bc19 1012# define TCMI_VERBOSE 1
d8f699cb 1013//# define MEM_VERBOSE 1
b854bc19
AZ
1014
1015# ifdef TCMI_VERBOSE
1016# define OMAP_8B_REG(paddr) \
827df9f3 1017 fprintf(stderr, "%s: 8-bit register " OMAP_FMT_plx "\n", \
66450b15 1018 __FUNCTION__, paddr)
b854bc19 1019# define OMAP_16B_REG(paddr) \
827df9f3 1020 fprintf(stderr, "%s: 16-bit register " OMAP_FMT_plx "\n", \
c3d2689d 1021 __FUNCTION__, paddr)
b854bc19 1022# define OMAP_32B_REG(paddr) \
827df9f3 1023 fprintf(stderr, "%s: 32-bit register " OMAP_FMT_plx "\n", \
c3d2689d 1024 __FUNCTION__, paddr)
b854bc19
AZ
1025# else
1026# define OMAP_8B_REG(paddr)
1027# define OMAP_16B_REG(paddr)
1028# define OMAP_32B_REG(paddr)
1029# endif
c3d2689d 1030
cf965d24
AZ
1031# define OMAP_MPUI_REG_MASK 0x000007ff
1032
d8f699cb
AZ
1033# ifdef MEM_VERBOSE
1034struct io_fn {
d60efc6b
BS
1035 CPUReadMemoryFunc * const *mem_read;
1036 CPUWriteMemoryFunc * const *mem_write;
d8f699cb
AZ
1037 void *opaque;
1038 int in;
1039};
1040
c227f099 1041static uint32_t io_readb(void *opaque, target_phys_addr_t addr)
d8f699cb
AZ
1042{
1043 struct io_fn *s = opaque;
1044 uint32_t ret;
1045
1046 s->in ++;
1047 ret = s->mem_read[0](s->opaque, addr);
1048 s->in --;
1049 if (!s->in)
1050 fprintf(stderr, "%08x ---> %02x\n", (uint32_t) addr, ret);
1051 return ret;
1052}
c227f099 1053static uint32_t io_readh(void *opaque, target_phys_addr_t addr)
d8f699cb
AZ
1054{
1055 struct io_fn *s = opaque;
1056 uint32_t ret;
1057
1058 s->in ++;
1059 ret = s->mem_read[1](s->opaque, addr);
1060 s->in --;
1061 if (!s->in)
1062 fprintf(stderr, "%08x ---> %04x\n", (uint32_t) addr, ret);
1063 return ret;
1064}
c227f099 1065static uint32_t io_readw(void *opaque, target_phys_addr_t addr)
d8f699cb
AZ
1066{
1067 struct io_fn *s = opaque;
1068 uint32_t ret;
1069
1070 s->in ++;
1071 ret = s->mem_read[2](s->opaque, addr);
1072 s->in --;
1073 if (!s->in)
1074 fprintf(stderr, "%08x ---> %08x\n", (uint32_t) addr, ret);
1075 return ret;
1076}
c227f099 1077static void io_writeb(void *opaque, target_phys_addr_t addr, uint32_t value)
d8f699cb
AZ
1078{
1079 struct io_fn *s = opaque;
1080
1081 if (!s->in)
1082 fprintf(stderr, "%08x <--- %02x\n", (uint32_t) addr, value);
1083 s->in ++;
1084 s->mem_write[0](s->opaque, addr, value);
1085 s->in --;
1086}
c227f099 1087static void io_writeh(void *opaque, target_phys_addr_t addr, uint32_t value)
d8f699cb
AZ
1088{
1089 struct io_fn *s = opaque;
1090
1091 if (!s->in)
1092 fprintf(stderr, "%08x <--- %04x\n", (uint32_t) addr, value);
1093 s->in ++;
1094 s->mem_write[1](s->opaque, addr, value);
1095 s->in --;
1096}
c227f099 1097static void io_writew(void *opaque, target_phys_addr_t addr, uint32_t value)
d8f699cb
AZ
1098{
1099 struct io_fn *s = opaque;
1100
1101 if (!s->in)
1102 fprintf(stderr, "%08x <--- %08x\n", (uint32_t) addr, value);
1103 s->in ++;
1104 s->mem_write[2](s->opaque, addr, value);
1105 s->in --;
1106}
1107
d60efc6b
BS
1108static CPUReadMemoryFunc * const io_readfn[] = { io_readb, io_readh, io_readw, };
1109static CPUWriteMemoryFunc * const io_writefn[] = { io_writeb, io_writeh, io_writew, };
d8f699cb 1110
d60efc6b
BS
1111inline static int debug_register_io_memory(CPUReadMemoryFunc * const *mem_read,
1112 CPUWriteMemoryFunc * const *mem_write,
1113 void *opaque)
d8f699cb 1114{
7267c094 1115 struct io_fn *s = g_malloc(sizeof(struct io_fn));
d8f699cb
AZ
1116
1117 s->mem_read = mem_read;
1118 s->mem_write = mem_write;
1119 s->opaque = opaque;
1120 s->in = 0;
2507c12a
AG
1121 return cpu_register_io_memory(io_readfn, io_writefn, s,
1122 DEVICE_NATIVE_ENDIAN);
d8f699cb
AZ
1123}
1124# define cpu_register_io_memory debug_register_io_memory
1125# endif
1126
c66fb5bc 1127/* Define when we want to reduce the number of IO regions registered. */
477b24ef 1128/*# define L4_MUX_HACK*/
c66fb5bc 1129
c3d2689d 1130#endif /* hw_omap_h */