]> git.proxmox.com Git - qemu.git/blame - hw/pc.c
qdev: kill off DeviceInfo list
[qemu.git] / hw / pc.c
CommitLineData
80cabfad
FB
1/*
2 * QEMU PC System Emulator
5fafdf24 3 *
80cabfad 4 * Copyright (c) 2003-2004 Fabrice Bellard
5fafdf24 5 *
80cabfad
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
87ecb68b
PB
24#include "hw.h"
25#include "pc.h"
aa28b9bf 26#include "apic.h"
87ecb68b 27#include "fdc.h"
c0897e0c 28#include "ide.h"
87ecb68b 29#include "pci.h"
18e08a55 30#include "vmware_vga.h"
376253ec 31#include "monitor.h"
3cce6243 32#include "fw_cfg.h"
16b29ae1 33#include "hpet_emul.h"
b6f6e3d3 34#include "smbios.h"
ca20cf32
BS
35#include "loader.h"
36#include "elf.h"
52001445 37#include "multiboot.h"
1d914fa0 38#include "mc146818rtc.h"
60ba3cc2 39#include "msi.h"
822557eb 40#include "sysbus.h"
666daa68 41#include "sysemu.h"
9b5b76d4 42#include "kvm.h"
2446333c 43#include "blockdev.h"
a19cbfb3 44#include "ui/qemu-spice.h"
00cb2a99 45#include "memory.h"
be20f9e9 46#include "exec-memory.h"
80cabfad 47
b41a2cd1
FB
48/* output Bochs bios info messages */
49//#define DEBUG_BIOS
50
471fd342
BS
51/* debug PC/ISA interrupts */
52//#define DEBUG_IRQ
53
54#ifdef DEBUG_IRQ
55#define DPRINTF(fmt, ...) \
56 do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
57#else
58#define DPRINTF(fmt, ...)
59#endif
60
80cabfad 61#define BIOS_FILENAME "bios.bin"
80cabfad 62
7fb4fdcf
AZ
63#define PC_MAX_BIOS_SIZE (4 * 1024 * 1024)
64
a80274c3
PB
65/* Leave a chunk of memory at the top of RAM for the BIOS ACPI tables. */
66#define ACPI_DATA_SIZE 0x10000
3cce6243 67#define BIOS_CFG_IOPORT 0x510
8a92ea2f 68#define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0)
b6f6e3d3 69#define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1)
6b35e7bf 70#define FW_CFG_IRQ0_OVERRIDE (FW_CFG_ARCH_LOCAL + 2)
4c5b10b7 71#define FW_CFG_E820_TABLE (FW_CFG_ARCH_LOCAL + 3)
40ac17cd 72#define FW_CFG_HPET (FW_CFG_ARCH_LOCAL + 4)
80cabfad 73
92a16d7a
BS
74#define MSI_ADDR_BASE 0xfee00000
75
4c5b10b7
JS
76#define E820_NR_ENTRIES 16
77
78struct e820_entry {
79 uint64_t address;
80 uint64_t length;
81 uint32_t type;
541dc0d4 82} QEMU_PACKED __attribute((__aligned__(4)));
4c5b10b7
JS
83
84struct e820_table {
85 uint32_t count;
86 struct e820_entry entry[E820_NR_ENTRIES];
541dc0d4 87} QEMU_PACKED __attribute((__aligned__(4)));
4c5b10b7
JS
88
89static struct e820_table e820_table;
dd703b99 90struct hpet_fw_config hpet_cfg = {.count = UINT8_MAX};
4c5b10b7 91
b881fbe9 92void gsi_handler(void *opaque, int n, int level)
1452411b 93{
b881fbe9 94 GSIState *s = opaque;
1452411b 95
b881fbe9
JK
96 DPRINTF("pc: %s GSI %d\n", level ? "raising" : "lowering", n);
97 if (n < ISA_NUM_IRQS) {
98 qemu_set_irq(s->i8259_irq[n], level);
1632dc6a 99 }
b881fbe9 100 qemu_set_irq(s->ioapic_irq[n], level);
2e9947d2 101}
1452411b 102
b41a2cd1 103static void ioport80_write(void *opaque, uint32_t addr, uint32_t data)
80cabfad
FB
104{
105}
106
f929aad6 107/* MSDOS compatibility mode FPU exception support */
d537cf6c 108static qemu_irq ferr_irq;
8e78eb28
IY
109
110void pc_register_ferr_irq(qemu_irq irq)
111{
112 ferr_irq = irq;
113}
114
f929aad6
FB
115/* XXX: add IGNNE support */
116void cpu_set_ferr(CPUX86State *s)
117{
d537cf6c 118 qemu_irq_raise(ferr_irq);
f929aad6
FB
119}
120
121static void ioportF0_write(void *opaque, uint32_t addr, uint32_t data)
122{
d537cf6c 123 qemu_irq_lower(ferr_irq);
f929aad6
FB
124}
125
28ab0e2e 126/* TSC handling */
28ab0e2e
FB
127uint64_t cpu_get_tsc(CPUX86State *env)
128{
4a1418e0 129 return cpu_get_ticks();
28ab0e2e
FB
130}
131
a5954d5c 132/* SMM support */
f885f1ea
IY
133
134static cpu_set_smm_t smm_set;
135static void *smm_arg;
136
137void cpu_smm_register(cpu_set_smm_t callback, void *arg)
138{
139 assert(smm_set == NULL);
140 assert(smm_arg == NULL);
141 smm_set = callback;
142 smm_arg = arg;
143}
144
a5954d5c
FB
145void cpu_smm_update(CPUState *env)
146{
f885f1ea
IY
147 if (smm_set && smm_arg && env == first_cpu)
148 smm_set(!!(env->hflags & HF_SMM_MASK), smm_arg);
a5954d5c
FB
149}
150
151
3de388f6
FB
152/* IRQ handling */
153int cpu_get_pic_interrupt(CPUState *env)
154{
155 int intno;
156
cf6d64bf 157 intno = apic_get_interrupt(env->apic_state);
3de388f6 158 if (intno >= 0) {
3de388f6
FB
159 return intno;
160 }
3de388f6 161 /* read the irq from the PIC */
cf6d64bf 162 if (!apic_accept_pic_intr(env->apic_state)) {
0e21e12b 163 return -1;
cf6d64bf 164 }
0e21e12b 165
3de388f6
FB
166 intno = pic_read_irq(isa_pic);
167 return intno;
168}
169
d537cf6c 170static void pic_irq_request(void *opaque, int irq, int level)
3de388f6 171{
a5b38b51
AJ
172 CPUState *env = first_cpu;
173
471fd342 174 DPRINTF("pic_irqs: %s irq %d\n", level? "raise" : "lower", irq);
d5529471
AJ
175 if (env->apic_state) {
176 while (env) {
cf6d64bf
BS
177 if (apic_accept_pic_intr(env->apic_state)) {
178 apic_deliver_pic_intr(env->apic_state, level);
179 }
d5529471
AJ
180 env = env->next_cpu;
181 }
182 } else {
b614106a
AJ
183 if (level)
184 cpu_interrupt(env, CPU_INTERRUPT_HARD);
185 else
186 cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
a5b38b51 187 }
3de388f6
FB
188}
189
b0a21b53
FB
190/* PC cmos mappings */
191
80cabfad
FB
192#define REG_EQUIPMENT_BYTE 0x14
193
d288c7ba 194static int cmos_get_fd_drive_type(FDriveType fd0)
777428f2
FB
195{
196 int val;
197
198 switch (fd0) {
d288c7ba 199 case FDRIVE_DRV_144:
777428f2
FB
200 /* 1.44 Mb 3"5 drive */
201 val = 4;
202 break;
d288c7ba 203 case FDRIVE_DRV_288:
777428f2
FB
204 /* 2.88 Mb 3"5 drive */
205 val = 5;
206 break;
d288c7ba 207 case FDRIVE_DRV_120:
777428f2
FB
208 /* 1.2 Mb 5"5 drive */
209 val = 2;
210 break;
d288c7ba 211 case FDRIVE_DRV_NONE:
777428f2
FB
212 default:
213 val = 0;
214 break;
215 }
216 return val;
217}
218
ec2654fb 219static void cmos_init_hd(int type_ofs, int info_ofs, BlockDriverState *hd,
1d914fa0 220 ISADevice *s)
ba6c2377 221{
ba6c2377
FB
222 int cylinders, heads, sectors;
223 bdrv_get_geometry_hint(hd, &cylinders, &heads, &sectors);
224 rtc_set_memory(s, type_ofs, 47);
225 rtc_set_memory(s, info_ofs, cylinders);
226 rtc_set_memory(s, info_ofs + 1, cylinders >> 8);
227 rtc_set_memory(s, info_ofs + 2, heads);
228 rtc_set_memory(s, info_ofs + 3, 0xff);
229 rtc_set_memory(s, info_ofs + 4, 0xff);
230 rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3));
231 rtc_set_memory(s, info_ofs + 6, cylinders);
232 rtc_set_memory(s, info_ofs + 7, cylinders >> 8);
233 rtc_set_memory(s, info_ofs + 8, sectors);
234}
235
6ac0e82d
AZ
236/* convert boot_device letter to something recognizable by the bios */
237static int boot_device2nibble(char boot_device)
238{
239 switch(boot_device) {
240 case 'a':
241 case 'b':
242 return 0x01; /* floppy boot */
243 case 'c':
244 return 0x02; /* hard drive boot */
245 case 'd':
246 return 0x03; /* CD-ROM boot */
247 case 'n':
248 return 0x04; /* Network boot */
249 }
250 return 0;
251}
252
1d914fa0 253static int set_boot_dev(ISADevice *s, const char *boot_device, int fd_bootchk)
0ecdffbb
AJ
254{
255#define PC_MAX_BOOT_DEVICES 3
0ecdffbb
AJ
256 int nbds, bds[3] = { 0, };
257 int i;
258
259 nbds = strlen(boot_device);
260 if (nbds > PC_MAX_BOOT_DEVICES) {
1ecda02b 261 error_report("Too many boot devices for PC");
0ecdffbb
AJ
262 return(1);
263 }
264 for (i = 0; i < nbds; i++) {
265 bds[i] = boot_device2nibble(boot_device[i]);
266 if (bds[i] == 0) {
1ecda02b
MA
267 error_report("Invalid boot device for PC: '%c'",
268 boot_device[i]);
0ecdffbb
AJ
269 return(1);
270 }
271 }
272 rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
d9346e81 273 rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1));
0ecdffbb
AJ
274 return(0);
275}
276
d9346e81
MA
277static int pc_boot_set(void *opaque, const char *boot_device)
278{
279 return set_boot_dev(opaque, boot_device, 0);
280}
281
c0897e0c
MA
282typedef struct pc_cmos_init_late_arg {
283 ISADevice *rtc_state;
284 BusState *idebus0, *idebus1;
285} pc_cmos_init_late_arg;
286
287static void pc_cmos_init_late(void *opaque)
288{
289 pc_cmos_init_late_arg *arg = opaque;
290 ISADevice *s = arg->rtc_state;
291 int val;
292 BlockDriverState *hd_table[4];
293 int i;
294
295 ide_get_bs(hd_table, arg->idebus0);
296 ide_get_bs(hd_table + 2, arg->idebus1);
297
298 rtc_set_memory(s, 0x12, (hd_table[0] ? 0xf0 : 0) | (hd_table[1] ? 0x0f : 0));
299 if (hd_table[0])
300 cmos_init_hd(0x19, 0x1b, hd_table[0], s);
301 if (hd_table[1])
302 cmos_init_hd(0x1a, 0x24, hd_table[1], s);
303
304 val = 0;
305 for (i = 0; i < 4; i++) {
306 if (hd_table[i]) {
307 int cylinders, heads, sectors, translation;
308 /* NOTE: bdrv_get_geometry_hint() returns the physical
309 geometry. It is always such that: 1 <= sects <= 63, 1
310 <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
311 geometry can be different if a translation is done. */
312 translation = bdrv_get_translation_hint(hd_table[i]);
313 if (translation == BIOS_ATA_TRANSLATION_AUTO) {
314 bdrv_get_geometry_hint(hd_table[i], &cylinders, &heads, &sectors);
315 if (cylinders <= 1024 && heads <= 16 && sectors <= 63) {
316 /* No translation. */
317 translation = 0;
318 } else {
319 /* LBA translation. */
320 translation = 1;
321 }
322 } else {
323 translation--;
324 }
325 val |= translation << (i * 2);
326 }
327 }
328 rtc_set_memory(s, 0x39, val);
329
330 qemu_unregister_reset(pc_cmos_init_late, opaque);
331}
332
845773ab 333void pc_cmos_init(ram_addr_t ram_size, ram_addr_t above_4g_mem_size,
c0897e0c 334 const char *boot_device,
34d4260e 335 ISADevice *floppy, BusState *idebus0, BusState *idebus1,
63ffb564 336 ISADevice *s)
80cabfad 337{
63ffb564 338 int val, nb, nb_heads, max_track, last_sect, i;
980bda8b 339 FDriveType fd_type[2] = { FDRIVE_DRV_NONE, FDRIVE_DRV_NONE };
34d4260e 340 BlockDriverState *fd[MAX_FD];
c0897e0c 341 static pc_cmos_init_late_arg arg;
b0a21b53 342
b0a21b53 343 /* various important CMOS locations needed by PC/Bochs bios */
80cabfad
FB
344
345 /* memory size */
333190eb
FB
346 val = 640; /* base memory in K */
347 rtc_set_memory(s, 0x15, val);
348 rtc_set_memory(s, 0x16, val >> 8);
349
80cabfad
FB
350 val = (ram_size / 1024) - 1024;
351 if (val > 65535)
352 val = 65535;
b0a21b53
FB
353 rtc_set_memory(s, 0x17, val);
354 rtc_set_memory(s, 0x18, val >> 8);
355 rtc_set_memory(s, 0x30, val);
356 rtc_set_memory(s, 0x31, val >> 8);
80cabfad 357
00f82b8a
AJ
358 if (above_4g_mem_size) {
359 rtc_set_memory(s, 0x5b, (unsigned int)above_4g_mem_size >> 16);
360 rtc_set_memory(s, 0x5c, (unsigned int)above_4g_mem_size >> 24);
361 rtc_set_memory(s, 0x5d, (uint64_t)above_4g_mem_size >> 32);
362 }
363
9da98861
FB
364 if (ram_size > (16 * 1024 * 1024))
365 val = (ram_size / 65536) - ((16 * 1024 * 1024) / 65536);
366 else
367 val = 0;
80cabfad
FB
368 if (val > 65535)
369 val = 65535;
b0a21b53
FB
370 rtc_set_memory(s, 0x34, val);
371 rtc_set_memory(s, 0x35, val >> 8);
3b46e624 372
298e01b6
AJ
373 /* set the number of CPU */
374 rtc_set_memory(s, 0x5f, smp_cpus - 1);
375
6ac0e82d 376 /* set boot devices, and disable floppy signature check if requested */
d9346e81 377 if (set_boot_dev(s, boot_device, fd_bootchk)) {
28c5af54
JM
378 exit(1);
379 }
80cabfad 380
b41a2cd1 381 /* floppy type */
34d4260e
KW
382 if (floppy) {
383 fdc_get_bs(fd, floppy);
384 for (i = 0; i < 2; i++) {
385 if (fd[i] && bdrv_is_inserted(fd[i])) {
386 bdrv_get_floppy_geometry_hint(fd[i], &nb_heads, &max_track,
387 &last_sect, FDRIVE_DRV_NONE,
388 &fd_type[i]);
34d4260e 389 }
63ffb564
BS
390 }
391 }
392 val = (cmos_get_fd_drive_type(fd_type[0]) << 4) |
393 cmos_get_fd_drive_type(fd_type[1]);
b0a21b53 394 rtc_set_memory(s, 0x10, val);
3b46e624 395
b0a21b53 396 val = 0;
b41a2cd1 397 nb = 0;
63ffb564 398 if (fd_type[0] < FDRIVE_DRV_NONE) {
80cabfad 399 nb++;
d288c7ba 400 }
63ffb564 401 if (fd_type[1] < FDRIVE_DRV_NONE) {
80cabfad 402 nb++;
d288c7ba 403 }
80cabfad
FB
404 switch (nb) {
405 case 0:
406 break;
407 case 1:
b0a21b53 408 val |= 0x01; /* 1 drive, ready for boot */
80cabfad
FB
409 break;
410 case 2:
b0a21b53 411 val |= 0x41; /* 2 drives, ready for boot */
80cabfad
FB
412 break;
413 }
b0a21b53
FB
414 val |= 0x02; /* FPU is there */
415 val |= 0x04; /* PS/2 mouse installed */
416 rtc_set_memory(s, REG_EQUIPMENT_BYTE, val);
417
ba6c2377 418 /* hard drives */
c0897e0c
MA
419 arg.rtc_state = s;
420 arg.idebus0 = idebus0;
421 arg.idebus1 = idebus1;
422 qemu_register_reset(pc_cmos_init_late, &arg);
80cabfad
FB
423}
424
4b78a802
BS
425/* port 92 stuff: could be split off */
426typedef struct Port92State {
427 ISADevice dev;
23af670e 428 MemoryRegion io;
4b78a802
BS
429 uint8_t outport;
430 qemu_irq *a20_out;
431} Port92State;
432
433static void port92_write(void *opaque, uint32_t addr, uint32_t val)
434{
435 Port92State *s = opaque;
436
437 DPRINTF("port92: write 0x%02x\n", val);
438 s->outport = val;
439 qemu_set_irq(*s->a20_out, (val >> 1) & 1);
440 if (val & 1) {
441 qemu_system_reset_request();
442 }
443}
444
445static uint32_t port92_read(void *opaque, uint32_t addr)
446{
447 Port92State *s = opaque;
448 uint32_t ret;
449
450 ret = s->outport;
451 DPRINTF("port92: read 0x%02x\n", ret);
452 return ret;
453}
454
455static void port92_init(ISADevice *dev, qemu_irq *a20_out)
456{
457 Port92State *s = DO_UPCAST(Port92State, dev, dev);
458
459 s->a20_out = a20_out;
460}
461
462static const VMStateDescription vmstate_port92_isa = {
463 .name = "port92",
464 .version_id = 1,
465 .minimum_version_id = 1,
466 .minimum_version_id_old = 1,
467 .fields = (VMStateField []) {
468 VMSTATE_UINT8(outport, Port92State),
469 VMSTATE_END_OF_LIST()
470 }
471};
472
473static void port92_reset(DeviceState *d)
474{
475 Port92State *s = container_of(d, Port92State, dev.qdev);
476
477 s->outport &= ~1;
478}
479
23af670e
RH
480static const MemoryRegionPortio port92_portio[] = {
481 { 0, 1, 1, .read = port92_read, .write = port92_write },
482 PORTIO_END_OF_LIST(),
483};
484
485static const MemoryRegionOps port92_ops = {
486 .old_portio = port92_portio
487};
488
4b78a802
BS
489static int port92_initfn(ISADevice *dev)
490{
491 Port92State *s = DO_UPCAST(Port92State, dev, dev);
492
23af670e
RH
493 memory_region_init_io(&s->io, &port92_ops, s, "port92", 1);
494 isa_register_ioport(dev, &s->io, 0x92);
495
4b78a802
BS
496 s->outport = 0;
497 return 0;
498}
499
8f04ee08
AL
500static void port92_class_initfn(ObjectClass *klass, void *data)
501{
502 ISADeviceClass *ic = ISA_DEVICE_CLASS(klass);
503 ic->init = port92_initfn;
504}
505
506static DeviceInfo port92_info = {
507 .name = "port92",
508 .size = sizeof(Port92State),
509 .vmsd = &vmstate_port92_isa,
510 .no_user = 1,
511 .reset = port92_reset,
512 .class_init = port92_class_initfn,
4b78a802
BS
513};
514
515static void port92_register(void)
516{
517 isa_qdev_register(&port92_info);
518}
519device_init(port92_register)
520
956a3e6b 521static void handle_a20_line_change(void *opaque, int irq, int level)
59b8ad81 522{
956a3e6b 523 CPUState *cpu = opaque;
e1a23744 524
956a3e6b 525 /* XXX: send to all CPUs ? */
4b78a802 526 /* XXX: add logic to handle multiple A20 line sources */
956a3e6b 527 cpu_x86_set_a20(cpu, level);
e1a23744
FB
528}
529
80cabfad
FB
530/***********************************************************/
531/* Bochs BIOS debug ports */
532
9596ebb7 533static void bochs_bios_write(void *opaque, uint32_t addr, uint32_t val)
80cabfad 534{
a2f659ee
FB
535 static const char shutdown_str[8] = "Shutdown";
536 static int shutdown_index = 0;
3b46e624 537
80cabfad
FB
538 switch(addr) {
539 /* Bochs BIOS messages */
540 case 0x400:
541 case 0x401:
0550f9c1
BK
542 /* used to be panic, now unused */
543 break;
80cabfad
FB
544 case 0x402:
545 case 0x403:
546#ifdef DEBUG_BIOS
547 fprintf(stderr, "%c", val);
548#endif
549 break;
a2f659ee
FB
550 case 0x8900:
551 /* same as Bochs power off */
552 if (val == shutdown_str[shutdown_index]) {
553 shutdown_index++;
554 if (shutdown_index == 8) {
555 shutdown_index = 0;
556 qemu_system_shutdown_request();
557 }
558 } else {
559 shutdown_index = 0;
560 }
561 break;
80cabfad
FB
562
563 /* LGPL'ed VGA BIOS messages */
564 case 0x501:
565 case 0x502:
4333979e 566 exit((val << 1) | 1);
80cabfad
FB
567 case 0x500:
568 case 0x503:
569#ifdef DEBUG_BIOS
570 fprintf(stderr, "%c", val);
571#endif
572 break;
573 }
574}
575
4c5b10b7
JS
576int e820_add_entry(uint64_t address, uint64_t length, uint32_t type)
577{
8ca209ad 578 int index = le32_to_cpu(e820_table.count);
4c5b10b7
JS
579 struct e820_entry *entry;
580
581 if (index >= E820_NR_ENTRIES)
582 return -EBUSY;
8ca209ad 583 entry = &e820_table.entry[index++];
4c5b10b7 584
8ca209ad
AW
585 entry->address = cpu_to_le64(address);
586 entry->length = cpu_to_le64(length);
587 entry->type = cpu_to_le32(type);
4c5b10b7 588
8ca209ad
AW
589 e820_table.count = cpu_to_le32(index);
590 return index;
4c5b10b7
JS
591}
592
bf483392 593static void *bochs_bios_init(void)
80cabfad 594{
3cce6243 595 void *fw_cfg;
b6f6e3d3
AL
596 uint8_t *smbios_table;
597 size_t smbios_len;
11c2fd3e
AL
598 uint64_t *numa_fw_cfg;
599 int i, j;
3cce6243 600
b41a2cd1
FB
601 register_ioport_write(0x400, 1, 2, bochs_bios_write, NULL);
602 register_ioport_write(0x401, 1, 2, bochs_bios_write, NULL);
603 register_ioport_write(0x402, 1, 1, bochs_bios_write, NULL);
604 register_ioport_write(0x403, 1, 1, bochs_bios_write, NULL);
a2f659ee 605 register_ioport_write(0x8900, 1, 1, bochs_bios_write, NULL);
b41a2cd1 606
4333979e 607 register_ioport_write(0x501, 1, 1, bochs_bios_write, NULL);
b41a2cd1
FB
608 register_ioport_write(0x501, 1, 2, bochs_bios_write, NULL);
609 register_ioport_write(0x502, 1, 2, bochs_bios_write, NULL);
610 register_ioport_write(0x500, 1, 1, bochs_bios_write, NULL);
611 register_ioport_write(0x503, 1, 1, bochs_bios_write, NULL);
3cce6243
BS
612
613 fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0);
bf483392 614
3cce6243 615 fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
905fdcb5 616 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
80deece2
BS
617 fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES, (uint8_t *)acpi_tables,
618 acpi_tables_len);
9b5b76d4 619 fw_cfg_add_i32(fw_cfg, FW_CFG_IRQ0_OVERRIDE, kvm_allows_irq0_override());
b6f6e3d3
AL
620
621 smbios_table = smbios_get_table(&smbios_len);
622 if (smbios_table)
623 fw_cfg_add_bytes(fw_cfg, FW_CFG_SMBIOS_ENTRIES,
624 smbios_table, smbios_len);
4c5b10b7
JS
625 fw_cfg_add_bytes(fw_cfg, FW_CFG_E820_TABLE, (uint8_t *)&e820_table,
626 sizeof(struct e820_table));
11c2fd3e 627
40ac17cd
GN
628 fw_cfg_add_bytes(fw_cfg, FW_CFG_HPET, (uint8_t *)&hpet_cfg,
629 sizeof(struct hpet_fw_config));
11c2fd3e
AL
630 /* allocate memory for the NUMA channel: one (64bit) word for the number
631 * of nodes, one word for each VCPU->node and one word for each node to
632 * hold the amount of memory.
633 */
991dfefd 634 numa_fw_cfg = g_malloc0((1 + max_cpus + nb_numa_nodes) * 8);
11c2fd3e 635 numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes);
991dfefd 636 for (i = 0; i < max_cpus; i++) {
11c2fd3e
AL
637 for (j = 0; j < nb_numa_nodes; j++) {
638 if (node_cpumask[j] & (1 << i)) {
639 numa_fw_cfg[i + 1] = cpu_to_le64(j);
640 break;
641 }
642 }
643 }
644 for (i = 0; i < nb_numa_nodes; i++) {
991dfefd 645 numa_fw_cfg[max_cpus + 1 + i] = cpu_to_le64(node_mem[i]);
11c2fd3e
AL
646 }
647 fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, (uint8_t *)numa_fw_cfg,
991dfefd 648 (1 + max_cpus + nb_numa_nodes) * 8);
bf483392
AG
649
650 return fw_cfg;
80cabfad
FB
651}
652
642a4f96
TS
653static long get_file_size(FILE *f)
654{
655 long where, size;
656
657 /* XXX: on Unix systems, using fstat() probably makes more sense */
658
659 where = ftell(f);
660 fseek(f, 0, SEEK_END);
661 size = ftell(f);
662 fseek(f, where, SEEK_SET);
663
664 return size;
665}
666
f16408df 667static void load_linux(void *fw_cfg,
4fc9af53 668 const char *kernel_filename,
642a4f96 669 const char *initrd_filename,
e6ade764 670 const char *kernel_cmdline,
45a50b16 671 target_phys_addr_t max_ram_size)
642a4f96
TS
672{
673 uint16_t protocol;
5cea8590 674 int setup_size, kernel_size, initrd_size = 0, cmdline_size;
642a4f96 675 uint32_t initrd_max;
57a46d05 676 uint8_t header[8192], *setup, *kernel, *initrd_data;
c227f099 677 target_phys_addr_t real_addr, prot_addr, cmdline_addr, initrd_addr = 0;
45a50b16 678 FILE *f;
bf4e5d92 679 char *vmode;
642a4f96
TS
680
681 /* Align to 16 bytes as a paranoia measure */
682 cmdline_size = (strlen(kernel_cmdline)+16) & ~15;
683
684 /* load the kernel header */
685 f = fopen(kernel_filename, "rb");
686 if (!f || !(kernel_size = get_file_size(f)) ||
f16408df
AG
687 fread(header, 1, MIN(ARRAY_SIZE(header), kernel_size), f) !=
688 MIN(ARRAY_SIZE(header), kernel_size)) {
850810d0
JF
689 fprintf(stderr, "qemu: could not load kernel '%s': %s\n",
690 kernel_filename, strerror(errno));
642a4f96
TS
691 exit(1);
692 }
693
694 /* kernel protocol version */
bc4edd79 695#if 0
642a4f96 696 fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202));
bc4edd79 697#endif
642a4f96
TS
698 if (ldl_p(header+0x202) == 0x53726448)
699 protocol = lduw_p(header+0x206);
f16408df
AG
700 else {
701 /* This looks like a multiboot kernel. If it is, let's stop
702 treating it like a Linux kernel. */
52001445
AL
703 if (load_multiboot(fw_cfg, f, kernel_filename, initrd_filename,
704 kernel_cmdline, kernel_size, header))
82663ee2 705 return;
642a4f96 706 protocol = 0;
f16408df 707 }
642a4f96
TS
708
709 if (protocol < 0x200 || !(header[0x211] & 0x01)) {
710 /* Low kernel */
a37af289
BS
711 real_addr = 0x90000;
712 cmdline_addr = 0x9a000 - cmdline_size;
713 prot_addr = 0x10000;
642a4f96
TS
714 } else if (protocol < 0x202) {
715 /* High but ancient kernel */
a37af289
BS
716 real_addr = 0x90000;
717 cmdline_addr = 0x9a000 - cmdline_size;
718 prot_addr = 0x100000;
642a4f96
TS
719 } else {
720 /* High and recent kernel */
a37af289
BS
721 real_addr = 0x10000;
722 cmdline_addr = 0x20000;
723 prot_addr = 0x100000;
642a4f96
TS
724 }
725
bc4edd79 726#if 0
642a4f96 727 fprintf(stderr,
526ccb7a
AZ
728 "qemu: real_addr = 0x" TARGET_FMT_plx "\n"
729 "qemu: cmdline_addr = 0x" TARGET_FMT_plx "\n"
730 "qemu: prot_addr = 0x" TARGET_FMT_plx "\n",
a37af289
BS
731 real_addr,
732 cmdline_addr,
733 prot_addr);
bc4edd79 734#endif
642a4f96
TS
735
736 /* highest address for loading the initrd */
737 if (protocol >= 0x203)
738 initrd_max = ldl_p(header+0x22c);
739 else
740 initrd_max = 0x37ffffff;
741
e6ade764
GC
742 if (initrd_max >= max_ram_size-ACPI_DATA_SIZE)
743 initrd_max = max_ram_size-ACPI_DATA_SIZE-1;
642a4f96 744
57a46d05
AG
745 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_ADDR, cmdline_addr);
746 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, strlen(kernel_cmdline)+1);
747 fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA,
748 (uint8_t*)strdup(kernel_cmdline),
749 strlen(kernel_cmdline)+1);
642a4f96
TS
750
751 if (protocol >= 0x202) {
a37af289 752 stl_p(header+0x228, cmdline_addr);
642a4f96
TS
753 } else {
754 stw_p(header+0x20, 0xA33F);
755 stw_p(header+0x22, cmdline_addr-real_addr);
756 }
757
bf4e5d92
PT
758 /* handle vga= parameter */
759 vmode = strstr(kernel_cmdline, "vga=");
760 if (vmode) {
761 unsigned int video_mode;
762 /* skip "vga=" */
763 vmode += 4;
764 if (!strncmp(vmode, "normal", 6)) {
765 video_mode = 0xffff;
766 } else if (!strncmp(vmode, "ext", 3)) {
767 video_mode = 0xfffe;
768 } else if (!strncmp(vmode, "ask", 3)) {
769 video_mode = 0xfffd;
770 } else {
771 video_mode = strtol(vmode, NULL, 0);
772 }
773 stw_p(header+0x1fa, video_mode);
774 }
775
642a4f96
TS
776 /* loader type */
777 /* High nybble = B reserved for Qemu; low nybble is revision number.
778 If this code is substantially changed, you may want to consider
779 incrementing the revision. */
780 if (protocol >= 0x200)
781 header[0x210] = 0xB0;
782
783 /* heap */
784 if (protocol >= 0x201) {
785 header[0x211] |= 0x80; /* CAN_USE_HEAP */
786 stw_p(header+0x224, cmdline_addr-real_addr-0x200);
787 }
788
789 /* load initrd */
790 if (initrd_filename) {
791 if (protocol < 0x200) {
792 fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n");
793 exit(1);
794 }
795
45a50b16 796 initrd_size = get_image_size(initrd_filename);
d6fa4b77
MK
797 if (initrd_size < 0) {
798 fprintf(stderr, "qemu: error reading initrd %s\n",
799 initrd_filename);
800 exit(1);
801 }
802
45a50b16 803 initrd_addr = (initrd_max-initrd_size) & ~4095;
57a46d05 804
7267c094 805 initrd_data = g_malloc(initrd_size);
57a46d05
AG
806 load_image(initrd_filename, initrd_data);
807
808 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
809 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
810 fw_cfg_add_bytes(fw_cfg, FW_CFG_INITRD_DATA, initrd_data, initrd_size);
642a4f96 811
a37af289 812 stl_p(header+0x218, initrd_addr);
642a4f96
TS
813 stl_p(header+0x21c, initrd_size);
814 }
815
45a50b16 816 /* load kernel and setup */
642a4f96
TS
817 setup_size = header[0x1f1];
818 if (setup_size == 0)
819 setup_size = 4;
642a4f96 820 setup_size = (setup_size+1)*512;
45a50b16 821 kernel_size -= setup_size;
642a4f96 822
7267c094
AL
823 setup = g_malloc(setup_size);
824 kernel = g_malloc(kernel_size);
45a50b16 825 fseek(f, 0, SEEK_SET);
5a41ecc5
KS
826 if (fread(setup, 1, setup_size, f) != setup_size) {
827 fprintf(stderr, "fread() failed\n");
828 exit(1);
829 }
830 if (fread(kernel, 1, kernel_size, f) != kernel_size) {
831 fprintf(stderr, "fread() failed\n");
832 exit(1);
833 }
642a4f96 834 fclose(f);
45a50b16 835 memcpy(setup, header, MIN(sizeof(header), setup_size));
57a46d05
AG
836
837 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, prot_addr);
838 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
839 fw_cfg_add_bytes(fw_cfg, FW_CFG_KERNEL_DATA, kernel, kernel_size);
840
841 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_ADDR, real_addr);
842 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_SIZE, setup_size);
843 fw_cfg_add_bytes(fw_cfg, FW_CFG_SETUP_DATA, setup, setup_size);
844
2e55e842
GN
845 option_rom[nb_option_roms].name = "linuxboot.bin";
846 option_rom[nb_option_roms].bootindex = 0;
57a46d05 847 nb_option_roms++;
642a4f96
TS
848}
849
b41a2cd1
FB
850#define NE2000_NB_MAX 6
851
675d6f82
BS
852static const int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360,
853 0x280, 0x380 };
854static const int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
b41a2cd1 855
675d6f82
BS
856static const int parallel_io[MAX_PARALLEL_PORTS] = { 0x378, 0x278, 0x3bc };
857static const int parallel_irq[MAX_PARALLEL_PORTS] = { 7, 7, 7 };
6508fe59 858
48a18b3c 859void pc_init_ne2k_isa(ISABus *bus, NICInfo *nd)
a41b2ff2
PB
860{
861 static int nb_ne2k = 0;
862
863 if (nb_ne2k == NE2000_NB_MAX)
864 return;
48a18b3c 865 isa_ne2000_init(bus, ne2000_io[nb_ne2k],
9453c5bc 866 ne2000_irq[nb_ne2k], nd);
a41b2ff2
PB
867 nb_ne2k++;
868}
869
678e12cc
GN
870int cpu_is_bsp(CPUState *env)
871{
6cb2996c
JK
872 /* We hard-wire the BSP to the first CPU. */
873 return env->cpu_index == 0;
678e12cc
GN
874}
875
92a16d7a 876DeviceState *cpu_get_current_apic(void)
0e26b7b8
BS
877{
878 if (cpu_single_env) {
879 return cpu_single_env->apic_state;
880 } else {
881 return NULL;
882 }
883}
884
92a16d7a
BS
885static DeviceState *apic_init(void *env, uint8_t apic_id)
886{
887 DeviceState *dev;
92a16d7a
BS
888 static int apic_mapped;
889
680c1c6f
JK
890 if (kvm_enabled() && kvm_irqchip_in_kernel()) {
891 dev = qdev_create(NULL, "kvm-apic");
892 } else {
893 dev = qdev_create(NULL, "apic");
894 }
92a16d7a
BS
895 qdev_prop_set_uint8(dev, "id", apic_id);
896 qdev_prop_set_ptr(dev, "cpu_env", env);
897 qdev_init_nofail(dev);
92a16d7a
BS
898
899 /* XXX: mapping more APICs at the same memory location */
900 if (apic_mapped == 0) {
901 /* NOTE: the APIC is directly connected to the CPU - it is not
902 on the global memory bus. */
903 /* XXX: what if the base changes? */
680c1c6f 904 sysbus_mmio_map(sysbus_from_qdev(dev), 0, MSI_ADDR_BASE);
92a16d7a
BS
905 apic_mapped = 1;
906 }
907
680c1c6f
JK
908 /* KVM does not support MSI yet. */
909 if (!kvm_enabled() || !kvm_irqchip_in_kernel()) {
910 msi_supported = true;
911 }
92a16d7a
BS
912
913 return dev;
914}
915
53b67b30
BS
916/* set CMOS shutdown status register (index 0xF) as S3_resume(0xFE)
917 BIOS will read it and start S3 resume at POST Entry */
845773ab 918void pc_cmos_set_s3_resume(void *opaque, int irq, int level)
53b67b30 919{
1d914fa0 920 ISADevice *s = opaque;
53b67b30
BS
921
922 if (level) {
923 rtc_set_memory(s, 0xF, 0xFE);
924 }
925}
926
845773ab 927void pc_acpi_smi_interrupt(void *opaque, int irq, int level)
53b67b30
BS
928{
929 CPUState *s = opaque;
930
931 if (level) {
932 cpu_interrupt(s, CPU_INTERRUPT_SMI);
933 }
934}
935
427bd8d6 936static void pc_cpu_reset(void *opaque)
0e26b7b8
BS
937{
938 CPUState *env = opaque;
939
940 cpu_reset(env);
427bd8d6 941 env->halted = !cpu_is_bsp(env);
0e26b7b8
BS
942}
943
3a31f36a
JK
944static CPUState *pc_new_cpu(const char *cpu_model)
945{
946 CPUState *env;
947
948 env = cpu_init(cpu_model);
949 if (!env) {
950 fprintf(stderr, "Unable to find x86 CPU definition\n");
951 exit(1);
952 }
953 if ((env->cpuid_features & CPUID_APIC) || smp_cpus > 1) {
0e26b7b8
BS
954 env->apic_state = apic_init(env, env->cpuid_apic_id);
955 }
427bd8d6
JK
956 qemu_register_reset(pc_cpu_reset, env);
957 pc_cpu_reset(env);
3a31f36a
JK
958 return env;
959}
960
845773ab 961void pc_cpus_init(const char *cpu_model)
70166477
IY
962{
963 int i;
964
965 /* init CPUs */
966 if (cpu_model == NULL) {
967#ifdef TARGET_X86_64
968 cpu_model = "qemu64";
969#else
970 cpu_model = "qemu32";
971#endif
972 }
973
974 for(i = 0; i < smp_cpus; i++) {
975 pc_new_cpu(cpu_model);
976 }
977}
978
4aa63af1
AK
979void pc_memory_init(MemoryRegion *system_memory,
980 const char *kernel_filename,
845773ab
IY
981 const char *kernel_cmdline,
982 const char *initrd_filename,
e0e7e67b 983 ram_addr_t below_4g_mem_size,
ae0a5466 984 ram_addr_t above_4g_mem_size,
4463aee6 985 MemoryRegion *rom_memory,
ae0a5466 986 MemoryRegion **ram_memory)
80cabfad 987{
5cea8590 988 char *filename;
642a4f96 989 int ret, linux_boot, i;
00cb2a99
AK
990 MemoryRegion *ram, *bios, *isa_bios, *option_rom_mr;
991 MemoryRegion *ram_below_4g, *ram_above_4g;
45a50b16 992 int bios_size, isa_bios_size;
81a204e4 993 void *fw_cfg;
d592d303 994
80cabfad
FB
995 linux_boot = (kernel_filename != NULL);
996
00cb2a99 997 /* Allocate RAM. We allocate it as a single memory region and use
66a0a2cb 998 * aliases to address portions of it, mostly for backwards compatibility
00cb2a99
AK
999 * with older qemus that used qemu_ram_alloc().
1000 */
7267c094 1001 ram = g_malloc(sizeof(*ram));
c5705a77 1002 memory_region_init_ram(ram, "pc.ram",
00cb2a99 1003 below_4g_mem_size + above_4g_mem_size);
c5705a77 1004 vmstate_register_ram_global(ram);
ae0a5466 1005 *ram_memory = ram;
7267c094 1006 ram_below_4g = g_malloc(sizeof(*ram_below_4g));
00cb2a99
AK
1007 memory_region_init_alias(ram_below_4g, "ram-below-4g", ram,
1008 0, below_4g_mem_size);
1009 memory_region_add_subregion(system_memory, 0, ram_below_4g);
bbe80adf 1010 if (above_4g_mem_size > 0) {
7267c094 1011 ram_above_4g = g_malloc(sizeof(*ram_above_4g));
00cb2a99
AK
1012 memory_region_init_alias(ram_above_4g, "ram-above-4g", ram,
1013 below_4g_mem_size, above_4g_mem_size);
1014 memory_region_add_subregion(system_memory, 0x100000000ULL,
1015 ram_above_4g);
bbe80adf 1016 }
82b36dc3 1017
970ac5a3 1018 /* BIOS load */
1192dad8
JM
1019 if (bios_name == NULL)
1020 bios_name = BIOS_FILENAME;
5cea8590
PB
1021 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
1022 if (filename) {
1023 bios_size = get_image_size(filename);
1024 } else {
1025 bios_size = -1;
1026 }
5fafdf24 1027 if (bios_size <= 0 ||
970ac5a3 1028 (bios_size % 65536) != 0) {
7587cf44
FB
1029 goto bios_error;
1030 }
7267c094 1031 bios = g_malloc(sizeof(*bios));
c5705a77
AK
1032 memory_region_init_ram(bios, "pc.bios", bios_size);
1033 vmstate_register_ram_global(bios);
00cb2a99 1034 memory_region_set_readonly(bios, true);
2e55e842 1035 ret = rom_add_file_fixed(bios_name, (uint32_t)(-bios_size), -1);
51edd4e6 1036 if (ret != 0) {
7587cf44 1037 bios_error:
5cea8590 1038 fprintf(stderr, "qemu: could not load PC BIOS '%s'\n", bios_name);
80cabfad
FB
1039 exit(1);
1040 }
5cea8590 1041 if (filename) {
7267c094 1042 g_free(filename);
5cea8590 1043 }
7587cf44
FB
1044 /* map the last 128KB of the BIOS in ISA space */
1045 isa_bios_size = bios_size;
1046 if (isa_bios_size > (128 * 1024))
1047 isa_bios_size = 128 * 1024;
7267c094 1048 isa_bios = g_malloc(sizeof(*isa_bios));
00cb2a99
AK
1049 memory_region_init_alias(isa_bios, "isa-bios", bios,
1050 bios_size - isa_bios_size, isa_bios_size);
4463aee6 1051 memory_region_add_subregion_overlap(rom_memory,
00cb2a99
AK
1052 0x100000 - isa_bios_size,
1053 isa_bios,
1054 1);
1055 memory_region_set_readonly(isa_bios, true);
1056
7267c094 1057 option_rom_mr = g_malloc(sizeof(*option_rom_mr));
c5705a77
AK
1058 memory_region_init_ram(option_rom_mr, "pc.rom", PC_ROM_SIZE);
1059 vmstate_register_ram_global(option_rom_mr);
4463aee6 1060 memory_region_add_subregion_overlap(rom_memory,
00cb2a99
AK
1061 PC_ROM_MIN_VGA,
1062 option_rom_mr,
1063 1);
f753ff16 1064
1d108d97 1065 /* map all the bios at the top of memory */
4463aee6 1066 memory_region_add_subregion(rom_memory,
00cb2a99
AK
1067 (uint32_t)(-bios_size),
1068 bios);
1d108d97 1069
bf483392 1070 fw_cfg = bochs_bios_init();
8832cb80 1071 rom_set_fw(fw_cfg);
1d108d97 1072
f753ff16 1073 if (linux_boot) {
81a204e4 1074 load_linux(fw_cfg, kernel_filename, initrd_filename, kernel_cmdline, below_4g_mem_size);
f753ff16
PB
1075 }
1076
1077 for (i = 0; i < nb_option_roms; i++) {
2e55e842 1078 rom_add_option(option_rom[i].name, option_rom[i].bootindex);
406c8df3 1079 }
3d53f5c3
IY
1080}
1081
845773ab
IY
1082qemu_irq *pc_allocate_cpu_irq(void)
1083{
1084 return qemu_allocate_irqs(pic_irq_request, NULL, 1);
1085}
1086
48a18b3c 1087DeviceState *pc_vga_init(ISABus *isa_bus, PCIBus *pci_bus)
765d7908 1088{
ad6d45fa
AL
1089 DeviceState *dev = NULL;
1090
765d7908
IY
1091 if (cirrus_vga_enabled) {
1092 if (pci_bus) {
ad6d45fa 1093 dev = pci_cirrus_vga_init(pci_bus);
765d7908 1094 } else {
3d402831 1095 dev = &isa_create_simple(isa_bus, "isa-cirrus-vga")->qdev;
765d7908
IY
1096 }
1097 } else if (vmsvga_enabled) {
7ba7e49e 1098 if (pci_bus) {
ad6d45fa 1099 dev = pci_vmsvga_init(pci_bus);
7ba7e49e 1100 } else {
765d7908 1101 fprintf(stderr, "%s: vmware_vga: no PCI bus\n", __FUNCTION__);
7ba7e49e 1102 }
a19cbfb3
GH
1103#ifdef CONFIG_SPICE
1104 } else if (qxl_enabled) {
ad6d45fa
AL
1105 if (pci_bus) {
1106 dev = &pci_create_simple(pci_bus, -1, "qxl-vga")->qdev;
1107 } else {
a19cbfb3 1108 fprintf(stderr, "%s: qxl: no PCI bus\n", __FUNCTION__);
ad6d45fa 1109 }
a19cbfb3 1110#endif
765d7908
IY
1111 } else if (std_vga_enabled) {
1112 if (pci_bus) {
ad6d45fa 1113 dev = pci_vga_init(pci_bus);
765d7908 1114 } else {
48a18b3c 1115 dev = isa_vga_init(isa_bus);
765d7908
IY
1116 }
1117 }
ad6d45fa
AL
1118
1119 return dev;
765d7908
IY
1120}
1121
4556bd8b
BS
1122static void cpu_request_exit(void *opaque, int irq, int level)
1123{
1124 CPUState *env = cpu_single_env;
1125
1126 if (env && level) {
1127 cpu_exit(env);
1128 }
1129}
1130
48a18b3c 1131void pc_basic_device_init(ISABus *isa_bus, qemu_irq *gsi,
1611977c 1132 ISADevice **rtc_state,
34d4260e 1133 ISADevice **floppy,
1611977c 1134 bool no_vmport)
ffe513da
IY
1135{
1136 int i;
1137 DriveInfo *fd[MAX_FD];
7d932dfd 1138 qemu_irq rtc_irq = NULL;
956a3e6b 1139 qemu_irq *a20_line;
64d7e9a4 1140 ISADevice *i8042, *port92, *vmmouse, *pit;
4556bd8b 1141 qemu_irq *cpu_exit_irq;
ffe513da
IY
1142
1143 register_ioport_write(0x80, 1, 1, ioport80_write, NULL);
1144
1145 register_ioport_write(0xf0, 1, 1, ioportF0_write, NULL);
1146
ffe513da 1147 if (!no_hpet) {
dd703b99 1148 DeviceState *hpet = sysbus_try_create_simple("hpet", HPET_BASE, NULL);
822557eb 1149
dd703b99 1150 if (hpet) {
b881fbe9
JK
1151 for (i = 0; i < GSI_NUM_PINS; i++) {
1152 sysbus_connect_irq(sysbus_from_qdev(hpet), i, gsi[i]);
dd703b99
BS
1153 }
1154 rtc_irq = qdev_get_gpio_in(hpet, 0);
822557eb 1155 }
ffe513da 1156 }
48a18b3c 1157 *rtc_state = rtc_init(isa_bus, 2000, rtc_irq);
7d932dfd
JK
1158
1159 qemu_register_boot_set(pc_boot_set, *rtc_state);
1160
48a18b3c 1161 pit = pit_init(isa_bus, 0x40, 0);
7d932dfd 1162 pcspk_init(pit);
ffe513da
IY
1163
1164 for(i = 0; i < MAX_SERIAL_PORTS; i++) {
1165 if (serial_hds[i]) {
48a18b3c 1166 serial_isa_init(isa_bus, i, serial_hds[i]);
ffe513da
IY
1167 }
1168 }
1169
1170 for(i = 0; i < MAX_PARALLEL_PORTS; i++) {
1171 if (parallel_hds[i]) {
48a18b3c 1172 parallel_init(isa_bus, i, parallel_hds[i]);
ffe513da
IY
1173 }
1174 }
1175
4b78a802 1176 a20_line = qemu_allocate_irqs(handle_a20_line_change, first_cpu, 2);
48a18b3c 1177 i8042 = isa_create_simple(isa_bus, "i8042");
4b78a802 1178 i8042_setup_a20_line(i8042, &a20_line[0]);
1611977c 1179 if (!no_vmport) {
48a18b3c
HP
1180 vmport_init(isa_bus);
1181 vmmouse = isa_try_create(isa_bus, "vmmouse");
1611977c
AP
1182 } else {
1183 vmmouse = NULL;
1184 }
86d86414
BS
1185 if (vmmouse) {
1186 qdev_prop_set_ptr(&vmmouse->qdev, "ps2_mouse", i8042);
43f20196 1187 qdev_init_nofail(&vmmouse->qdev);
86d86414 1188 }
48a18b3c 1189 port92 = isa_create_simple(isa_bus, "port92");
4b78a802 1190 port92_init(port92, &a20_line[1]);
956a3e6b 1191
4556bd8b
BS
1192 cpu_exit_irq = qemu_allocate_irqs(cpu_request_exit, NULL, 1);
1193 DMA_init(0, cpu_exit_irq);
ffe513da
IY
1194
1195 for(i = 0; i < MAX_FD; i++) {
1196 fd[i] = drive_get(IF_FLOPPY, 0, i);
1197 }
48a18b3c 1198 *floppy = fdctrl_init_isa(isa_bus, fd);
ffe513da
IY
1199}
1200
845773ab 1201void pc_pci_device_init(PCIBus *pci_bus)
e3a5cf42
IY
1202{
1203 int max_bus;
1204 int bus;
1205
1206 max_bus = drive_get_max_bus(IF_SCSI);
1207 for (bus = 0; bus <= max_bus; bus++) {
1208 pci_create_simple(pci_bus, -1, "lsi53c895a");
1209 }
1210}