]> git.proxmox.com Git - qemu.git/blame - hw/pc.c
fix virtio_blk_inhdr comment
[qemu.git] / hw / pc.c
CommitLineData
80cabfad
FB
1/*
2 * QEMU PC System Emulator
5fafdf24 3 *
80cabfad 4 * Copyright (c) 2003-2004 Fabrice Bellard
5fafdf24 5 *
80cabfad
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
87ecb68b
PB
24#include "hw.h"
25#include "pc.h"
26#include "fdc.h"
27#include "pci.h"
28#include "block.h"
29#include "sysemu.h"
30#include "audio/audio.h"
31#include "net.h"
32#include "smbus.h"
33#include "boards.h"
376253ec 34#include "monitor.h"
3cce6243 35#include "fw_cfg.h"
6e02c38d 36#include "virtio-blk.h"
bd322087 37#include "virtio-balloon.h"
a2fa19f9 38#include "virtio-console.h"
16b29ae1 39#include "hpet_emul.h"
9dd986cc 40#include "watchdog.h"
b6f6e3d3 41#include "smbios.h"
80cabfad 42
b41a2cd1
FB
43/* output Bochs bios info messages */
44//#define DEBUG_BIOS
45
80cabfad
FB
46#define BIOS_FILENAME "bios.bin"
47#define VGABIOS_FILENAME "vgabios.bin"
de9258a8 48#define VGABIOS_CIRRUS_FILENAME "vgabios-cirrus.bin"
80cabfad 49
7fb4fdcf
AZ
50#define PC_MAX_BIOS_SIZE (4 * 1024 * 1024)
51
a80274c3
PB
52/* Leave a chunk of memory at the top of RAM for the BIOS ACPI tables. */
53#define ACPI_DATA_SIZE 0x10000
3cce6243 54#define BIOS_CFG_IOPORT 0x510
8a92ea2f 55#define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0)
b6f6e3d3 56#define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1)
80cabfad 57
e4bcb14c
TS
58#define MAX_IDE_BUS 2
59
baca51fa 60static fdctrl_t *floppy_controller;
b0a21b53 61static RTCState *rtc_state;
ec844b96 62static PITState *pit;
d592d303 63static IOAPICState *ioapic;
a5954d5c 64static PCIDevice *i440fx_state;
80cabfad 65
b41a2cd1 66static void ioport80_write(void *opaque, uint32_t addr, uint32_t data)
80cabfad
FB
67{
68}
69
f929aad6 70/* MSDOS compatibility mode FPU exception support */
d537cf6c 71static qemu_irq ferr_irq;
f929aad6
FB
72/* XXX: add IGNNE support */
73void cpu_set_ferr(CPUX86State *s)
74{
d537cf6c 75 qemu_irq_raise(ferr_irq);
f929aad6
FB
76}
77
78static void ioportF0_write(void *opaque, uint32_t addr, uint32_t data)
79{
d537cf6c 80 qemu_irq_lower(ferr_irq);
f929aad6
FB
81}
82
28ab0e2e 83/* TSC handling */
28ab0e2e
FB
84uint64_t cpu_get_tsc(CPUX86State *env)
85{
1dce7c3c
FB
86 /* Note: when using kqemu, it is more logical to return the host TSC
87 because kqemu does not trap the RDTSC instruction for
88 performance reasons */
640f42e4 89#ifdef CONFIG_KQEMU
1dce7c3c
FB
90 if (env->kqemu_enabled) {
91 return cpu_get_real_ticks();
5fafdf24 92 } else
1dce7c3c
FB
93#endif
94 {
95 return cpu_get_ticks();
96 }
28ab0e2e
FB
97}
98
a5954d5c
FB
99/* SMM support */
100void cpu_smm_update(CPUState *env)
101{
102 if (i440fx_state && env == first_cpu)
103 i440fx_set_smm(i440fx_state, (env->hflags >> HF_SMM_SHIFT) & 1);
104}
105
106
3de388f6
FB
107/* IRQ handling */
108int cpu_get_pic_interrupt(CPUState *env)
109{
110 int intno;
111
3de388f6
FB
112 intno = apic_get_interrupt(env);
113 if (intno >= 0) {
114 /* set irq request if a PIC irq is still pending */
115 /* XXX: improve that */
5fafdf24 116 pic_update_irq(isa_pic);
3de388f6
FB
117 return intno;
118 }
3de388f6 119 /* read the irq from the PIC */
0e21e12b
TS
120 if (!apic_accept_pic_intr(env))
121 return -1;
122
3de388f6
FB
123 intno = pic_read_irq(isa_pic);
124 return intno;
125}
126
d537cf6c 127static void pic_irq_request(void *opaque, int irq, int level)
3de388f6 128{
a5b38b51
AJ
129 CPUState *env = first_cpu;
130
d5529471
AJ
131 if (env->apic_state) {
132 while (env) {
133 if (apic_accept_pic_intr(env))
1a7de94a 134 apic_deliver_pic_intr(env, level);
d5529471
AJ
135 env = env->next_cpu;
136 }
137 } else {
b614106a
AJ
138 if (level)
139 cpu_interrupt(env, CPU_INTERRUPT_HARD);
140 else
141 cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
a5b38b51 142 }
3de388f6
FB
143}
144
b0a21b53
FB
145/* PC cmos mappings */
146
80cabfad
FB
147#define REG_EQUIPMENT_BYTE 0x14
148
777428f2
FB
149static int cmos_get_fd_drive_type(int fd0)
150{
151 int val;
152
153 switch (fd0) {
154 case 0:
155 /* 1.44 Mb 3"5 drive */
156 val = 4;
157 break;
158 case 1:
159 /* 2.88 Mb 3"5 drive */
160 val = 5;
161 break;
162 case 2:
163 /* 1.2 Mb 5"5 drive */
164 val = 2;
165 break;
166 default:
167 val = 0;
168 break;
169 }
170 return val;
171}
172
5fafdf24 173static void cmos_init_hd(int type_ofs, int info_ofs, BlockDriverState *hd)
ba6c2377
FB
174{
175 RTCState *s = rtc_state;
176 int cylinders, heads, sectors;
177 bdrv_get_geometry_hint(hd, &cylinders, &heads, &sectors);
178 rtc_set_memory(s, type_ofs, 47);
179 rtc_set_memory(s, info_ofs, cylinders);
180 rtc_set_memory(s, info_ofs + 1, cylinders >> 8);
181 rtc_set_memory(s, info_ofs + 2, heads);
182 rtc_set_memory(s, info_ofs + 3, 0xff);
183 rtc_set_memory(s, info_ofs + 4, 0xff);
184 rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3));
185 rtc_set_memory(s, info_ofs + 6, cylinders);
186 rtc_set_memory(s, info_ofs + 7, cylinders >> 8);
187 rtc_set_memory(s, info_ofs + 8, sectors);
188}
189
6ac0e82d
AZ
190/* convert boot_device letter to something recognizable by the bios */
191static int boot_device2nibble(char boot_device)
192{
193 switch(boot_device) {
194 case 'a':
195 case 'b':
196 return 0x01; /* floppy boot */
197 case 'c':
198 return 0x02; /* hard drive boot */
199 case 'd':
200 return 0x03; /* CD-ROM boot */
201 case 'n':
202 return 0x04; /* Network boot */
203 }
204 return 0;
205}
206
0ecdffbb
AJ
207/* copy/pasted from cmos_init, should be made a general function
208 and used there as well */
3b4366de 209static int pc_boot_set(void *opaque, const char *boot_device)
0ecdffbb 210{
376253ec 211 Monitor *mon = cur_mon;
0ecdffbb 212#define PC_MAX_BOOT_DEVICES 3
3b4366de 213 RTCState *s = (RTCState *)opaque;
0ecdffbb
AJ
214 int nbds, bds[3] = { 0, };
215 int i;
216
217 nbds = strlen(boot_device);
218 if (nbds > PC_MAX_BOOT_DEVICES) {
376253ec 219 monitor_printf(mon, "Too many boot devices for PC\n");
0ecdffbb
AJ
220 return(1);
221 }
222 for (i = 0; i < nbds; i++) {
223 bds[i] = boot_device2nibble(boot_device[i]);
224 if (bds[i] == 0) {
376253ec
AL
225 monitor_printf(mon, "Invalid boot device for PC: '%c'\n",
226 boot_device[i]);
0ecdffbb
AJ
227 return(1);
228 }
229 }
230 rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
231 rtc_set_memory(s, 0x38, (bds[2] << 4));
232 return(0);
233}
234
ba6c2377 235/* hd_table must contain 4 block drivers */
00f82b8a
AJ
236static void cmos_init(ram_addr_t ram_size, ram_addr_t above_4g_mem_size,
237 const char *boot_device, BlockDriverState **hd_table)
80cabfad 238{
b0a21b53 239 RTCState *s = rtc_state;
28c5af54 240 int nbds, bds[3] = { 0, };
80cabfad 241 int val;
b41a2cd1 242 int fd0, fd1, nb;
ba6c2377 243 int i;
b0a21b53 244
b0a21b53 245 /* various important CMOS locations needed by PC/Bochs bios */
80cabfad
FB
246
247 /* memory size */
333190eb
FB
248 val = 640; /* base memory in K */
249 rtc_set_memory(s, 0x15, val);
250 rtc_set_memory(s, 0x16, val >> 8);
251
80cabfad
FB
252 val = (ram_size / 1024) - 1024;
253 if (val > 65535)
254 val = 65535;
b0a21b53
FB
255 rtc_set_memory(s, 0x17, val);
256 rtc_set_memory(s, 0x18, val >> 8);
257 rtc_set_memory(s, 0x30, val);
258 rtc_set_memory(s, 0x31, val >> 8);
80cabfad 259
00f82b8a
AJ
260 if (above_4g_mem_size) {
261 rtc_set_memory(s, 0x5b, (unsigned int)above_4g_mem_size >> 16);
262 rtc_set_memory(s, 0x5c, (unsigned int)above_4g_mem_size >> 24);
263 rtc_set_memory(s, 0x5d, (uint64_t)above_4g_mem_size >> 32);
264 }
265
9da98861
FB
266 if (ram_size > (16 * 1024 * 1024))
267 val = (ram_size / 65536) - ((16 * 1024 * 1024) / 65536);
268 else
269 val = 0;
80cabfad
FB
270 if (val > 65535)
271 val = 65535;
b0a21b53
FB
272 rtc_set_memory(s, 0x34, val);
273 rtc_set_memory(s, 0x35, val >> 8);
3b46e624 274
298e01b6
AJ
275 /* set the number of CPU */
276 rtc_set_memory(s, 0x5f, smp_cpus - 1);
277
6ac0e82d 278 /* set boot devices, and disable floppy signature check if requested */
28c5af54
JM
279#define PC_MAX_BOOT_DEVICES 3
280 nbds = strlen(boot_device);
281 if (nbds > PC_MAX_BOOT_DEVICES) {
282 fprintf(stderr, "Too many boot devices for PC\n");
283 exit(1);
284 }
285 for (i = 0; i < nbds; i++) {
286 bds[i] = boot_device2nibble(boot_device[i]);
287 if (bds[i] == 0) {
288 fprintf(stderr, "Invalid boot device for PC: '%c'\n",
289 boot_device[i]);
290 exit(1);
291 }
292 }
293 rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
294 rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1));
80cabfad 295
b41a2cd1
FB
296 /* floppy type */
297
baca51fa
FB
298 fd0 = fdctrl_get_drive_type(floppy_controller, 0);
299 fd1 = fdctrl_get_drive_type(floppy_controller, 1);
80cabfad 300
777428f2 301 val = (cmos_get_fd_drive_type(fd0) << 4) | cmos_get_fd_drive_type(fd1);
b0a21b53 302 rtc_set_memory(s, 0x10, val);
3b46e624 303
b0a21b53 304 val = 0;
b41a2cd1 305 nb = 0;
80cabfad
FB
306 if (fd0 < 3)
307 nb++;
308 if (fd1 < 3)
309 nb++;
310 switch (nb) {
311 case 0:
312 break;
313 case 1:
b0a21b53 314 val |= 0x01; /* 1 drive, ready for boot */
80cabfad
FB
315 break;
316 case 2:
b0a21b53 317 val |= 0x41; /* 2 drives, ready for boot */
80cabfad
FB
318 break;
319 }
b0a21b53
FB
320 val |= 0x02; /* FPU is there */
321 val |= 0x04; /* PS/2 mouse installed */
322 rtc_set_memory(s, REG_EQUIPMENT_BYTE, val);
323
ba6c2377
FB
324 /* hard drives */
325
326 rtc_set_memory(s, 0x12, (hd_table[0] ? 0xf0 : 0) | (hd_table[1] ? 0x0f : 0));
327 if (hd_table[0])
328 cmos_init_hd(0x19, 0x1b, hd_table[0]);
5fafdf24 329 if (hd_table[1])
ba6c2377
FB
330 cmos_init_hd(0x1a, 0x24, hd_table[1]);
331
332 val = 0;
40b6ecc6 333 for (i = 0; i < 4; i++) {
ba6c2377 334 if (hd_table[i]) {
46d4767d
FB
335 int cylinders, heads, sectors, translation;
336 /* NOTE: bdrv_get_geometry_hint() returns the physical
337 geometry. It is always such that: 1 <= sects <= 63, 1
338 <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
339 geometry can be different if a translation is done. */
340 translation = bdrv_get_translation_hint(hd_table[i]);
341 if (translation == BIOS_ATA_TRANSLATION_AUTO) {
342 bdrv_get_geometry_hint(hd_table[i], &cylinders, &heads, &sectors);
343 if (cylinders <= 1024 && heads <= 16 && sectors <= 63) {
344 /* No translation. */
345 translation = 0;
346 } else {
347 /* LBA translation. */
348 translation = 1;
349 }
40b6ecc6 350 } else {
46d4767d 351 translation--;
ba6c2377 352 }
ba6c2377
FB
353 val |= translation << (i * 2);
354 }
40b6ecc6 355 }
ba6c2377 356 rtc_set_memory(s, 0x39, val);
80cabfad
FB
357}
358
59b8ad81
FB
359void ioport_set_a20(int enable)
360{
361 /* XXX: send to all CPUs ? */
362 cpu_x86_set_a20(first_cpu, enable);
363}
364
365int ioport_get_a20(void)
366{
367 return ((first_cpu->a20_mask >> 20) & 1);
368}
369
e1a23744
FB
370static void ioport92_write(void *opaque, uint32_t addr, uint32_t val)
371{
59b8ad81 372 ioport_set_a20((val >> 1) & 1);
e1a23744
FB
373 /* XXX: bit 0 is fast reset */
374}
375
376static uint32_t ioport92_read(void *opaque, uint32_t addr)
377{
59b8ad81 378 return ioport_get_a20() << 1;
e1a23744
FB
379}
380
80cabfad
FB
381/***********************************************************/
382/* Bochs BIOS debug ports */
383
9596ebb7 384static void bochs_bios_write(void *opaque, uint32_t addr, uint32_t val)
80cabfad 385{
a2f659ee
FB
386 static const char shutdown_str[8] = "Shutdown";
387 static int shutdown_index = 0;
3b46e624 388
80cabfad
FB
389 switch(addr) {
390 /* Bochs BIOS messages */
391 case 0x400:
392 case 0x401:
393 fprintf(stderr, "BIOS panic at rombios.c, line %d\n", val);
394 exit(1);
395 case 0x402:
396 case 0x403:
397#ifdef DEBUG_BIOS
398 fprintf(stderr, "%c", val);
399#endif
400 break;
a2f659ee
FB
401 case 0x8900:
402 /* same as Bochs power off */
403 if (val == shutdown_str[shutdown_index]) {
404 shutdown_index++;
405 if (shutdown_index == 8) {
406 shutdown_index = 0;
407 qemu_system_shutdown_request();
408 }
409 } else {
410 shutdown_index = 0;
411 }
412 break;
80cabfad
FB
413
414 /* LGPL'ed VGA BIOS messages */
415 case 0x501:
416 case 0x502:
417 fprintf(stderr, "VGA BIOS panic, line %d\n", val);
418 exit(1);
419 case 0x500:
420 case 0x503:
421#ifdef DEBUG_BIOS
422 fprintf(stderr, "%c", val);
423#endif
424 break;
425 }
426}
427
11c2fd3e
AL
428extern uint64_t node_cpumask[MAX_NODES];
429
9596ebb7 430static void bochs_bios_init(void)
80cabfad 431{
3cce6243 432 void *fw_cfg;
b6f6e3d3
AL
433 uint8_t *smbios_table;
434 size_t smbios_len;
11c2fd3e
AL
435 uint64_t *numa_fw_cfg;
436 int i, j;
3cce6243 437
b41a2cd1
FB
438 register_ioport_write(0x400, 1, 2, bochs_bios_write, NULL);
439 register_ioport_write(0x401, 1, 2, bochs_bios_write, NULL);
440 register_ioport_write(0x402, 1, 1, bochs_bios_write, NULL);
441 register_ioport_write(0x403, 1, 1, bochs_bios_write, NULL);
a2f659ee 442 register_ioport_write(0x8900, 1, 1, bochs_bios_write, NULL);
b41a2cd1
FB
443
444 register_ioport_write(0x501, 1, 2, bochs_bios_write, NULL);
445 register_ioport_write(0x502, 1, 2, bochs_bios_write, NULL);
446 register_ioport_write(0x500, 1, 1, bochs_bios_write, NULL);
447 register_ioport_write(0x503, 1, 1, bochs_bios_write, NULL);
3cce6243
BS
448
449 fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0);
450 fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
905fdcb5 451 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
80deece2
BS
452 fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES, (uint8_t *)acpi_tables,
453 acpi_tables_len);
b6f6e3d3
AL
454
455 smbios_table = smbios_get_table(&smbios_len);
456 if (smbios_table)
457 fw_cfg_add_bytes(fw_cfg, FW_CFG_SMBIOS_ENTRIES,
458 smbios_table, smbios_len);
11c2fd3e
AL
459
460 /* allocate memory for the NUMA channel: one (64bit) word for the number
461 * of nodes, one word for each VCPU->node and one word for each node to
462 * hold the amount of memory.
463 */
464 numa_fw_cfg = qemu_mallocz((1 + smp_cpus + nb_numa_nodes) * 8);
465 numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes);
466 for (i = 0; i < smp_cpus; i++) {
467 for (j = 0; j < nb_numa_nodes; j++) {
468 if (node_cpumask[j] & (1 << i)) {
469 numa_fw_cfg[i + 1] = cpu_to_le64(j);
470 break;
471 }
472 }
473 }
474 for (i = 0; i < nb_numa_nodes; i++) {
475 numa_fw_cfg[smp_cpus + 1 + i] = cpu_to_le64(node_mem[i]);
476 }
477 fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, (uint8_t *)numa_fw_cfg,
478 (1 + smp_cpus + nb_numa_nodes) * 8);
80cabfad
FB
479}
480
642a4f96
TS
481/* Generate an initial boot sector which sets state and jump to
482 a specified vector */
7ffa4767 483static void generate_bootsect(target_phys_addr_t option_rom,
4fc9af53 484 uint32_t gpr[8], uint16_t segs[6], uint16_t ip)
642a4f96 485{
4fc9af53
AL
486 uint8_t rom[512], *p, *reloc;
487 uint8_t sum;
642a4f96
TS
488 int i;
489
4fc9af53
AL
490 memset(rom, 0, sizeof(rom));
491
492 p = rom;
493 /* Make sure we have an option rom signature */
494 *p++ = 0x55;
495 *p++ = 0xaa;
642a4f96 496
4fc9af53
AL
497 /* ROM size in sectors*/
498 *p++ = 1;
642a4f96 499
4fc9af53 500 /* Hook int19 */
642a4f96 501
4fc9af53
AL
502 *p++ = 0x50; /* push ax */
503 *p++ = 0x1e; /* push ds */
504 *p++ = 0x31; *p++ = 0xc0; /* xor ax, ax */
505 *p++ = 0x8e; *p++ = 0xd8; /* mov ax, ds */
642a4f96 506
4fc9af53
AL
507 *p++ = 0xc7; *p++ = 0x06; /* movvw _start,0x64 */
508 *p++ = 0x64; *p++ = 0x00;
509 reloc = p;
510 *p++ = 0x00; *p++ = 0x00;
511
512 *p++ = 0x8c; *p++ = 0x0e; /* mov cs,0x66 */
513 *p++ = 0x66; *p++ = 0x00;
514
515 *p++ = 0x1f; /* pop ds */
516 *p++ = 0x58; /* pop ax */
517 *p++ = 0xcb; /* lret */
518
642a4f96 519 /* Actual code */
4fc9af53
AL
520 *reloc = (p - rom);
521
642a4f96
TS
522 *p++ = 0xfa; /* CLI */
523 *p++ = 0xfc; /* CLD */
524
525 for (i = 0; i < 6; i++) {
526 if (i == 1) /* Skip CS */
527 continue;
528
529 *p++ = 0xb8; /* MOV AX,imm16 */
530 *p++ = segs[i];
531 *p++ = segs[i] >> 8;
532 *p++ = 0x8e; /* MOV <seg>,AX */
533 *p++ = 0xc0 + (i << 3);
534 }
535
536 for (i = 0; i < 8; i++) {
537 *p++ = 0x66; /* 32-bit operand size */
538 *p++ = 0xb8 + i; /* MOV <reg>,imm32 */
539 *p++ = gpr[i];
540 *p++ = gpr[i] >> 8;
541 *p++ = gpr[i] >> 16;
542 *p++ = gpr[i] >> 24;
543 }
544
545 *p++ = 0xea; /* JMP FAR */
546 *p++ = ip; /* IP */
547 *p++ = ip >> 8;
548 *p++ = segs[1]; /* CS */
549 *p++ = segs[1] >> 8;
550
4fc9af53
AL
551 /* sign rom */
552 sum = 0;
553 for (i = 0; i < (sizeof(rom) - 1); i++)
554 sum += rom[i];
555 rom[sizeof(rom) - 1] = -sum;
556
7ffa4767 557 cpu_physical_memory_write_rom(option_rom, rom, sizeof(rom));
642a4f96 558}
80cabfad 559
642a4f96
TS
560static long get_file_size(FILE *f)
561{
562 long where, size;
563
564 /* XXX: on Unix systems, using fstat() probably makes more sense */
565
566 where = ftell(f);
567 fseek(f, 0, SEEK_END);
568 size = ftell(f);
569 fseek(f, where, SEEK_SET);
570
571 return size;
572}
573
7ffa4767 574static void load_linux(target_phys_addr_t option_rom,
4fc9af53 575 const char *kernel_filename,
642a4f96
TS
576 const char *initrd_filename,
577 const char *kernel_cmdline)
578{
579 uint16_t protocol;
580 uint32_t gpr[8];
581 uint16_t seg[6];
582 uint16_t real_seg;
583 int setup_size, kernel_size, initrd_size, cmdline_size;
584 uint32_t initrd_max;
585 uint8_t header[1024];
a37af289 586 target_phys_addr_t real_addr, prot_addr, cmdline_addr, initrd_addr;
642a4f96
TS
587 FILE *f, *fi;
588
589 /* Align to 16 bytes as a paranoia measure */
590 cmdline_size = (strlen(kernel_cmdline)+16) & ~15;
591
592 /* load the kernel header */
593 f = fopen(kernel_filename, "rb");
594 if (!f || !(kernel_size = get_file_size(f)) ||
595 fread(header, 1, 1024, f) != 1024) {
596 fprintf(stderr, "qemu: could not load kernel '%s'\n",
597 kernel_filename);
598 exit(1);
599 }
600
601 /* kernel protocol version */
bc4edd79 602#if 0
642a4f96 603 fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202));
bc4edd79 604#endif
642a4f96
TS
605 if (ldl_p(header+0x202) == 0x53726448)
606 protocol = lduw_p(header+0x206);
607 else
608 protocol = 0;
609
610 if (protocol < 0x200 || !(header[0x211] & 0x01)) {
611 /* Low kernel */
a37af289
BS
612 real_addr = 0x90000;
613 cmdline_addr = 0x9a000 - cmdline_size;
614 prot_addr = 0x10000;
642a4f96
TS
615 } else if (protocol < 0x202) {
616 /* High but ancient kernel */
a37af289
BS
617 real_addr = 0x90000;
618 cmdline_addr = 0x9a000 - cmdline_size;
619 prot_addr = 0x100000;
642a4f96
TS
620 } else {
621 /* High and recent kernel */
a37af289
BS
622 real_addr = 0x10000;
623 cmdline_addr = 0x20000;
624 prot_addr = 0x100000;
642a4f96
TS
625 }
626
bc4edd79 627#if 0
642a4f96 628 fprintf(stderr,
526ccb7a
AZ
629 "qemu: real_addr = 0x" TARGET_FMT_plx "\n"
630 "qemu: cmdline_addr = 0x" TARGET_FMT_plx "\n"
631 "qemu: prot_addr = 0x" TARGET_FMT_plx "\n",
a37af289
BS
632 real_addr,
633 cmdline_addr,
634 prot_addr);
bc4edd79 635#endif
642a4f96
TS
636
637 /* highest address for loading the initrd */
638 if (protocol >= 0x203)
639 initrd_max = ldl_p(header+0x22c);
640 else
641 initrd_max = 0x37ffffff;
642
643 if (initrd_max >= ram_size-ACPI_DATA_SIZE)
644 initrd_max = ram_size-ACPI_DATA_SIZE-1;
645
646 /* kernel command line */
a37af289 647 pstrcpy_targphys(cmdline_addr, 4096, kernel_cmdline);
642a4f96
TS
648
649 if (protocol >= 0x202) {
a37af289 650 stl_p(header+0x228, cmdline_addr);
642a4f96
TS
651 } else {
652 stw_p(header+0x20, 0xA33F);
653 stw_p(header+0x22, cmdline_addr-real_addr);
654 }
655
656 /* loader type */
657 /* High nybble = B reserved for Qemu; low nybble is revision number.
658 If this code is substantially changed, you may want to consider
659 incrementing the revision. */
660 if (protocol >= 0x200)
661 header[0x210] = 0xB0;
662
663 /* heap */
664 if (protocol >= 0x201) {
665 header[0x211] |= 0x80; /* CAN_USE_HEAP */
666 stw_p(header+0x224, cmdline_addr-real_addr-0x200);
667 }
668
669 /* load initrd */
670 if (initrd_filename) {
671 if (protocol < 0x200) {
672 fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n");
673 exit(1);
674 }
675
676 fi = fopen(initrd_filename, "rb");
677 if (!fi) {
678 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
679 initrd_filename);
680 exit(1);
681 }
682
683 initrd_size = get_file_size(fi);
a37af289 684 initrd_addr = (initrd_max-initrd_size) & ~4095;
642a4f96 685
526ccb7a
AZ
686 fprintf(stderr, "qemu: loading initrd (%#x bytes) at 0x" TARGET_FMT_plx
687 "\n", initrd_size, initrd_addr);
642a4f96 688
a37af289 689 if (!fread_targphys_ok(initrd_addr, initrd_size, fi)) {
642a4f96
TS
690 fprintf(stderr, "qemu: read error on initial ram disk '%s'\n",
691 initrd_filename);
692 exit(1);
693 }
694 fclose(fi);
695
a37af289 696 stl_p(header+0x218, initrd_addr);
642a4f96
TS
697 stl_p(header+0x21c, initrd_size);
698 }
699
700 /* store the finalized header and load the rest of the kernel */
a37af289 701 cpu_physical_memory_write(real_addr, header, 1024);
642a4f96
TS
702
703 setup_size = header[0x1f1];
704 if (setup_size == 0)
705 setup_size = 4;
706
707 setup_size = (setup_size+1)*512;
708 kernel_size -= setup_size; /* Size of protected-mode code */
709
a37af289
BS
710 if (!fread_targphys_ok(real_addr+1024, setup_size-1024, f) ||
711 !fread_targphys_ok(prot_addr, kernel_size, f)) {
642a4f96
TS
712 fprintf(stderr, "qemu: read error on kernel '%s'\n",
713 kernel_filename);
714 exit(1);
715 }
716 fclose(f);
717
718 /* generate bootsector to set up the initial register state */
a37af289 719 real_seg = real_addr >> 4;
642a4f96
TS
720 seg[0] = seg[2] = seg[3] = seg[4] = seg[4] = real_seg;
721 seg[1] = real_seg+0x20; /* CS */
722 memset(gpr, 0, sizeof gpr);
723 gpr[4] = cmdline_addr-real_addr-16; /* SP (-16 is paranoia) */
724
4fc9af53 725 generate_bootsect(option_rom, gpr, seg, 0);
642a4f96
TS
726}
727
59b8ad81
FB
728static void main_cpu_reset(void *opaque)
729{
730 CPUState *env = opaque;
731 cpu_reset(env);
732}
733
b41a2cd1
FB
734static const int ide_iobase[2] = { 0x1f0, 0x170 };
735static const int ide_iobase2[2] = { 0x3f6, 0x376 };
736static const int ide_irq[2] = { 14, 15 };
737
738#define NE2000_NB_MAX 6
739
8d11df9e 740static int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360, 0x280, 0x380 };
b41a2cd1
FB
741static int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
742
8d11df9e
FB
743static int serial_io[MAX_SERIAL_PORTS] = { 0x3f8, 0x2f8, 0x3e8, 0x2e8 };
744static int serial_irq[MAX_SERIAL_PORTS] = { 4, 3, 4, 3 };
745
6508fe59
FB
746static int parallel_io[MAX_PARALLEL_PORTS] = { 0x378, 0x278, 0x3bc };
747static int parallel_irq[MAX_PARALLEL_PORTS] = { 7, 7, 7 };
748
6a36d84e 749#ifdef HAS_AUDIO
d537cf6c 750static void audio_init (PCIBus *pci_bus, qemu_irq *pic)
6a36d84e
FB
751{
752 struct soundhw *c;
753 int audio_enabled = 0;
754
755 for (c = soundhw; !audio_enabled && c->name; ++c) {
756 audio_enabled = c->enabled;
757 }
758
759 if (audio_enabled) {
760 AudioState *s;
761
762 s = AUD_init ();
763 if (s) {
764 for (c = soundhw; c->name; ++c) {
765 if (c->enabled) {
766 if (c->isa) {
d537cf6c 767 c->init.init_isa (s, pic);
6a36d84e
FB
768 }
769 else {
770 if (pci_bus) {
771 c->init.init_pci (pci_bus, s);
772 }
773 }
774 }
775 }
776 }
777 }
778}
779#endif
780
d537cf6c 781static void pc_init_ne2k_isa(NICInfo *nd, qemu_irq *pic)
a41b2ff2
PB
782{
783 static int nb_ne2k = 0;
784
785 if (nb_ne2k == NE2000_NB_MAX)
786 return;
d537cf6c 787 isa_ne2000_init(ne2000_io[nb_ne2k], pic[ne2000_irq[nb_ne2k]], nd);
a41b2ff2
PB
788 nb_ne2k++;
789}
790
f753ff16
PB
791static int load_option_rom(const char *oprom, target_phys_addr_t start,
792 target_phys_addr_t end)
793{
794 int size;
795
796 size = get_image_size(oprom);
797 if (size > 0 && start + size > end) {
798 fprintf(stderr, "Not enough space to load option rom '%s'\n",
799 oprom);
800 exit(1);
801 }
802 size = load_image_targphys(oprom, start, end - start);
803 if (size < 0) {
804 fprintf(stderr, "Could not load option rom '%s'\n", oprom);
805 exit(1);
806 }
807 /* Round up optiom rom size to the next 2k boundary */
808 size = (size + 2047) & ~2047;
809 return size;
810}
811
80cabfad 812/* PC hardware initialisation */
00f82b8a 813static void pc_init1(ram_addr_t ram_size, int vga_ram_size,
3023f332 814 const char *boot_device,
b5ff2d6e 815 const char *kernel_filename, const char *kernel_cmdline,
3dbbdc25 816 const char *initrd_filename,
a049de61 817 int pci_enabled, const char *cpu_model)
80cabfad
FB
818{
819 char buf[1024];
642a4f96 820 int ret, linux_boot, i;
b584726d 821 ram_addr_t ram_addr, bios_offset, option_rom_offset;
00f82b8a 822 ram_addr_t below_4g_mem_size, above_4g_mem_size = 0;
f753ff16 823 int bios_size, isa_bios_size, oprom_area_size;
46e50e9d 824 PCIBus *pci_bus;
5c3ff3a7 825 int piix3_devfn = -1;
59b8ad81 826 CPUState *env;
d537cf6c
PB
827 qemu_irq *cpu_irq;
828 qemu_irq *i8259;
e4bcb14c
TS
829 int index;
830 BlockDriverState *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
831 BlockDriverState *fd[MAX_FD];
34b39c2b 832 int using_vga = cirrus_vga_enabled || std_vga_enabled || vmsvga_enabled;
d592d303 833
00f82b8a
AJ
834 if (ram_size >= 0xe0000000 ) {
835 above_4g_mem_size = ram_size - 0xe0000000;
836 below_4g_mem_size = 0xe0000000;
837 } else {
838 below_4g_mem_size = ram_size;
839 }
840
80cabfad
FB
841 linux_boot = (kernel_filename != NULL);
842
59b8ad81 843 /* init CPUs */
a049de61
FB
844 if (cpu_model == NULL) {
845#ifdef TARGET_X86_64
846 cpu_model = "qemu64";
847#else
848 cpu_model = "qemu32";
849#endif
850 }
851
59b8ad81 852 for(i = 0; i < smp_cpus; i++) {
aaed909a
FB
853 env = cpu_init(cpu_model);
854 if (!env) {
855 fprintf(stderr, "Unable to find x86 CPU definition\n");
856 exit(1);
857 }
59b8ad81 858 if (i != 0)
ce5232c5 859 env->halted = 1;
59b8ad81
FB
860 if (smp_cpus > 1) {
861 /* XXX: enable it in all cases */
862 env->cpuid_features |= CPUID_APIC;
863 }
59b8ad81
FB
864 qemu_register_reset(main_cpu_reset, env);
865 if (pci_enabled) {
866 apic_init(env);
867 }
868 }
869
26fb5e48
AJ
870 vmport_init();
871
80cabfad 872 /* allocate RAM */
82b36dc3
AL
873 ram_addr = qemu_ram_alloc(0xa0000);
874 cpu_register_physical_memory(0, 0xa0000, ram_addr);
875
876 /* Allocate, even though we won't register, so we don't break the
877 * phys_ram_base + PA assumption. This range includes vga (0xa0000 - 0xc0000),
878 * and some bios areas, which will be registered later
879 */
880 ram_addr = qemu_ram_alloc(0x100000 - 0xa0000);
881 ram_addr = qemu_ram_alloc(below_4g_mem_size - 0x100000);
882 cpu_register_physical_memory(0x100000,
883 below_4g_mem_size - 0x100000,
884 ram_addr);
00f82b8a
AJ
885
886 /* above 4giga memory allocation */
887 if (above_4g_mem_size > 0) {
82b36dc3
AL
888 ram_addr = qemu_ram_alloc(above_4g_mem_size);
889 cpu_register_physical_memory(0x100000000ULL,
526ccb7a 890 above_4g_mem_size,
82b36dc3 891 ram_addr);
00f82b8a 892 }
80cabfad 893
82b36dc3 894
970ac5a3 895 /* BIOS load */
1192dad8
JM
896 if (bios_name == NULL)
897 bios_name = BIOS_FILENAME;
898 snprintf(buf, sizeof(buf), "%s/%s", bios_dir, bios_name);
7587cf44 899 bios_size = get_image_size(buf);
5fafdf24 900 if (bios_size <= 0 ||
970ac5a3 901 (bios_size % 65536) != 0) {
7587cf44
FB
902 goto bios_error;
903 }
970ac5a3 904 bios_offset = qemu_ram_alloc(bios_size);
44654490 905 ret = load_image(buf, qemu_get_ram_ptr(bios_offset));
7587cf44
FB
906 if (ret != bios_size) {
907 bios_error:
970ac5a3 908 fprintf(stderr, "qemu: could not load PC BIOS '%s'\n", buf);
80cabfad
FB
909 exit(1);
910 }
7587cf44
FB
911 /* map the last 128KB of the BIOS in ISA space */
912 isa_bios_size = bios_size;
913 if (isa_bios_size > (128 * 1024))
914 isa_bios_size = 128 * 1024;
5fafdf24
TS
915 cpu_register_physical_memory(0x100000 - isa_bios_size,
916 isa_bios_size,
7587cf44 917 (bios_offset + bios_size - isa_bios_size) | IO_MEM_ROM);
9ae02555 918
4fc9af53 919
f753ff16
PB
920
921 option_rom_offset = qemu_ram_alloc(0x20000);
922 oprom_area_size = 0;
923 cpu_register_physical_memory(0xc0000, 0x20000,
924 option_rom_offset | IO_MEM_ROM);
925
926 if (using_vga) {
927 /* VGA BIOS load */
928 if (cirrus_vga_enabled) {
929 snprintf(buf, sizeof(buf), "%s/%s", bios_dir,
930 VGABIOS_CIRRUS_FILENAME);
931 } else {
932 snprintf(buf, sizeof(buf), "%s/%s", bios_dir, VGABIOS_FILENAME);
970ac5a3 933 }
f753ff16
PB
934 oprom_area_size = load_option_rom(buf, 0xc0000, 0xe0000);
935 }
936 /* Although video roms can grow larger than 0x8000, the area between
937 * 0xc0000 - 0xc8000 is reserved for them. It means we won't be looking
938 * for any other kind of option rom inside this area */
939 if (oprom_area_size < 0x8000)
940 oprom_area_size = 0x8000;
941
942 if (linux_boot) {
7ffa4767 943 load_linux(0xc0000 + oprom_area_size,
f753ff16
PB
944 kernel_filename, initrd_filename, kernel_cmdline);
945 oprom_area_size += 2048;
946 }
947
948 for (i = 0; i < nb_option_roms; i++) {
949 oprom_area_size += load_option_rom(option_rom[i],
950 0xc0000 + oprom_area_size, 0xe0000);
9ae02555
TS
951 }
952
7587cf44 953 /* map all the bios at the top of memory */
5fafdf24 954 cpu_register_physical_memory((uint32_t)(-bios_size),
7587cf44 955 bios_size, bios_offset | IO_MEM_ROM);
3b46e624 956
80cabfad
FB
957 bochs_bios_init();
958
a5b38b51 959 cpu_irq = qemu_allocate_irqs(pic_irq_request, NULL, 1);
d537cf6c
PB
960 i8259 = i8259_init(cpu_irq[0]);
961 ferr_irq = i8259[13];
962
69b91039 963 if (pci_enabled) {
d537cf6c 964 pci_bus = i440fx_init(&i440fx_state, i8259);
8f1c91d8 965 piix3_devfn = piix3_init(pci_bus, -1);
46e50e9d
FB
966 } else {
967 pci_bus = NULL;
69b91039
FB
968 }
969
80cabfad 970 /* init basic PC hardware */
b41a2cd1 971 register_ioport_write(0x80, 1, 1, ioport80_write, NULL);
80cabfad 972
f929aad6
FB
973 register_ioport_write(0xf0, 1, 1, ioportF0_write, NULL);
974
1f04275e
FB
975 if (cirrus_vga_enabled) {
976 if (pci_enabled) {
b584726d 977 pci_cirrus_vga_init(pci_bus, vga_ram_size);
1f04275e 978 } else {
b584726d 979 isa_cirrus_vga_init(vga_ram_size);
1f04275e 980 }
d34cab9f
TS
981 } else if (vmsvga_enabled) {
982 if (pci_enabled)
b584726d 983 pci_vmsvga_init(pci_bus, vga_ram_size);
d34cab9f
TS
984 else
985 fprintf(stderr, "%s: vmware_vga: no PCI bus\n", __FUNCTION__);
c2b3b41a 986 } else if (std_vga_enabled) {
89b6b508 987 if (pci_enabled) {
b584726d 988 pci_vga_init(pci_bus, vga_ram_size, 0, 0);
89b6b508 989 } else {
b584726d 990 isa_vga_init(vga_ram_size);
89b6b508 991 }
1f04275e 992 }
80cabfad 993
42fc73a1 994 rtc_state = rtc_init(0x70, i8259[8], 2000);
80cabfad 995
3b4366de
BS
996 qemu_register_boot_set(pc_boot_set, rtc_state);
997
e1a23744
FB
998 register_ioport_read(0x92, 1, 1, ioport92_read, NULL);
999 register_ioport_write(0x92, 1, 1, ioport92_write, NULL);
1000
d592d303 1001 if (pci_enabled) {
d592d303
FB
1002 ioapic = ioapic_init();
1003 }
d537cf6c 1004 pit = pit_init(0x40, i8259[0]);
fd06c375 1005 pcspk_init(pit);
16b29ae1
AL
1006 if (!no_hpet) {
1007 hpet_init(i8259);
1008 }
d592d303
FB
1009 if (pci_enabled) {
1010 pic_set_alt_irq_func(isa_pic, ioapic_set_irq, ioapic);
1011 }
b41a2cd1 1012
8d11df9e
FB
1013 for(i = 0; i < MAX_SERIAL_PORTS; i++) {
1014 if (serial_hds[i]) {
b6cd0ea1
AJ
1015 serial_init(serial_io[i], i8259[serial_irq[i]], 115200,
1016 serial_hds[i]);
8d11df9e
FB
1017 }
1018 }
b41a2cd1 1019
6508fe59
FB
1020 for(i = 0; i < MAX_PARALLEL_PORTS; i++) {
1021 if (parallel_hds[i]) {
d537cf6c
PB
1022 parallel_init(parallel_io[i], i8259[parallel_irq[i]],
1023 parallel_hds[i]);
6508fe59
FB
1024 }
1025 }
1026
9dd986cc
RJ
1027 watchdog_pc_init(pci_bus);
1028
a41b2ff2 1029 for(i = 0; i < nb_nics; i++) {
cb457d76
AL
1030 NICInfo *nd = &nd_table[i];
1031
1032 if (!pci_enabled || (nd->model && strcmp(nd->model, "ne2k_isa") == 0))
d537cf6c 1033 pc_init_ne2k_isa(nd, i8259);
cb457d76
AL
1034 else
1035 pci_nic_init(pci_bus, nd, -1, "ne2k_pci");
a41b2ff2 1036 }
b41a2cd1 1037
5e3cb534
AL
1038 qemu_system_hot_add_init();
1039
e4bcb14c
TS
1040 if (drive_get_max_bus(IF_IDE) >= MAX_IDE_BUS) {
1041 fprintf(stderr, "qemu: too many IDE bus\n");
1042 exit(1);
1043 }
1044
1045 for(i = 0; i < MAX_IDE_BUS * MAX_IDE_DEVS; i++) {
1046 index = drive_get_index(IF_IDE, i / MAX_IDE_DEVS, i % MAX_IDE_DEVS);
1047 if (index != -1)
1048 hd[i] = drives_table[index].bdrv;
1049 else
1050 hd[i] = NULL;
1051 }
1052
a41b2ff2 1053 if (pci_enabled) {
e4bcb14c 1054 pci_piix3_ide_init(pci_bus, hd, piix3_devfn + 1, i8259);
a41b2ff2 1055 } else {
e4bcb14c 1056 for(i = 0; i < MAX_IDE_BUS; i++) {
d537cf6c 1057 isa_ide_init(ide_iobase[i], ide_iobase2[i], i8259[ide_irq[i]],
e4bcb14c 1058 hd[MAX_IDE_DEVS * i], hd[MAX_IDE_DEVS * i + 1]);
69b91039 1059 }
b41a2cd1 1060 }
69b91039 1061
d537cf6c 1062 i8042_init(i8259[1], i8259[12], 0x60);
7c29d0c0 1063 DMA_init(0);
6a36d84e 1064#ifdef HAS_AUDIO
d537cf6c 1065 audio_init(pci_enabled ? pci_bus : NULL, i8259);
fb065187 1066#endif
80cabfad 1067
e4bcb14c
TS
1068 for(i = 0; i < MAX_FD; i++) {
1069 index = drive_get_index(IF_FLOPPY, 0, i);
1070 if (index != -1)
1071 fd[i] = drives_table[index].bdrv;
1072 else
1073 fd[i] = NULL;
1074 }
1075 floppy_controller = fdctrl_init(i8259[6], 2, 0, 0x3f0, fd);
b41a2cd1 1076
00f82b8a 1077 cmos_init(below_4g_mem_size, above_4g_mem_size, boot_device, hd);
69b91039 1078
bb36d470 1079 if (pci_enabled && usb_enabled) {
afcc3cdf 1080 usb_uhci_piix3_init(pci_bus, piix3_devfn + 2);
bb36d470
FB
1081 }
1082
6515b203 1083 if (pci_enabled && acpi_enabled) {
3fffc223 1084 uint8_t *eeprom_buf = qemu_mallocz(8 * 256); /* XXX: make this persistent */
0ff596d0
PB
1085 i2c_bus *smbus;
1086
1087 /* TODO: Populate SPD eeprom data. */
cf7a2fe2 1088 smbus = piix4_pm_init(pci_bus, piix3_devfn + 3, 0xb100, i8259[9]);
3fffc223 1089 for (i = 0; i < 8; i++) {
0ff596d0 1090 smbus_eeprom_device_init(smbus, 0x50 + i, eeprom_buf + (i * 256));
3fffc223 1091 }
6515b203 1092 }
3b46e624 1093
a5954d5c
FB
1094 if (i440fx_state) {
1095 i440fx_init_memory_mappings(i440fx_state);
1096 }
e4bcb14c 1097
7d8406be 1098 if (pci_enabled) {
e4bcb14c
TS
1099 int max_bus;
1100 int bus, unit;
7d8406be 1101 void *scsi;
96d30e48 1102
e4bcb14c
TS
1103 max_bus = drive_get_max_bus(IF_SCSI);
1104
1105 for (bus = 0; bus <= max_bus; bus++) {
1106 scsi = lsi_scsi_init(pci_bus, -1);
1107 for (unit = 0; unit < LSI_MAX_DEVS; unit++) {
1108 index = drive_get_index(IF_SCSI, bus, unit);
1109 if (index == -1)
1110 continue;
1111 lsi_scsi_attach(scsi, drives_table[index].bdrv, unit);
1112 }
1113 }
7d8406be 1114 }
6e02c38d
AL
1115
1116 /* Add virtio block devices */
1117 if (pci_enabled) {
1118 int index;
1119 int unit_id = 0;
1120
1121 while ((index = drive_get_index(IF_VIRTIO, 0, unit_id)) != -1) {
9b32d5a5 1122 virtio_blk_init(pci_bus, drives_table[index].bdrv);
6e02c38d
AL
1123 unit_id++;
1124 }
1125 }
bd322087
AL
1126
1127 /* Add virtio balloon device */
1128 if (pci_enabled)
1129 virtio_balloon_init(pci_bus);
a2fa19f9
AL
1130
1131 /* Add virtio console devices */
1132 if (pci_enabled) {
1133 for(i = 0; i < MAX_VIRTIO_CONSOLES; i++) {
1134 if (virtcon_hds[i])
1135 virtio_console_init(pci_bus, virtcon_hds[i]);
1136 }
1137 }
80cabfad 1138}
b5ff2d6e 1139
00f82b8a 1140static void pc_init_pci(ram_addr_t ram_size, int vga_ram_size,
3023f332 1141 const char *boot_device,
5fafdf24 1142 const char *kernel_filename,
3dbbdc25 1143 const char *kernel_cmdline,
94fc95cd
JM
1144 const char *initrd_filename,
1145 const char *cpu_model)
3dbbdc25 1146{
3023f332 1147 pc_init1(ram_size, vga_ram_size, boot_device,
3dbbdc25 1148 kernel_filename, kernel_cmdline,
a049de61 1149 initrd_filename, 1, cpu_model);
3dbbdc25
FB
1150}
1151
00f82b8a 1152static void pc_init_isa(ram_addr_t ram_size, int vga_ram_size,
3023f332 1153 const char *boot_device,
5fafdf24 1154 const char *kernel_filename,
3dbbdc25 1155 const char *kernel_cmdline,
94fc95cd
JM
1156 const char *initrd_filename,
1157 const char *cpu_model)
3dbbdc25 1158{
3023f332 1159 pc_init1(ram_size, vga_ram_size, boot_device,
3dbbdc25 1160 kernel_filename, kernel_cmdline,
a049de61 1161 initrd_filename, 0, cpu_model);
3dbbdc25
FB
1162}
1163
0bacd130
AL
1164/* set CMOS shutdown status register (index 0xF) as S3_resume(0xFE)
1165 BIOS will read it and start S3 resume at POST Entry */
1166void cmos_set_s3_resume(void)
1167{
1168 if (rtc_state)
1169 rtc_set_memory(rtc_state, 0xF, 0xFE);
1170}
1171
b5ff2d6e 1172QEMUMachine pc_machine = {
a245f2e7
AJ
1173 .name = "pc",
1174 .desc = "Standard PC",
1175 .init = pc_init_pci,
b2097003 1176 .max_cpus = 255,
3dbbdc25
FB
1177};
1178
1179QEMUMachine isapc_machine = {
a245f2e7
AJ
1180 .name = "isapc",
1181 .desc = "ISA-only PC",
1182 .init = pc_init_isa,
b2097003 1183 .max_cpus = 1,
b5ff2d6e 1184};