]> git.proxmox.com Git - qemu.git/blame - hw/pc.c
Sparse fixes: truncation by cast
[qemu.git] / hw / pc.c
CommitLineData
80cabfad
FB
1/*
2 * QEMU PC System Emulator
5fafdf24 3 *
80cabfad 4 * Copyright (c) 2003-2004 Fabrice Bellard
5fafdf24 5 *
80cabfad
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
87ecb68b
PB
24#include "hw.h"
25#include "pc.h"
26#include "fdc.h"
27#include "pci.h"
28#include "block.h"
29#include "sysemu.h"
30#include "audio/audio.h"
31#include "net.h"
32#include "smbus.h"
33#include "boards.h"
376253ec 34#include "monitor.h"
3cce6243 35#include "fw_cfg.h"
6e02c38d 36#include "virtio-blk.h"
bd322087 37#include "virtio-balloon.h"
a2fa19f9 38#include "virtio-console.h"
16b29ae1 39#include "hpet_emul.h"
80cabfad 40
b41a2cd1
FB
41/* output Bochs bios info messages */
42//#define DEBUG_BIOS
43
80cabfad
FB
44#define BIOS_FILENAME "bios.bin"
45#define VGABIOS_FILENAME "vgabios.bin"
de9258a8 46#define VGABIOS_CIRRUS_FILENAME "vgabios-cirrus.bin"
80cabfad 47
7fb4fdcf
AZ
48#define PC_MAX_BIOS_SIZE (4 * 1024 * 1024)
49
a80274c3
PB
50/* Leave a chunk of memory at the top of RAM for the BIOS ACPI tables. */
51#define ACPI_DATA_SIZE 0x10000
3cce6243 52#define BIOS_CFG_IOPORT 0x510
8a92ea2f 53#define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0)
80cabfad 54
e4bcb14c
TS
55#define MAX_IDE_BUS 2
56
8a92ea2f
AL
57extern uint8_t *acpi_tables;
58extern size_t acpi_tables_len;
59
baca51fa 60static fdctrl_t *floppy_controller;
b0a21b53 61static RTCState *rtc_state;
ec844b96 62static PITState *pit;
d592d303 63static IOAPICState *ioapic;
a5954d5c 64static PCIDevice *i440fx_state;
80cabfad 65
b41a2cd1 66static void ioport80_write(void *opaque, uint32_t addr, uint32_t data)
80cabfad
FB
67{
68}
69
f929aad6 70/* MSDOS compatibility mode FPU exception support */
d537cf6c 71static qemu_irq ferr_irq;
f929aad6
FB
72/* XXX: add IGNNE support */
73void cpu_set_ferr(CPUX86State *s)
74{
d537cf6c 75 qemu_irq_raise(ferr_irq);
f929aad6
FB
76}
77
78static void ioportF0_write(void *opaque, uint32_t addr, uint32_t data)
79{
d537cf6c 80 qemu_irq_lower(ferr_irq);
f929aad6
FB
81}
82
28ab0e2e 83/* TSC handling */
28ab0e2e
FB
84uint64_t cpu_get_tsc(CPUX86State *env)
85{
1dce7c3c
FB
86 /* Note: when using kqemu, it is more logical to return the host TSC
87 because kqemu does not trap the RDTSC instruction for
88 performance reasons */
eb38c52c 89#ifdef USE_KQEMU
1dce7c3c
FB
90 if (env->kqemu_enabled) {
91 return cpu_get_real_ticks();
5fafdf24 92 } else
1dce7c3c
FB
93#endif
94 {
95 return cpu_get_ticks();
96 }
28ab0e2e
FB
97}
98
a5954d5c
FB
99/* SMM support */
100void cpu_smm_update(CPUState *env)
101{
102 if (i440fx_state && env == first_cpu)
103 i440fx_set_smm(i440fx_state, (env->hflags >> HF_SMM_SHIFT) & 1);
104}
105
106
3de388f6
FB
107/* IRQ handling */
108int cpu_get_pic_interrupt(CPUState *env)
109{
110 int intno;
111
3de388f6
FB
112 intno = apic_get_interrupt(env);
113 if (intno >= 0) {
114 /* set irq request if a PIC irq is still pending */
115 /* XXX: improve that */
5fafdf24 116 pic_update_irq(isa_pic);
3de388f6
FB
117 return intno;
118 }
3de388f6 119 /* read the irq from the PIC */
0e21e12b
TS
120 if (!apic_accept_pic_intr(env))
121 return -1;
122
3de388f6
FB
123 intno = pic_read_irq(isa_pic);
124 return intno;
125}
126
d537cf6c 127static void pic_irq_request(void *opaque, int irq, int level)
3de388f6 128{
a5b38b51
AJ
129 CPUState *env = first_cpu;
130
d5529471
AJ
131 if (env->apic_state) {
132 while (env) {
133 if (apic_accept_pic_intr(env))
1a7de94a 134 apic_deliver_pic_intr(env, level);
d5529471
AJ
135 env = env->next_cpu;
136 }
137 } else {
b614106a
AJ
138 if (level)
139 cpu_interrupt(env, CPU_INTERRUPT_HARD);
140 else
141 cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
a5b38b51 142 }
3de388f6
FB
143}
144
b0a21b53
FB
145/* PC cmos mappings */
146
80cabfad
FB
147#define REG_EQUIPMENT_BYTE 0x14
148
777428f2
FB
149static int cmos_get_fd_drive_type(int fd0)
150{
151 int val;
152
153 switch (fd0) {
154 case 0:
155 /* 1.44 Mb 3"5 drive */
156 val = 4;
157 break;
158 case 1:
159 /* 2.88 Mb 3"5 drive */
160 val = 5;
161 break;
162 case 2:
163 /* 1.2 Mb 5"5 drive */
164 val = 2;
165 break;
166 default:
167 val = 0;
168 break;
169 }
170 return val;
171}
172
5fafdf24 173static void cmos_init_hd(int type_ofs, int info_ofs, BlockDriverState *hd)
ba6c2377
FB
174{
175 RTCState *s = rtc_state;
176 int cylinders, heads, sectors;
177 bdrv_get_geometry_hint(hd, &cylinders, &heads, &sectors);
178 rtc_set_memory(s, type_ofs, 47);
179 rtc_set_memory(s, info_ofs, cylinders);
180 rtc_set_memory(s, info_ofs + 1, cylinders >> 8);
181 rtc_set_memory(s, info_ofs + 2, heads);
182 rtc_set_memory(s, info_ofs + 3, 0xff);
183 rtc_set_memory(s, info_ofs + 4, 0xff);
184 rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3));
185 rtc_set_memory(s, info_ofs + 6, cylinders);
186 rtc_set_memory(s, info_ofs + 7, cylinders >> 8);
187 rtc_set_memory(s, info_ofs + 8, sectors);
188}
189
6ac0e82d
AZ
190/* convert boot_device letter to something recognizable by the bios */
191static int boot_device2nibble(char boot_device)
192{
193 switch(boot_device) {
194 case 'a':
195 case 'b':
196 return 0x01; /* floppy boot */
197 case 'c':
198 return 0x02; /* hard drive boot */
199 case 'd':
200 return 0x03; /* CD-ROM boot */
201 case 'n':
202 return 0x04; /* Network boot */
203 }
204 return 0;
205}
206
0ecdffbb
AJ
207/* copy/pasted from cmos_init, should be made a general function
208 and used there as well */
3b4366de 209static int pc_boot_set(void *opaque, const char *boot_device)
0ecdffbb 210{
376253ec 211 Monitor *mon = cur_mon;
0ecdffbb 212#define PC_MAX_BOOT_DEVICES 3
3b4366de 213 RTCState *s = (RTCState *)opaque;
0ecdffbb
AJ
214 int nbds, bds[3] = { 0, };
215 int i;
216
217 nbds = strlen(boot_device);
218 if (nbds > PC_MAX_BOOT_DEVICES) {
376253ec 219 monitor_printf(mon, "Too many boot devices for PC\n");
0ecdffbb
AJ
220 return(1);
221 }
222 for (i = 0; i < nbds; i++) {
223 bds[i] = boot_device2nibble(boot_device[i]);
224 if (bds[i] == 0) {
376253ec
AL
225 monitor_printf(mon, "Invalid boot device for PC: '%c'\n",
226 boot_device[i]);
0ecdffbb
AJ
227 return(1);
228 }
229 }
230 rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
231 rtc_set_memory(s, 0x38, (bds[2] << 4));
232 return(0);
233}
234
ba6c2377 235/* hd_table must contain 4 block drivers */
00f82b8a
AJ
236static void cmos_init(ram_addr_t ram_size, ram_addr_t above_4g_mem_size,
237 const char *boot_device, BlockDriverState **hd_table)
80cabfad 238{
b0a21b53 239 RTCState *s = rtc_state;
28c5af54 240 int nbds, bds[3] = { 0, };
80cabfad 241 int val;
b41a2cd1 242 int fd0, fd1, nb;
ba6c2377 243 int i;
b0a21b53 244
b0a21b53 245 /* various important CMOS locations needed by PC/Bochs bios */
80cabfad
FB
246
247 /* memory size */
333190eb
FB
248 val = 640; /* base memory in K */
249 rtc_set_memory(s, 0x15, val);
250 rtc_set_memory(s, 0x16, val >> 8);
251
80cabfad
FB
252 val = (ram_size / 1024) - 1024;
253 if (val > 65535)
254 val = 65535;
b0a21b53
FB
255 rtc_set_memory(s, 0x17, val);
256 rtc_set_memory(s, 0x18, val >> 8);
257 rtc_set_memory(s, 0x30, val);
258 rtc_set_memory(s, 0x31, val >> 8);
80cabfad 259
00f82b8a
AJ
260 if (above_4g_mem_size) {
261 rtc_set_memory(s, 0x5b, (unsigned int)above_4g_mem_size >> 16);
262 rtc_set_memory(s, 0x5c, (unsigned int)above_4g_mem_size >> 24);
263 rtc_set_memory(s, 0x5d, (uint64_t)above_4g_mem_size >> 32);
264 }
265
9da98861
FB
266 if (ram_size > (16 * 1024 * 1024))
267 val = (ram_size / 65536) - ((16 * 1024 * 1024) / 65536);
268 else
269 val = 0;
80cabfad
FB
270 if (val > 65535)
271 val = 65535;
b0a21b53
FB
272 rtc_set_memory(s, 0x34, val);
273 rtc_set_memory(s, 0x35, val >> 8);
3b46e624 274
298e01b6
AJ
275 /* set the number of CPU */
276 rtc_set_memory(s, 0x5f, smp_cpus - 1);
277
6ac0e82d 278 /* set boot devices, and disable floppy signature check if requested */
28c5af54
JM
279#define PC_MAX_BOOT_DEVICES 3
280 nbds = strlen(boot_device);
281 if (nbds > PC_MAX_BOOT_DEVICES) {
282 fprintf(stderr, "Too many boot devices for PC\n");
283 exit(1);
284 }
285 for (i = 0; i < nbds; i++) {
286 bds[i] = boot_device2nibble(boot_device[i]);
287 if (bds[i] == 0) {
288 fprintf(stderr, "Invalid boot device for PC: '%c'\n",
289 boot_device[i]);
290 exit(1);
291 }
292 }
293 rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
294 rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1));
80cabfad 295
b41a2cd1
FB
296 /* floppy type */
297
baca51fa
FB
298 fd0 = fdctrl_get_drive_type(floppy_controller, 0);
299 fd1 = fdctrl_get_drive_type(floppy_controller, 1);
80cabfad 300
777428f2 301 val = (cmos_get_fd_drive_type(fd0) << 4) | cmos_get_fd_drive_type(fd1);
b0a21b53 302 rtc_set_memory(s, 0x10, val);
3b46e624 303
b0a21b53 304 val = 0;
b41a2cd1 305 nb = 0;
80cabfad
FB
306 if (fd0 < 3)
307 nb++;
308 if (fd1 < 3)
309 nb++;
310 switch (nb) {
311 case 0:
312 break;
313 case 1:
b0a21b53 314 val |= 0x01; /* 1 drive, ready for boot */
80cabfad
FB
315 break;
316 case 2:
b0a21b53 317 val |= 0x41; /* 2 drives, ready for boot */
80cabfad
FB
318 break;
319 }
b0a21b53
FB
320 val |= 0x02; /* FPU is there */
321 val |= 0x04; /* PS/2 mouse installed */
322 rtc_set_memory(s, REG_EQUIPMENT_BYTE, val);
323
ba6c2377
FB
324 /* hard drives */
325
326 rtc_set_memory(s, 0x12, (hd_table[0] ? 0xf0 : 0) | (hd_table[1] ? 0x0f : 0));
327 if (hd_table[0])
328 cmos_init_hd(0x19, 0x1b, hd_table[0]);
5fafdf24 329 if (hd_table[1])
ba6c2377
FB
330 cmos_init_hd(0x1a, 0x24, hd_table[1]);
331
332 val = 0;
40b6ecc6 333 for (i = 0; i < 4; i++) {
ba6c2377 334 if (hd_table[i]) {
46d4767d
FB
335 int cylinders, heads, sectors, translation;
336 /* NOTE: bdrv_get_geometry_hint() returns the physical
337 geometry. It is always such that: 1 <= sects <= 63, 1
338 <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
339 geometry can be different if a translation is done. */
340 translation = bdrv_get_translation_hint(hd_table[i]);
341 if (translation == BIOS_ATA_TRANSLATION_AUTO) {
342 bdrv_get_geometry_hint(hd_table[i], &cylinders, &heads, &sectors);
343 if (cylinders <= 1024 && heads <= 16 && sectors <= 63) {
344 /* No translation. */
345 translation = 0;
346 } else {
347 /* LBA translation. */
348 translation = 1;
349 }
40b6ecc6 350 } else {
46d4767d 351 translation--;
ba6c2377 352 }
ba6c2377
FB
353 val |= translation << (i * 2);
354 }
40b6ecc6 355 }
ba6c2377 356 rtc_set_memory(s, 0x39, val);
80cabfad
FB
357}
358
59b8ad81
FB
359void ioport_set_a20(int enable)
360{
361 /* XXX: send to all CPUs ? */
362 cpu_x86_set_a20(first_cpu, enable);
363}
364
365int ioport_get_a20(void)
366{
367 return ((first_cpu->a20_mask >> 20) & 1);
368}
369
e1a23744
FB
370static void ioport92_write(void *opaque, uint32_t addr, uint32_t val)
371{
59b8ad81 372 ioport_set_a20((val >> 1) & 1);
e1a23744
FB
373 /* XXX: bit 0 is fast reset */
374}
375
376static uint32_t ioport92_read(void *opaque, uint32_t addr)
377{
59b8ad81 378 return ioport_get_a20() << 1;
e1a23744
FB
379}
380
80cabfad
FB
381/***********************************************************/
382/* Bochs BIOS debug ports */
383
9596ebb7 384static void bochs_bios_write(void *opaque, uint32_t addr, uint32_t val)
80cabfad 385{
a2f659ee
FB
386 static const char shutdown_str[8] = "Shutdown";
387 static int shutdown_index = 0;
3b46e624 388
80cabfad
FB
389 switch(addr) {
390 /* Bochs BIOS messages */
391 case 0x400:
392 case 0x401:
393 fprintf(stderr, "BIOS panic at rombios.c, line %d\n", val);
394 exit(1);
395 case 0x402:
396 case 0x403:
397#ifdef DEBUG_BIOS
398 fprintf(stderr, "%c", val);
399#endif
400 break;
a2f659ee
FB
401 case 0x8900:
402 /* same as Bochs power off */
403 if (val == shutdown_str[shutdown_index]) {
404 shutdown_index++;
405 if (shutdown_index == 8) {
406 shutdown_index = 0;
407 qemu_system_shutdown_request();
408 }
409 } else {
410 shutdown_index = 0;
411 }
412 break;
80cabfad
FB
413
414 /* LGPL'ed VGA BIOS messages */
415 case 0x501:
416 case 0x502:
417 fprintf(stderr, "VGA BIOS panic, line %d\n", val);
418 exit(1);
419 case 0x500:
420 case 0x503:
421#ifdef DEBUG_BIOS
422 fprintf(stderr, "%c", val);
423#endif
424 break;
425 }
426}
427
9596ebb7 428static void bochs_bios_init(void)
80cabfad 429{
3cce6243
BS
430 void *fw_cfg;
431
b41a2cd1
FB
432 register_ioport_write(0x400, 1, 2, bochs_bios_write, NULL);
433 register_ioport_write(0x401, 1, 2, bochs_bios_write, NULL);
434 register_ioport_write(0x402, 1, 1, bochs_bios_write, NULL);
435 register_ioport_write(0x403, 1, 1, bochs_bios_write, NULL);
a2f659ee 436 register_ioport_write(0x8900, 1, 1, bochs_bios_write, NULL);
b41a2cd1
FB
437
438 register_ioport_write(0x501, 1, 2, bochs_bios_write, NULL);
439 register_ioport_write(0x502, 1, 2, bochs_bios_write, NULL);
440 register_ioport_write(0x500, 1, 1, bochs_bios_write, NULL);
441 register_ioport_write(0x503, 1, 1, bochs_bios_write, NULL);
3cce6243
BS
442
443 fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0);
444 fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
905fdcb5 445 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
8a92ea2f 446 fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES, acpi_tables, acpi_tables_len);
80cabfad
FB
447}
448
642a4f96
TS
449/* Generate an initial boot sector which sets state and jump to
450 a specified vector */
4fc9af53
AL
451static void generate_bootsect(uint8_t *option_rom,
452 uint32_t gpr[8], uint16_t segs[6], uint16_t ip)
642a4f96 453{
4fc9af53
AL
454 uint8_t rom[512], *p, *reloc;
455 uint8_t sum;
642a4f96
TS
456 int i;
457
4fc9af53
AL
458 memset(rom, 0, sizeof(rom));
459
460 p = rom;
461 /* Make sure we have an option rom signature */
462 *p++ = 0x55;
463 *p++ = 0xaa;
642a4f96 464
4fc9af53
AL
465 /* ROM size in sectors*/
466 *p++ = 1;
642a4f96 467
4fc9af53 468 /* Hook int19 */
642a4f96 469
4fc9af53
AL
470 *p++ = 0x50; /* push ax */
471 *p++ = 0x1e; /* push ds */
472 *p++ = 0x31; *p++ = 0xc0; /* xor ax, ax */
473 *p++ = 0x8e; *p++ = 0xd8; /* mov ax, ds */
642a4f96 474
4fc9af53
AL
475 *p++ = 0xc7; *p++ = 0x06; /* movvw _start,0x64 */
476 *p++ = 0x64; *p++ = 0x00;
477 reloc = p;
478 *p++ = 0x00; *p++ = 0x00;
479
480 *p++ = 0x8c; *p++ = 0x0e; /* mov cs,0x66 */
481 *p++ = 0x66; *p++ = 0x00;
482
483 *p++ = 0x1f; /* pop ds */
484 *p++ = 0x58; /* pop ax */
485 *p++ = 0xcb; /* lret */
486
642a4f96 487 /* Actual code */
4fc9af53
AL
488 *reloc = (p - rom);
489
642a4f96
TS
490 *p++ = 0xfa; /* CLI */
491 *p++ = 0xfc; /* CLD */
492
493 for (i = 0; i < 6; i++) {
494 if (i == 1) /* Skip CS */
495 continue;
496
497 *p++ = 0xb8; /* MOV AX,imm16 */
498 *p++ = segs[i];
499 *p++ = segs[i] >> 8;
500 *p++ = 0x8e; /* MOV <seg>,AX */
501 *p++ = 0xc0 + (i << 3);
502 }
503
504 for (i = 0; i < 8; i++) {
505 *p++ = 0x66; /* 32-bit operand size */
506 *p++ = 0xb8 + i; /* MOV <reg>,imm32 */
507 *p++ = gpr[i];
508 *p++ = gpr[i] >> 8;
509 *p++ = gpr[i] >> 16;
510 *p++ = gpr[i] >> 24;
511 }
512
513 *p++ = 0xea; /* JMP FAR */
514 *p++ = ip; /* IP */
515 *p++ = ip >> 8;
516 *p++ = segs[1]; /* CS */
517 *p++ = segs[1] >> 8;
518
4fc9af53
AL
519 /* sign rom */
520 sum = 0;
521 for (i = 0; i < (sizeof(rom) - 1); i++)
522 sum += rom[i];
523 rom[sizeof(rom) - 1] = -sum;
524
525 memcpy(option_rom, rom, sizeof(rom));
642a4f96 526}
80cabfad 527
642a4f96
TS
528static long get_file_size(FILE *f)
529{
530 long where, size;
531
532 /* XXX: on Unix systems, using fstat() probably makes more sense */
533
534 where = ftell(f);
535 fseek(f, 0, SEEK_END);
536 size = ftell(f);
537 fseek(f, where, SEEK_SET);
538
539 return size;
540}
541
4fc9af53
AL
542static void load_linux(uint8_t *option_rom,
543 const char *kernel_filename,
642a4f96
TS
544 const char *initrd_filename,
545 const char *kernel_cmdline)
546{
547 uint16_t protocol;
548 uint32_t gpr[8];
549 uint16_t seg[6];
550 uint16_t real_seg;
551 int setup_size, kernel_size, initrd_size, cmdline_size;
552 uint32_t initrd_max;
553 uint8_t header[1024];
a37af289 554 target_phys_addr_t real_addr, prot_addr, cmdline_addr, initrd_addr;
642a4f96
TS
555 FILE *f, *fi;
556
557 /* Align to 16 bytes as a paranoia measure */
558 cmdline_size = (strlen(kernel_cmdline)+16) & ~15;
559
560 /* load the kernel header */
561 f = fopen(kernel_filename, "rb");
562 if (!f || !(kernel_size = get_file_size(f)) ||
563 fread(header, 1, 1024, f) != 1024) {
564 fprintf(stderr, "qemu: could not load kernel '%s'\n",
565 kernel_filename);
566 exit(1);
567 }
568
569 /* kernel protocol version */
bc4edd79 570#if 0
642a4f96 571 fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202));
bc4edd79 572#endif
642a4f96
TS
573 if (ldl_p(header+0x202) == 0x53726448)
574 protocol = lduw_p(header+0x206);
575 else
576 protocol = 0;
577
578 if (protocol < 0x200 || !(header[0x211] & 0x01)) {
579 /* Low kernel */
a37af289
BS
580 real_addr = 0x90000;
581 cmdline_addr = 0x9a000 - cmdline_size;
582 prot_addr = 0x10000;
642a4f96
TS
583 } else if (protocol < 0x202) {
584 /* High but ancient kernel */
a37af289
BS
585 real_addr = 0x90000;
586 cmdline_addr = 0x9a000 - cmdline_size;
587 prot_addr = 0x100000;
642a4f96
TS
588 } else {
589 /* High and recent kernel */
a37af289
BS
590 real_addr = 0x10000;
591 cmdline_addr = 0x20000;
592 prot_addr = 0x100000;
642a4f96
TS
593 }
594
bc4edd79 595#if 0
642a4f96 596 fprintf(stderr,
526ccb7a
AZ
597 "qemu: real_addr = 0x" TARGET_FMT_plx "\n"
598 "qemu: cmdline_addr = 0x" TARGET_FMT_plx "\n"
599 "qemu: prot_addr = 0x" TARGET_FMT_plx "\n",
a37af289
BS
600 real_addr,
601 cmdline_addr,
602 prot_addr);
bc4edd79 603#endif
642a4f96
TS
604
605 /* highest address for loading the initrd */
606 if (protocol >= 0x203)
607 initrd_max = ldl_p(header+0x22c);
608 else
609 initrd_max = 0x37ffffff;
610
611 if (initrd_max >= ram_size-ACPI_DATA_SIZE)
612 initrd_max = ram_size-ACPI_DATA_SIZE-1;
613
614 /* kernel command line */
a37af289 615 pstrcpy_targphys(cmdline_addr, 4096, kernel_cmdline);
642a4f96
TS
616
617 if (protocol >= 0x202) {
a37af289 618 stl_p(header+0x228, cmdline_addr);
642a4f96
TS
619 } else {
620 stw_p(header+0x20, 0xA33F);
621 stw_p(header+0x22, cmdline_addr-real_addr);
622 }
623
624 /* loader type */
625 /* High nybble = B reserved for Qemu; low nybble is revision number.
626 If this code is substantially changed, you may want to consider
627 incrementing the revision. */
628 if (protocol >= 0x200)
629 header[0x210] = 0xB0;
630
631 /* heap */
632 if (protocol >= 0x201) {
633 header[0x211] |= 0x80; /* CAN_USE_HEAP */
634 stw_p(header+0x224, cmdline_addr-real_addr-0x200);
635 }
636
637 /* load initrd */
638 if (initrd_filename) {
639 if (protocol < 0x200) {
640 fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n");
641 exit(1);
642 }
643
644 fi = fopen(initrd_filename, "rb");
645 if (!fi) {
646 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
647 initrd_filename);
648 exit(1);
649 }
650
651 initrd_size = get_file_size(fi);
a37af289 652 initrd_addr = (initrd_max-initrd_size) & ~4095;
642a4f96 653
526ccb7a
AZ
654 fprintf(stderr, "qemu: loading initrd (%#x bytes) at 0x" TARGET_FMT_plx
655 "\n", initrd_size, initrd_addr);
642a4f96 656
a37af289 657 if (!fread_targphys_ok(initrd_addr, initrd_size, fi)) {
642a4f96
TS
658 fprintf(stderr, "qemu: read error on initial ram disk '%s'\n",
659 initrd_filename);
660 exit(1);
661 }
662 fclose(fi);
663
a37af289 664 stl_p(header+0x218, initrd_addr);
642a4f96
TS
665 stl_p(header+0x21c, initrd_size);
666 }
667
668 /* store the finalized header and load the rest of the kernel */
a37af289 669 cpu_physical_memory_write(real_addr, header, 1024);
642a4f96
TS
670
671 setup_size = header[0x1f1];
672 if (setup_size == 0)
673 setup_size = 4;
674
675 setup_size = (setup_size+1)*512;
676 kernel_size -= setup_size; /* Size of protected-mode code */
677
a37af289
BS
678 if (!fread_targphys_ok(real_addr+1024, setup_size-1024, f) ||
679 !fread_targphys_ok(prot_addr, kernel_size, f)) {
642a4f96
TS
680 fprintf(stderr, "qemu: read error on kernel '%s'\n",
681 kernel_filename);
682 exit(1);
683 }
684 fclose(f);
685
686 /* generate bootsector to set up the initial register state */
a37af289 687 real_seg = real_addr >> 4;
642a4f96
TS
688 seg[0] = seg[2] = seg[3] = seg[4] = seg[4] = real_seg;
689 seg[1] = real_seg+0x20; /* CS */
690 memset(gpr, 0, sizeof gpr);
691 gpr[4] = cmdline_addr-real_addr-16; /* SP (-16 is paranoia) */
692
4fc9af53 693 generate_bootsect(option_rom, gpr, seg, 0);
642a4f96
TS
694}
695
59b8ad81
FB
696static void main_cpu_reset(void *opaque)
697{
698 CPUState *env = opaque;
699 cpu_reset(env);
700}
701
b41a2cd1
FB
702static const int ide_iobase[2] = { 0x1f0, 0x170 };
703static const int ide_iobase2[2] = { 0x3f6, 0x376 };
704static const int ide_irq[2] = { 14, 15 };
705
706#define NE2000_NB_MAX 6
707
8d11df9e 708static int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360, 0x280, 0x380 };
b41a2cd1
FB
709static int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
710
8d11df9e
FB
711static int serial_io[MAX_SERIAL_PORTS] = { 0x3f8, 0x2f8, 0x3e8, 0x2e8 };
712static int serial_irq[MAX_SERIAL_PORTS] = { 4, 3, 4, 3 };
713
6508fe59
FB
714static int parallel_io[MAX_PARALLEL_PORTS] = { 0x378, 0x278, 0x3bc };
715static int parallel_irq[MAX_PARALLEL_PORTS] = { 7, 7, 7 };
716
6a36d84e 717#ifdef HAS_AUDIO
d537cf6c 718static void audio_init (PCIBus *pci_bus, qemu_irq *pic)
6a36d84e
FB
719{
720 struct soundhw *c;
721 int audio_enabled = 0;
722
723 for (c = soundhw; !audio_enabled && c->name; ++c) {
724 audio_enabled = c->enabled;
725 }
726
727 if (audio_enabled) {
728 AudioState *s;
729
730 s = AUD_init ();
731 if (s) {
732 for (c = soundhw; c->name; ++c) {
733 if (c->enabled) {
734 if (c->isa) {
d537cf6c 735 c->init.init_isa (s, pic);
6a36d84e
FB
736 }
737 else {
738 if (pci_bus) {
739 c->init.init_pci (pci_bus, s);
740 }
741 }
742 }
743 }
744 }
745 }
746}
747#endif
748
d537cf6c 749static void pc_init_ne2k_isa(NICInfo *nd, qemu_irq *pic)
a41b2ff2
PB
750{
751 static int nb_ne2k = 0;
752
753 if (nb_ne2k == NE2000_NB_MAX)
754 return;
d537cf6c 755 isa_ne2000_init(ne2000_io[nb_ne2k], pic[ne2000_irq[nb_ne2k]], nd);
a41b2ff2
PB
756 nb_ne2k++;
757}
758
80cabfad 759/* PC hardware initialisation */
00f82b8a 760static void pc_init1(ram_addr_t ram_size, int vga_ram_size,
3023f332 761 const char *boot_device,
b5ff2d6e 762 const char *kernel_filename, const char *kernel_cmdline,
3dbbdc25 763 const char *initrd_filename,
a049de61 764 int pci_enabled, const char *cpu_model)
80cabfad
FB
765{
766 char buf[1024];
642a4f96 767 int ret, linux_boot, i;
970ac5a3 768 ram_addr_t ram_addr, vga_ram_addr, bios_offset, vga_bios_offset;
00f82b8a 769 ram_addr_t below_4g_mem_size, above_4g_mem_size = 0;
970ac5a3 770 int bios_size, isa_bios_size, vga_bios_size;
46e50e9d 771 PCIBus *pci_bus;
5c3ff3a7 772 int piix3_devfn = -1;
59b8ad81 773 CPUState *env;
d537cf6c
PB
774 qemu_irq *cpu_irq;
775 qemu_irq *i8259;
e4bcb14c
TS
776 int index;
777 BlockDriverState *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
778 BlockDriverState *fd[MAX_FD];
d592d303 779
00f82b8a
AJ
780 if (ram_size >= 0xe0000000 ) {
781 above_4g_mem_size = ram_size - 0xe0000000;
782 below_4g_mem_size = 0xe0000000;
783 } else {
784 below_4g_mem_size = ram_size;
785 }
786
80cabfad
FB
787 linux_boot = (kernel_filename != NULL);
788
59b8ad81 789 /* init CPUs */
a049de61
FB
790 if (cpu_model == NULL) {
791#ifdef TARGET_X86_64
792 cpu_model = "qemu64";
793#else
794 cpu_model = "qemu32";
795#endif
796 }
797
59b8ad81 798 for(i = 0; i < smp_cpus; i++) {
aaed909a
FB
799 env = cpu_init(cpu_model);
800 if (!env) {
801 fprintf(stderr, "Unable to find x86 CPU definition\n");
802 exit(1);
803 }
59b8ad81 804 if (i != 0)
ce5232c5 805 env->halted = 1;
59b8ad81
FB
806 if (smp_cpus > 1) {
807 /* XXX: enable it in all cases */
808 env->cpuid_features |= CPUID_APIC;
809 }
59b8ad81
FB
810 qemu_register_reset(main_cpu_reset, env);
811 if (pci_enabled) {
812 apic_init(env);
813 }
814 }
815
26fb5e48
AJ
816 vmport_init();
817
80cabfad 818 /* allocate RAM */
82b36dc3
AL
819 ram_addr = qemu_ram_alloc(0xa0000);
820 cpu_register_physical_memory(0, 0xa0000, ram_addr);
821
822 /* Allocate, even though we won't register, so we don't break the
823 * phys_ram_base + PA assumption. This range includes vga (0xa0000 - 0xc0000),
824 * and some bios areas, which will be registered later
825 */
826 ram_addr = qemu_ram_alloc(0x100000 - 0xa0000);
827 ram_addr = qemu_ram_alloc(below_4g_mem_size - 0x100000);
828 cpu_register_physical_memory(0x100000,
829 below_4g_mem_size - 0x100000,
830 ram_addr);
00f82b8a
AJ
831
832 /* above 4giga memory allocation */
833 if (above_4g_mem_size > 0) {
82b36dc3
AL
834 ram_addr = qemu_ram_alloc(above_4g_mem_size);
835 cpu_register_physical_memory(0x100000000ULL,
526ccb7a 836 above_4g_mem_size,
82b36dc3 837 ram_addr);
00f82b8a 838 }
80cabfad 839
82b36dc3 840
970ac5a3
FB
841 /* allocate VGA RAM */
842 vga_ram_addr = qemu_ram_alloc(vga_ram_size);
7587cf44 843
970ac5a3 844 /* BIOS load */
1192dad8
JM
845 if (bios_name == NULL)
846 bios_name = BIOS_FILENAME;
847 snprintf(buf, sizeof(buf), "%s/%s", bios_dir, bios_name);
7587cf44 848 bios_size = get_image_size(buf);
5fafdf24 849 if (bios_size <= 0 ||
970ac5a3 850 (bios_size % 65536) != 0) {
7587cf44
FB
851 goto bios_error;
852 }
970ac5a3 853 bios_offset = qemu_ram_alloc(bios_size);
7587cf44
FB
854 ret = load_image(buf, phys_ram_base + bios_offset);
855 if (ret != bios_size) {
856 bios_error:
970ac5a3 857 fprintf(stderr, "qemu: could not load PC BIOS '%s'\n", buf);
80cabfad
FB
858 exit(1);
859 }
7587cf44 860
c2b3b41a
AL
861 if (cirrus_vga_enabled || std_vga_enabled || vmsvga_enabled) {
862 /* VGA BIOS load */
863 if (cirrus_vga_enabled) {
864 snprintf(buf, sizeof(buf), "%s/%s", bios_dir, VGABIOS_CIRRUS_FILENAME);
865 } else {
866 snprintf(buf, sizeof(buf), "%s/%s", bios_dir, VGABIOS_FILENAME);
867 }
868 vga_bios_size = get_image_size(buf);
869 if (vga_bios_size <= 0 || vga_bios_size > 65536)
870 goto vga_bios_error;
871 vga_bios_offset = qemu_ram_alloc(65536);
872
873 ret = load_image(buf, phys_ram_base + vga_bios_offset);
874 if (ret != vga_bios_size) {
875vga_bios_error:
876 fprintf(stderr, "qemu: could not load VGA BIOS '%s'\n", buf);
877 exit(1);
878 }
970ac5a3 879
e9ebead2
AL
880 /* setup basic memory access */
881 cpu_register_physical_memory(0xc0000, 0x10000,
882 vga_bios_offset | IO_MEM_ROM);
883 }
7587cf44
FB
884
885 /* map the last 128KB of the BIOS in ISA space */
886 isa_bios_size = bios_size;
887 if (isa_bios_size > (128 * 1024))
888 isa_bios_size = 128 * 1024;
5fafdf24
TS
889 cpu_register_physical_memory(0x100000 - isa_bios_size,
890 isa_bios_size,
7587cf44 891 (bios_offset + bios_size - isa_bios_size) | IO_MEM_ROM);
9ae02555 892
970ac5a3
FB
893 {
894 ram_addr_t option_rom_offset;
895 int size, offset;
896
897 offset = 0;
4fc9af53
AL
898 if (linux_boot) {
899 option_rom_offset = qemu_ram_alloc(TARGET_PAGE_SIZE);
900 load_linux(phys_ram_base + option_rom_offset,
901 kernel_filename, initrd_filename, kernel_cmdline);
902 cpu_register_physical_memory(0xd0000, TARGET_PAGE_SIZE,
903 option_rom_offset | IO_MEM_ROM);
904 offset = TARGET_PAGE_SIZE;
905 }
906
970ac5a3
FB
907 for (i = 0; i < nb_option_roms; i++) {
908 size = get_image_size(option_rom[i]);
909 if (size < 0) {
5fafdf24 910 fprintf(stderr, "Could not load option rom '%s'\n",
970ac5a3
FB
911 option_rom[i]);
912 exit(1);
913 }
914 if (size > (0x10000 - offset))
915 goto option_rom_error;
916 option_rom_offset = qemu_ram_alloc(size);
917 ret = load_image(option_rom[i], phys_ram_base + option_rom_offset);
918 if (ret != size) {
919 option_rom_error:
920 fprintf(stderr, "Too many option ROMS\n");
921 exit(1);
922 }
923 size = (size + 4095) & ~4095;
924 cpu_register_physical_memory(0xd0000 + offset,
925 size, option_rom_offset | IO_MEM_ROM);
926 offset += size;
927 }
9ae02555
TS
928 }
929
7587cf44 930 /* map all the bios at the top of memory */
5fafdf24 931 cpu_register_physical_memory((uint32_t)(-bios_size),
7587cf44 932 bios_size, bios_offset | IO_MEM_ROM);
3b46e624 933
80cabfad
FB
934 bochs_bios_init();
935
a5b38b51 936 cpu_irq = qemu_allocate_irqs(pic_irq_request, NULL, 1);
d537cf6c
PB
937 i8259 = i8259_init(cpu_irq[0]);
938 ferr_irq = i8259[13];
939
69b91039 940 if (pci_enabled) {
d537cf6c 941 pci_bus = i440fx_init(&i440fx_state, i8259);
8f1c91d8 942 piix3_devfn = piix3_init(pci_bus, -1);
46e50e9d
FB
943 } else {
944 pci_bus = NULL;
69b91039
FB
945 }
946
80cabfad 947 /* init basic PC hardware */
b41a2cd1 948 register_ioport_write(0x80, 1, 1, ioport80_write, NULL);
80cabfad 949
f929aad6
FB
950 register_ioport_write(0xf0, 1, 1, ioportF0_write, NULL);
951
1f04275e
FB
952 if (cirrus_vga_enabled) {
953 if (pci_enabled) {
5fafdf24 954 pci_cirrus_vga_init(pci_bus,
3023f332 955 phys_ram_base + vga_ram_addr,
970ac5a3 956 vga_ram_addr, vga_ram_size);
1f04275e 957 } else {
3023f332 958 isa_cirrus_vga_init(phys_ram_base + vga_ram_addr,
970ac5a3 959 vga_ram_addr, vga_ram_size);
1f04275e 960 }
d34cab9f
TS
961 } else if (vmsvga_enabled) {
962 if (pci_enabled)
3023f332 963 pci_vmsvga_init(pci_bus, phys_ram_base + vga_ram_addr,
45e4522e 964 vga_ram_addr, vga_ram_size);
d34cab9f
TS
965 else
966 fprintf(stderr, "%s: vmware_vga: no PCI bus\n", __FUNCTION__);
c2b3b41a 967 } else if (std_vga_enabled) {
89b6b508 968 if (pci_enabled) {
3023f332 969 pci_vga_init(pci_bus, phys_ram_base + vga_ram_addr,
970ac5a3 970 vga_ram_addr, vga_ram_size, 0, 0);
89b6b508 971 } else {
3023f332 972 isa_vga_init(phys_ram_base + vga_ram_addr,
970ac5a3 973 vga_ram_addr, vga_ram_size);
89b6b508 974 }
1f04275e 975 }
80cabfad 976
42fc73a1 977 rtc_state = rtc_init(0x70, i8259[8], 2000);
80cabfad 978
3b4366de
BS
979 qemu_register_boot_set(pc_boot_set, rtc_state);
980
e1a23744
FB
981 register_ioport_read(0x92, 1, 1, ioport92_read, NULL);
982 register_ioport_write(0x92, 1, 1, ioport92_write, NULL);
983
d592d303 984 if (pci_enabled) {
d592d303
FB
985 ioapic = ioapic_init();
986 }
d537cf6c 987 pit = pit_init(0x40, i8259[0]);
fd06c375 988 pcspk_init(pit);
16b29ae1
AL
989 if (!no_hpet) {
990 hpet_init(i8259);
991 }
d592d303
FB
992 if (pci_enabled) {
993 pic_set_alt_irq_func(isa_pic, ioapic_set_irq, ioapic);
994 }
b41a2cd1 995
8d11df9e
FB
996 for(i = 0; i < MAX_SERIAL_PORTS; i++) {
997 if (serial_hds[i]) {
b6cd0ea1
AJ
998 serial_init(serial_io[i], i8259[serial_irq[i]], 115200,
999 serial_hds[i]);
8d11df9e
FB
1000 }
1001 }
b41a2cd1 1002
6508fe59
FB
1003 for(i = 0; i < MAX_PARALLEL_PORTS; i++) {
1004 if (parallel_hds[i]) {
d537cf6c
PB
1005 parallel_init(parallel_io[i], i8259[parallel_irq[i]],
1006 parallel_hds[i]);
6508fe59
FB
1007 }
1008 }
1009
a41b2ff2 1010 for(i = 0; i < nb_nics; i++) {
cb457d76
AL
1011 NICInfo *nd = &nd_table[i];
1012
1013 if (!pci_enabled || (nd->model && strcmp(nd->model, "ne2k_isa") == 0))
d537cf6c 1014 pc_init_ne2k_isa(nd, i8259);
cb457d76
AL
1015 else
1016 pci_nic_init(pci_bus, nd, -1, "ne2k_pci");
a41b2ff2 1017 }
b41a2cd1 1018
5e3cb534
AL
1019 qemu_system_hot_add_init();
1020
e4bcb14c
TS
1021 if (drive_get_max_bus(IF_IDE) >= MAX_IDE_BUS) {
1022 fprintf(stderr, "qemu: too many IDE bus\n");
1023 exit(1);
1024 }
1025
1026 for(i = 0; i < MAX_IDE_BUS * MAX_IDE_DEVS; i++) {
1027 index = drive_get_index(IF_IDE, i / MAX_IDE_DEVS, i % MAX_IDE_DEVS);
1028 if (index != -1)
1029 hd[i] = drives_table[index].bdrv;
1030 else
1031 hd[i] = NULL;
1032 }
1033
a41b2ff2 1034 if (pci_enabled) {
e4bcb14c 1035 pci_piix3_ide_init(pci_bus, hd, piix3_devfn + 1, i8259);
a41b2ff2 1036 } else {
e4bcb14c 1037 for(i = 0; i < MAX_IDE_BUS; i++) {
d537cf6c 1038 isa_ide_init(ide_iobase[i], ide_iobase2[i], i8259[ide_irq[i]],
e4bcb14c 1039 hd[MAX_IDE_DEVS * i], hd[MAX_IDE_DEVS * i + 1]);
69b91039 1040 }
b41a2cd1 1041 }
69b91039 1042
d537cf6c 1043 i8042_init(i8259[1], i8259[12], 0x60);
7c29d0c0 1044 DMA_init(0);
6a36d84e 1045#ifdef HAS_AUDIO
d537cf6c 1046 audio_init(pci_enabled ? pci_bus : NULL, i8259);
fb065187 1047#endif
80cabfad 1048
e4bcb14c
TS
1049 for(i = 0; i < MAX_FD; i++) {
1050 index = drive_get_index(IF_FLOPPY, 0, i);
1051 if (index != -1)
1052 fd[i] = drives_table[index].bdrv;
1053 else
1054 fd[i] = NULL;
1055 }
1056 floppy_controller = fdctrl_init(i8259[6], 2, 0, 0x3f0, fd);
b41a2cd1 1057
00f82b8a 1058 cmos_init(below_4g_mem_size, above_4g_mem_size, boot_device, hd);
69b91039 1059
bb36d470 1060 if (pci_enabled && usb_enabled) {
afcc3cdf 1061 usb_uhci_piix3_init(pci_bus, piix3_devfn + 2);
bb36d470
FB
1062 }
1063
6515b203 1064 if (pci_enabled && acpi_enabled) {
3fffc223 1065 uint8_t *eeprom_buf = qemu_mallocz(8 * 256); /* XXX: make this persistent */
0ff596d0
PB
1066 i2c_bus *smbus;
1067
1068 /* TODO: Populate SPD eeprom data. */
cf7a2fe2 1069 smbus = piix4_pm_init(pci_bus, piix3_devfn + 3, 0xb100, i8259[9]);
3fffc223 1070 for (i = 0; i < 8; i++) {
0ff596d0 1071 smbus_eeprom_device_init(smbus, 0x50 + i, eeprom_buf + (i * 256));
3fffc223 1072 }
6515b203 1073 }
3b46e624 1074
a5954d5c
FB
1075 if (i440fx_state) {
1076 i440fx_init_memory_mappings(i440fx_state);
1077 }
e4bcb14c 1078
7d8406be 1079 if (pci_enabled) {
e4bcb14c
TS
1080 int max_bus;
1081 int bus, unit;
7d8406be 1082 void *scsi;
96d30e48 1083
e4bcb14c
TS
1084 max_bus = drive_get_max_bus(IF_SCSI);
1085
1086 for (bus = 0; bus <= max_bus; bus++) {
1087 scsi = lsi_scsi_init(pci_bus, -1);
1088 for (unit = 0; unit < LSI_MAX_DEVS; unit++) {
1089 index = drive_get_index(IF_SCSI, bus, unit);
1090 if (index == -1)
1091 continue;
1092 lsi_scsi_attach(scsi, drives_table[index].bdrv, unit);
1093 }
1094 }
7d8406be 1095 }
6e02c38d
AL
1096
1097 /* Add virtio block devices */
1098 if (pci_enabled) {
1099 int index;
1100 int unit_id = 0;
1101
1102 while ((index = drive_get_index(IF_VIRTIO, 0, unit_id)) != -1) {
9b32d5a5 1103 virtio_blk_init(pci_bus, drives_table[index].bdrv);
6e02c38d
AL
1104 unit_id++;
1105 }
1106 }
bd322087
AL
1107
1108 /* Add virtio balloon device */
1109 if (pci_enabled)
1110 virtio_balloon_init(pci_bus);
a2fa19f9
AL
1111
1112 /* Add virtio console devices */
1113 if (pci_enabled) {
1114 for(i = 0; i < MAX_VIRTIO_CONSOLES; i++) {
1115 if (virtcon_hds[i])
1116 virtio_console_init(pci_bus, virtcon_hds[i]);
1117 }
1118 }
80cabfad 1119}
b5ff2d6e 1120
00f82b8a 1121static void pc_init_pci(ram_addr_t ram_size, int vga_ram_size,
3023f332 1122 const char *boot_device,
5fafdf24 1123 const char *kernel_filename,
3dbbdc25 1124 const char *kernel_cmdline,
94fc95cd
JM
1125 const char *initrd_filename,
1126 const char *cpu_model)
3dbbdc25 1127{
3023f332 1128 pc_init1(ram_size, vga_ram_size, boot_device,
3dbbdc25 1129 kernel_filename, kernel_cmdline,
a049de61 1130 initrd_filename, 1, cpu_model);
3dbbdc25
FB
1131}
1132
00f82b8a 1133static void pc_init_isa(ram_addr_t ram_size, int vga_ram_size,
3023f332 1134 const char *boot_device,
5fafdf24 1135 const char *kernel_filename,
3dbbdc25 1136 const char *kernel_cmdline,
94fc95cd
JM
1137 const char *initrd_filename,
1138 const char *cpu_model)
3dbbdc25 1139{
3023f332 1140 pc_init1(ram_size, vga_ram_size, boot_device,
3dbbdc25 1141 kernel_filename, kernel_cmdline,
a049de61 1142 initrd_filename, 0, cpu_model);
3dbbdc25
FB
1143}
1144
0bacd130
AL
1145/* set CMOS shutdown status register (index 0xF) as S3_resume(0xFE)
1146 BIOS will read it and start S3 resume at POST Entry */
1147void cmos_set_s3_resume(void)
1148{
1149 if (rtc_state)
1150 rtc_set_memory(rtc_state, 0xF, 0xFE);
1151}
1152
b5ff2d6e 1153QEMUMachine pc_machine = {
a245f2e7
AJ
1154 .name = "pc",
1155 .desc = "Standard PC",
1156 .init = pc_init_pci,
1157 .ram_require = VGA_RAM_SIZE + PC_MAX_BIOS_SIZE,
b2097003 1158 .max_cpus = 255,
3dbbdc25
FB
1159};
1160
1161QEMUMachine isapc_machine = {
a245f2e7
AJ
1162 .name = "isapc",
1163 .desc = "ISA-only PC",
1164 .init = pc_init_isa,
1165 .ram_require = VGA_RAM_SIZE + PC_MAX_BIOS_SIZE,
b2097003 1166 .max_cpus = 1,
b5ff2d6e 1167};