]> git.proxmox.com Git - qemu.git/blame - hw/pc.c
hd-geometry: Cut out block layer translation middleman
[qemu.git] / hw / pc.c
CommitLineData
80cabfad
FB
1/*
2 * QEMU PC System Emulator
5fafdf24 3 *
80cabfad 4 * Copyright (c) 2003-2004 Fabrice Bellard
5fafdf24 5 *
80cabfad
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
87ecb68b
PB
24#include "hw.h"
25#include "pc.h"
aa28b9bf 26#include "apic.h"
87ecb68b 27#include "fdc.h"
c0897e0c 28#include "ide.h"
87ecb68b 29#include "pci.h"
18e08a55 30#include "vmware_vga.h"
376253ec 31#include "monitor.h"
3cce6243 32#include "fw_cfg.h"
16b29ae1 33#include "hpet_emul.h"
b6f6e3d3 34#include "smbios.h"
ca20cf32
BS
35#include "loader.h"
36#include "elf.h"
52001445 37#include "multiboot.h"
1d914fa0 38#include "mc146818rtc.h"
b1277b03 39#include "i8254.h"
302fe51b 40#include "pcspk.h"
60ba3cc2 41#include "msi.h"
822557eb 42#include "sysbus.h"
666daa68 43#include "sysemu.h"
9b5b76d4 44#include "kvm.h"
9468e9c4 45#include "xen.h"
2446333c 46#include "blockdev.h"
a19cbfb3 47#include "ui/qemu-spice.h"
00cb2a99 48#include "memory.h"
be20f9e9 49#include "exec-memory.h"
c2d8d311 50#include "arch_init.h"
80cabfad 51
b41a2cd1
FB
52/* output Bochs bios info messages */
53//#define DEBUG_BIOS
54
471fd342
BS
55/* debug PC/ISA interrupts */
56//#define DEBUG_IRQ
57
58#ifdef DEBUG_IRQ
59#define DPRINTF(fmt, ...) \
60 do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
61#else
62#define DPRINTF(fmt, ...)
63#endif
64
a80274c3
PB
65/* Leave a chunk of memory at the top of RAM for the BIOS ACPI tables. */
66#define ACPI_DATA_SIZE 0x10000
3cce6243 67#define BIOS_CFG_IOPORT 0x510
8a92ea2f 68#define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0)
b6f6e3d3 69#define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1)
6b35e7bf 70#define FW_CFG_IRQ0_OVERRIDE (FW_CFG_ARCH_LOCAL + 2)
4c5b10b7 71#define FW_CFG_E820_TABLE (FW_CFG_ARCH_LOCAL + 3)
40ac17cd 72#define FW_CFG_HPET (FW_CFG_ARCH_LOCAL + 4)
80cabfad 73
92a16d7a
BS
74#define MSI_ADDR_BASE 0xfee00000
75
4c5b10b7
JS
76#define E820_NR_ENTRIES 16
77
78struct e820_entry {
79 uint64_t address;
80 uint64_t length;
81 uint32_t type;
541dc0d4 82} QEMU_PACKED __attribute((__aligned__(4)));
4c5b10b7
JS
83
84struct e820_table {
85 uint32_t count;
86 struct e820_entry entry[E820_NR_ENTRIES];
541dc0d4 87} QEMU_PACKED __attribute((__aligned__(4)));
4c5b10b7
JS
88
89static struct e820_table e820_table;
dd703b99 90struct hpet_fw_config hpet_cfg = {.count = UINT8_MAX};
4c5b10b7 91
b881fbe9 92void gsi_handler(void *opaque, int n, int level)
1452411b 93{
b881fbe9 94 GSIState *s = opaque;
1452411b 95
b881fbe9
JK
96 DPRINTF("pc: %s GSI %d\n", level ? "raising" : "lowering", n);
97 if (n < ISA_NUM_IRQS) {
98 qemu_set_irq(s->i8259_irq[n], level);
1632dc6a 99 }
b881fbe9 100 qemu_set_irq(s->ioapic_irq[n], level);
2e9947d2 101}
1452411b 102
b41a2cd1 103static void ioport80_write(void *opaque, uint32_t addr, uint32_t data)
80cabfad
FB
104{
105}
106
f929aad6 107/* MSDOS compatibility mode FPU exception support */
d537cf6c 108static qemu_irq ferr_irq;
8e78eb28
IY
109
110void pc_register_ferr_irq(qemu_irq irq)
111{
112 ferr_irq = irq;
113}
114
f929aad6
FB
115/* XXX: add IGNNE support */
116void cpu_set_ferr(CPUX86State *s)
117{
d537cf6c 118 qemu_irq_raise(ferr_irq);
f929aad6
FB
119}
120
121static void ioportF0_write(void *opaque, uint32_t addr, uint32_t data)
122{
d537cf6c 123 qemu_irq_lower(ferr_irq);
f929aad6
FB
124}
125
28ab0e2e 126/* TSC handling */
28ab0e2e
FB
127uint64_t cpu_get_tsc(CPUX86State *env)
128{
4a1418e0 129 return cpu_get_ticks();
28ab0e2e
FB
130}
131
a5954d5c 132/* SMM support */
f885f1ea
IY
133
134static cpu_set_smm_t smm_set;
135static void *smm_arg;
136
137void cpu_smm_register(cpu_set_smm_t callback, void *arg)
138{
139 assert(smm_set == NULL);
140 assert(smm_arg == NULL);
141 smm_set = callback;
142 smm_arg = arg;
143}
144
4a8fa5dc 145void cpu_smm_update(CPUX86State *env)
a5954d5c 146{
f885f1ea
IY
147 if (smm_set && smm_arg && env == first_cpu)
148 smm_set(!!(env->hflags & HF_SMM_MASK), smm_arg);
a5954d5c
FB
149}
150
151
3de388f6 152/* IRQ handling */
4a8fa5dc 153int cpu_get_pic_interrupt(CPUX86State *env)
3de388f6
FB
154{
155 int intno;
156
cf6d64bf 157 intno = apic_get_interrupt(env->apic_state);
3de388f6 158 if (intno >= 0) {
3de388f6
FB
159 return intno;
160 }
3de388f6 161 /* read the irq from the PIC */
cf6d64bf 162 if (!apic_accept_pic_intr(env->apic_state)) {
0e21e12b 163 return -1;
cf6d64bf 164 }
0e21e12b 165
3de388f6
FB
166 intno = pic_read_irq(isa_pic);
167 return intno;
168}
169
d537cf6c 170static void pic_irq_request(void *opaque, int irq, int level)
3de388f6 171{
4a8fa5dc 172 CPUX86State *env = first_cpu;
a5b38b51 173
471fd342 174 DPRINTF("pic_irqs: %s irq %d\n", level? "raise" : "lower", irq);
d5529471
AJ
175 if (env->apic_state) {
176 while (env) {
cf6d64bf
BS
177 if (apic_accept_pic_intr(env->apic_state)) {
178 apic_deliver_pic_intr(env->apic_state, level);
179 }
d5529471
AJ
180 env = env->next_cpu;
181 }
182 } else {
b614106a
AJ
183 if (level)
184 cpu_interrupt(env, CPU_INTERRUPT_HARD);
185 else
186 cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
a5b38b51 187 }
3de388f6
FB
188}
189
b0a21b53
FB
190/* PC cmos mappings */
191
80cabfad
FB
192#define REG_EQUIPMENT_BYTE 0x14
193
d288c7ba 194static int cmos_get_fd_drive_type(FDriveType fd0)
777428f2
FB
195{
196 int val;
197
198 switch (fd0) {
d288c7ba 199 case FDRIVE_DRV_144:
777428f2
FB
200 /* 1.44 Mb 3"5 drive */
201 val = 4;
202 break;
d288c7ba 203 case FDRIVE_DRV_288:
777428f2
FB
204 /* 2.88 Mb 3"5 drive */
205 val = 5;
206 break;
d288c7ba 207 case FDRIVE_DRV_120:
777428f2
FB
208 /* 1.2 Mb 5"5 drive */
209 val = 2;
210 break;
d288c7ba 211 case FDRIVE_DRV_NONE:
777428f2
FB
212 default:
213 val = 0;
214 break;
215 }
216 return val;
217}
218
ec2654fb 219static void cmos_init_hd(int type_ofs, int info_ofs, BlockDriverState *hd,
1d914fa0 220 ISADevice *s)
ba6c2377 221{
ba6c2377
FB
222 int cylinders, heads, sectors;
223 bdrv_get_geometry_hint(hd, &cylinders, &heads, &sectors);
224 rtc_set_memory(s, type_ofs, 47);
225 rtc_set_memory(s, info_ofs, cylinders);
226 rtc_set_memory(s, info_ofs + 1, cylinders >> 8);
227 rtc_set_memory(s, info_ofs + 2, heads);
228 rtc_set_memory(s, info_ofs + 3, 0xff);
229 rtc_set_memory(s, info_ofs + 4, 0xff);
230 rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3));
231 rtc_set_memory(s, info_ofs + 6, cylinders);
232 rtc_set_memory(s, info_ofs + 7, cylinders >> 8);
233 rtc_set_memory(s, info_ofs + 8, sectors);
234}
235
6ac0e82d
AZ
236/* convert boot_device letter to something recognizable by the bios */
237static int boot_device2nibble(char boot_device)
238{
239 switch(boot_device) {
240 case 'a':
241 case 'b':
242 return 0x01; /* floppy boot */
243 case 'c':
244 return 0x02; /* hard drive boot */
245 case 'd':
246 return 0x03; /* CD-ROM boot */
247 case 'n':
248 return 0x04; /* Network boot */
249 }
250 return 0;
251}
252
1d914fa0 253static int set_boot_dev(ISADevice *s, const char *boot_device, int fd_bootchk)
0ecdffbb
AJ
254{
255#define PC_MAX_BOOT_DEVICES 3
0ecdffbb
AJ
256 int nbds, bds[3] = { 0, };
257 int i;
258
259 nbds = strlen(boot_device);
260 if (nbds > PC_MAX_BOOT_DEVICES) {
1ecda02b 261 error_report("Too many boot devices for PC");
0ecdffbb
AJ
262 return(1);
263 }
264 for (i = 0; i < nbds; i++) {
265 bds[i] = boot_device2nibble(boot_device[i]);
266 if (bds[i] == 0) {
1ecda02b
MA
267 error_report("Invalid boot device for PC: '%c'",
268 boot_device[i]);
0ecdffbb
AJ
269 return(1);
270 }
271 }
272 rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
d9346e81 273 rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1));
0ecdffbb
AJ
274 return(0);
275}
276
d9346e81
MA
277static int pc_boot_set(void *opaque, const char *boot_device)
278{
279 return set_boot_dev(opaque, boot_device, 0);
280}
281
c0897e0c
MA
282typedef struct pc_cmos_init_late_arg {
283 ISADevice *rtc_state;
284 BusState *idebus0, *idebus1;
285} pc_cmos_init_late_arg;
286
287static void pc_cmos_init_late(void *opaque)
288{
289 pc_cmos_init_late_arg *arg = opaque;
290 ISADevice *s = arg->rtc_state;
291 int val;
292 BlockDriverState *hd_table[4];
293 int i;
294
295 ide_get_bs(hd_table, arg->idebus0);
296 ide_get_bs(hd_table + 2, arg->idebus1);
297
298 rtc_set_memory(s, 0x12, (hd_table[0] ? 0xf0 : 0) | (hd_table[1] ? 0x0f : 0));
299 if (hd_table[0])
300 cmos_init_hd(0x19, 0x1b, hd_table[0], s);
301 if (hd_table[1])
302 cmos_init_hd(0x1a, 0x24, hd_table[1], s);
303
304 val = 0;
305 for (i = 0; i < 4; i++) {
306 if (hd_table[i]) {
307 int cylinders, heads, sectors, translation;
308 /* NOTE: bdrv_get_geometry_hint() returns the physical
309 geometry. It is always such that: 1 <= sects <= 63, 1
310 <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
311 geometry can be different if a translation is done. */
312 translation = bdrv_get_translation_hint(hd_table[i]);
313 if (translation == BIOS_ATA_TRANSLATION_AUTO) {
314 bdrv_get_geometry_hint(hd_table[i], &cylinders, &heads, &sectors);
315 if (cylinders <= 1024 && heads <= 16 && sectors <= 63) {
316 /* No translation. */
317 translation = 0;
318 } else {
319 /* LBA translation. */
320 translation = 1;
321 }
322 } else {
323 translation--;
324 }
325 val |= translation << (i * 2);
326 }
327 }
328 rtc_set_memory(s, 0x39, val);
329
330 qemu_unregister_reset(pc_cmos_init_late, opaque);
331}
332
845773ab 333void pc_cmos_init(ram_addr_t ram_size, ram_addr_t above_4g_mem_size,
c0897e0c 334 const char *boot_device,
34d4260e 335 ISADevice *floppy, BusState *idebus0, BusState *idebus1,
63ffb564 336 ISADevice *s)
80cabfad 337{
61a8d649 338 int val, nb, i;
980bda8b 339 FDriveType fd_type[2] = { FDRIVE_DRV_NONE, FDRIVE_DRV_NONE };
c0897e0c 340 static pc_cmos_init_late_arg arg;
b0a21b53 341
b0a21b53 342 /* various important CMOS locations needed by PC/Bochs bios */
80cabfad
FB
343
344 /* memory size */
333190eb
FB
345 val = 640; /* base memory in K */
346 rtc_set_memory(s, 0x15, val);
347 rtc_set_memory(s, 0x16, val >> 8);
348
80cabfad
FB
349 val = (ram_size / 1024) - 1024;
350 if (val > 65535)
351 val = 65535;
b0a21b53
FB
352 rtc_set_memory(s, 0x17, val);
353 rtc_set_memory(s, 0x18, val >> 8);
354 rtc_set_memory(s, 0x30, val);
355 rtc_set_memory(s, 0x31, val >> 8);
80cabfad 356
00f82b8a
AJ
357 if (above_4g_mem_size) {
358 rtc_set_memory(s, 0x5b, (unsigned int)above_4g_mem_size >> 16);
359 rtc_set_memory(s, 0x5c, (unsigned int)above_4g_mem_size >> 24);
360 rtc_set_memory(s, 0x5d, (uint64_t)above_4g_mem_size >> 32);
361 }
362
9da98861
FB
363 if (ram_size > (16 * 1024 * 1024))
364 val = (ram_size / 65536) - ((16 * 1024 * 1024) / 65536);
365 else
366 val = 0;
80cabfad
FB
367 if (val > 65535)
368 val = 65535;
b0a21b53
FB
369 rtc_set_memory(s, 0x34, val);
370 rtc_set_memory(s, 0x35, val >> 8);
3b46e624 371
298e01b6
AJ
372 /* set the number of CPU */
373 rtc_set_memory(s, 0x5f, smp_cpus - 1);
374
6ac0e82d 375 /* set boot devices, and disable floppy signature check if requested */
d9346e81 376 if (set_boot_dev(s, boot_device, fd_bootchk)) {
28c5af54
JM
377 exit(1);
378 }
80cabfad 379
b41a2cd1 380 /* floppy type */
34d4260e 381 if (floppy) {
34d4260e 382 for (i = 0; i < 2; i++) {
61a8d649 383 fd_type[i] = isa_fdc_get_drive_type(floppy, i);
63ffb564
BS
384 }
385 }
386 val = (cmos_get_fd_drive_type(fd_type[0]) << 4) |
387 cmos_get_fd_drive_type(fd_type[1]);
b0a21b53 388 rtc_set_memory(s, 0x10, val);
3b46e624 389
b0a21b53 390 val = 0;
b41a2cd1 391 nb = 0;
63ffb564 392 if (fd_type[0] < FDRIVE_DRV_NONE) {
80cabfad 393 nb++;
d288c7ba 394 }
63ffb564 395 if (fd_type[1] < FDRIVE_DRV_NONE) {
80cabfad 396 nb++;
d288c7ba 397 }
80cabfad
FB
398 switch (nb) {
399 case 0:
400 break;
401 case 1:
b0a21b53 402 val |= 0x01; /* 1 drive, ready for boot */
80cabfad
FB
403 break;
404 case 2:
b0a21b53 405 val |= 0x41; /* 2 drives, ready for boot */
80cabfad
FB
406 break;
407 }
b0a21b53
FB
408 val |= 0x02; /* FPU is there */
409 val |= 0x04; /* PS/2 mouse installed */
410 rtc_set_memory(s, REG_EQUIPMENT_BYTE, val);
411
ba6c2377 412 /* hard drives */
c0897e0c
MA
413 arg.rtc_state = s;
414 arg.idebus0 = idebus0;
415 arg.idebus1 = idebus1;
416 qemu_register_reset(pc_cmos_init_late, &arg);
80cabfad
FB
417}
418
4b78a802
BS
419/* port 92 stuff: could be split off */
420typedef struct Port92State {
421 ISADevice dev;
23af670e 422 MemoryRegion io;
4b78a802
BS
423 uint8_t outport;
424 qemu_irq *a20_out;
425} Port92State;
426
427static void port92_write(void *opaque, uint32_t addr, uint32_t val)
428{
429 Port92State *s = opaque;
430
431 DPRINTF("port92: write 0x%02x\n", val);
432 s->outport = val;
433 qemu_set_irq(*s->a20_out, (val >> 1) & 1);
434 if (val & 1) {
435 qemu_system_reset_request();
436 }
437}
438
439static uint32_t port92_read(void *opaque, uint32_t addr)
440{
441 Port92State *s = opaque;
442 uint32_t ret;
443
444 ret = s->outport;
445 DPRINTF("port92: read 0x%02x\n", ret);
446 return ret;
447}
448
449static void port92_init(ISADevice *dev, qemu_irq *a20_out)
450{
451 Port92State *s = DO_UPCAST(Port92State, dev, dev);
452
453 s->a20_out = a20_out;
454}
455
456static const VMStateDescription vmstate_port92_isa = {
457 .name = "port92",
458 .version_id = 1,
459 .minimum_version_id = 1,
460 .minimum_version_id_old = 1,
461 .fields = (VMStateField []) {
462 VMSTATE_UINT8(outport, Port92State),
463 VMSTATE_END_OF_LIST()
464 }
465};
466
467static void port92_reset(DeviceState *d)
468{
469 Port92State *s = container_of(d, Port92State, dev.qdev);
470
471 s->outport &= ~1;
472}
473
23af670e
RH
474static const MemoryRegionPortio port92_portio[] = {
475 { 0, 1, 1, .read = port92_read, .write = port92_write },
476 PORTIO_END_OF_LIST(),
477};
478
479static const MemoryRegionOps port92_ops = {
480 .old_portio = port92_portio
481};
482
4b78a802
BS
483static int port92_initfn(ISADevice *dev)
484{
485 Port92State *s = DO_UPCAST(Port92State, dev, dev);
486
23af670e
RH
487 memory_region_init_io(&s->io, &port92_ops, s, "port92", 1);
488 isa_register_ioport(dev, &s->io, 0x92);
489
4b78a802
BS
490 s->outport = 0;
491 return 0;
492}
493
8f04ee08
AL
494static void port92_class_initfn(ObjectClass *klass, void *data)
495{
39bffca2 496 DeviceClass *dc = DEVICE_CLASS(klass);
8f04ee08
AL
497 ISADeviceClass *ic = ISA_DEVICE_CLASS(klass);
498 ic->init = port92_initfn;
39bffca2
AL
499 dc->no_user = 1;
500 dc->reset = port92_reset;
501 dc->vmsd = &vmstate_port92_isa;
8f04ee08
AL
502}
503
39bffca2
AL
504static TypeInfo port92_info = {
505 .name = "port92",
506 .parent = TYPE_ISA_DEVICE,
507 .instance_size = sizeof(Port92State),
508 .class_init = port92_class_initfn,
4b78a802
BS
509};
510
83f7d43a 511static void port92_register_types(void)
4b78a802 512{
39bffca2 513 type_register_static(&port92_info);
4b78a802 514}
83f7d43a
AF
515
516type_init(port92_register_types)
4b78a802 517
956a3e6b 518static void handle_a20_line_change(void *opaque, int irq, int level)
59b8ad81 519{
4a8fa5dc 520 CPUX86State *cpu = opaque;
e1a23744 521
956a3e6b 522 /* XXX: send to all CPUs ? */
4b78a802 523 /* XXX: add logic to handle multiple A20 line sources */
956a3e6b 524 cpu_x86_set_a20(cpu, level);
e1a23744
FB
525}
526
80cabfad
FB
527/***********************************************************/
528/* Bochs BIOS debug ports */
529
9596ebb7 530static void bochs_bios_write(void *opaque, uint32_t addr, uint32_t val)
80cabfad 531{
a2f659ee
FB
532 static const char shutdown_str[8] = "Shutdown";
533 static int shutdown_index = 0;
3b46e624 534
80cabfad
FB
535 switch(addr) {
536 /* Bochs BIOS messages */
537 case 0x400:
538 case 0x401:
0550f9c1
BK
539 /* used to be panic, now unused */
540 break;
80cabfad
FB
541 case 0x402:
542 case 0x403:
543#ifdef DEBUG_BIOS
544 fprintf(stderr, "%c", val);
545#endif
546 break;
a2f659ee
FB
547 case 0x8900:
548 /* same as Bochs power off */
549 if (val == shutdown_str[shutdown_index]) {
550 shutdown_index++;
551 if (shutdown_index == 8) {
552 shutdown_index = 0;
553 qemu_system_shutdown_request();
554 }
555 } else {
556 shutdown_index = 0;
557 }
558 break;
80cabfad
FB
559
560 /* LGPL'ed VGA BIOS messages */
561 case 0x501:
562 case 0x502:
4333979e 563 exit((val << 1) | 1);
80cabfad
FB
564 case 0x500:
565 case 0x503:
566#ifdef DEBUG_BIOS
567 fprintf(stderr, "%c", val);
568#endif
569 break;
570 }
571}
572
4c5b10b7
JS
573int e820_add_entry(uint64_t address, uint64_t length, uint32_t type)
574{
8ca209ad 575 int index = le32_to_cpu(e820_table.count);
4c5b10b7
JS
576 struct e820_entry *entry;
577
578 if (index >= E820_NR_ENTRIES)
579 return -EBUSY;
8ca209ad 580 entry = &e820_table.entry[index++];
4c5b10b7 581
8ca209ad
AW
582 entry->address = cpu_to_le64(address);
583 entry->length = cpu_to_le64(length);
584 entry->type = cpu_to_le32(type);
4c5b10b7 585
8ca209ad
AW
586 e820_table.count = cpu_to_le32(index);
587 return index;
4c5b10b7
JS
588}
589
bf483392 590static void *bochs_bios_init(void)
80cabfad 591{
3cce6243 592 void *fw_cfg;
b6f6e3d3
AL
593 uint8_t *smbios_table;
594 size_t smbios_len;
11c2fd3e
AL
595 uint64_t *numa_fw_cfg;
596 int i, j;
3cce6243 597
b41a2cd1
FB
598 register_ioport_write(0x400, 1, 2, bochs_bios_write, NULL);
599 register_ioport_write(0x401, 1, 2, bochs_bios_write, NULL);
600 register_ioport_write(0x402, 1, 1, bochs_bios_write, NULL);
601 register_ioport_write(0x403, 1, 1, bochs_bios_write, NULL);
a2f659ee 602 register_ioport_write(0x8900, 1, 1, bochs_bios_write, NULL);
b41a2cd1 603
4333979e 604 register_ioport_write(0x501, 1, 1, bochs_bios_write, NULL);
b41a2cd1
FB
605 register_ioport_write(0x501, 1, 2, bochs_bios_write, NULL);
606 register_ioport_write(0x502, 1, 2, bochs_bios_write, NULL);
607 register_ioport_write(0x500, 1, 1, bochs_bios_write, NULL);
608 register_ioport_write(0x503, 1, 1, bochs_bios_write, NULL);
3cce6243
BS
609
610 fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0);
bf483392 611
3cce6243 612 fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
905fdcb5 613 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
80deece2
BS
614 fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES, (uint8_t *)acpi_tables,
615 acpi_tables_len);
9b5b76d4 616 fw_cfg_add_i32(fw_cfg, FW_CFG_IRQ0_OVERRIDE, kvm_allows_irq0_override());
b6f6e3d3
AL
617
618 smbios_table = smbios_get_table(&smbios_len);
619 if (smbios_table)
620 fw_cfg_add_bytes(fw_cfg, FW_CFG_SMBIOS_ENTRIES,
621 smbios_table, smbios_len);
4c5b10b7
JS
622 fw_cfg_add_bytes(fw_cfg, FW_CFG_E820_TABLE, (uint8_t *)&e820_table,
623 sizeof(struct e820_table));
11c2fd3e 624
40ac17cd
GN
625 fw_cfg_add_bytes(fw_cfg, FW_CFG_HPET, (uint8_t *)&hpet_cfg,
626 sizeof(struct hpet_fw_config));
11c2fd3e
AL
627 /* allocate memory for the NUMA channel: one (64bit) word for the number
628 * of nodes, one word for each VCPU->node and one word for each node to
629 * hold the amount of memory.
630 */
991dfefd 631 numa_fw_cfg = g_malloc0((1 + max_cpus + nb_numa_nodes) * 8);
11c2fd3e 632 numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes);
991dfefd 633 for (i = 0; i < max_cpus; i++) {
11c2fd3e
AL
634 for (j = 0; j < nb_numa_nodes; j++) {
635 if (node_cpumask[j] & (1 << i)) {
636 numa_fw_cfg[i + 1] = cpu_to_le64(j);
637 break;
638 }
639 }
640 }
641 for (i = 0; i < nb_numa_nodes; i++) {
991dfefd 642 numa_fw_cfg[max_cpus + 1 + i] = cpu_to_le64(node_mem[i]);
11c2fd3e
AL
643 }
644 fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, (uint8_t *)numa_fw_cfg,
991dfefd 645 (1 + max_cpus + nb_numa_nodes) * 8);
bf483392
AG
646
647 return fw_cfg;
80cabfad
FB
648}
649
642a4f96
TS
650static long get_file_size(FILE *f)
651{
652 long where, size;
653
654 /* XXX: on Unix systems, using fstat() probably makes more sense */
655
656 where = ftell(f);
657 fseek(f, 0, SEEK_END);
658 size = ftell(f);
659 fseek(f, where, SEEK_SET);
660
661 return size;
662}
663
f16408df 664static void load_linux(void *fw_cfg,
4fc9af53 665 const char *kernel_filename,
642a4f96 666 const char *initrd_filename,
e6ade764 667 const char *kernel_cmdline,
45a50b16 668 target_phys_addr_t max_ram_size)
642a4f96
TS
669{
670 uint16_t protocol;
5cea8590 671 int setup_size, kernel_size, initrd_size = 0, cmdline_size;
642a4f96 672 uint32_t initrd_max;
57a46d05 673 uint8_t header[8192], *setup, *kernel, *initrd_data;
c227f099 674 target_phys_addr_t real_addr, prot_addr, cmdline_addr, initrd_addr = 0;
45a50b16 675 FILE *f;
bf4e5d92 676 char *vmode;
642a4f96
TS
677
678 /* Align to 16 bytes as a paranoia measure */
679 cmdline_size = (strlen(kernel_cmdline)+16) & ~15;
680
681 /* load the kernel header */
682 f = fopen(kernel_filename, "rb");
683 if (!f || !(kernel_size = get_file_size(f)) ||
f16408df
AG
684 fread(header, 1, MIN(ARRAY_SIZE(header), kernel_size), f) !=
685 MIN(ARRAY_SIZE(header), kernel_size)) {
850810d0
JF
686 fprintf(stderr, "qemu: could not load kernel '%s': %s\n",
687 kernel_filename, strerror(errno));
642a4f96
TS
688 exit(1);
689 }
690
691 /* kernel protocol version */
bc4edd79 692#if 0
642a4f96 693 fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202));
bc4edd79 694#endif
642a4f96
TS
695 if (ldl_p(header+0x202) == 0x53726448)
696 protocol = lduw_p(header+0x206);
f16408df
AG
697 else {
698 /* This looks like a multiboot kernel. If it is, let's stop
699 treating it like a Linux kernel. */
52001445
AL
700 if (load_multiboot(fw_cfg, f, kernel_filename, initrd_filename,
701 kernel_cmdline, kernel_size, header))
82663ee2 702 return;
642a4f96 703 protocol = 0;
f16408df 704 }
642a4f96
TS
705
706 if (protocol < 0x200 || !(header[0x211] & 0x01)) {
707 /* Low kernel */
a37af289
BS
708 real_addr = 0x90000;
709 cmdline_addr = 0x9a000 - cmdline_size;
710 prot_addr = 0x10000;
642a4f96
TS
711 } else if (protocol < 0x202) {
712 /* High but ancient kernel */
a37af289
BS
713 real_addr = 0x90000;
714 cmdline_addr = 0x9a000 - cmdline_size;
715 prot_addr = 0x100000;
642a4f96
TS
716 } else {
717 /* High and recent kernel */
a37af289
BS
718 real_addr = 0x10000;
719 cmdline_addr = 0x20000;
720 prot_addr = 0x100000;
642a4f96
TS
721 }
722
bc4edd79 723#if 0
642a4f96 724 fprintf(stderr,
526ccb7a
AZ
725 "qemu: real_addr = 0x" TARGET_FMT_plx "\n"
726 "qemu: cmdline_addr = 0x" TARGET_FMT_plx "\n"
727 "qemu: prot_addr = 0x" TARGET_FMT_plx "\n",
a37af289
BS
728 real_addr,
729 cmdline_addr,
730 prot_addr);
bc4edd79 731#endif
642a4f96
TS
732
733 /* highest address for loading the initrd */
734 if (protocol >= 0x203)
735 initrd_max = ldl_p(header+0x22c);
736 else
737 initrd_max = 0x37ffffff;
738
e6ade764
GC
739 if (initrd_max >= max_ram_size-ACPI_DATA_SIZE)
740 initrd_max = max_ram_size-ACPI_DATA_SIZE-1;
642a4f96 741
57a46d05
AG
742 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_ADDR, cmdline_addr);
743 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, strlen(kernel_cmdline)+1);
744 fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA,
745 (uint8_t*)strdup(kernel_cmdline),
746 strlen(kernel_cmdline)+1);
642a4f96
TS
747
748 if (protocol >= 0x202) {
a37af289 749 stl_p(header+0x228, cmdline_addr);
642a4f96
TS
750 } else {
751 stw_p(header+0x20, 0xA33F);
752 stw_p(header+0x22, cmdline_addr-real_addr);
753 }
754
bf4e5d92
PT
755 /* handle vga= parameter */
756 vmode = strstr(kernel_cmdline, "vga=");
757 if (vmode) {
758 unsigned int video_mode;
759 /* skip "vga=" */
760 vmode += 4;
761 if (!strncmp(vmode, "normal", 6)) {
762 video_mode = 0xffff;
763 } else if (!strncmp(vmode, "ext", 3)) {
764 video_mode = 0xfffe;
765 } else if (!strncmp(vmode, "ask", 3)) {
766 video_mode = 0xfffd;
767 } else {
768 video_mode = strtol(vmode, NULL, 0);
769 }
770 stw_p(header+0x1fa, video_mode);
771 }
772
642a4f96 773 /* loader type */
5cbdb3a3 774 /* High nybble = B reserved for QEMU; low nybble is revision number.
642a4f96
TS
775 If this code is substantially changed, you may want to consider
776 incrementing the revision. */
777 if (protocol >= 0x200)
778 header[0x210] = 0xB0;
779
780 /* heap */
781 if (protocol >= 0x201) {
782 header[0x211] |= 0x80; /* CAN_USE_HEAP */
783 stw_p(header+0x224, cmdline_addr-real_addr-0x200);
784 }
785
786 /* load initrd */
787 if (initrd_filename) {
788 if (protocol < 0x200) {
789 fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n");
790 exit(1);
791 }
792
45a50b16 793 initrd_size = get_image_size(initrd_filename);
d6fa4b77
MK
794 if (initrd_size < 0) {
795 fprintf(stderr, "qemu: error reading initrd %s\n",
796 initrd_filename);
797 exit(1);
798 }
799
45a50b16 800 initrd_addr = (initrd_max-initrd_size) & ~4095;
57a46d05 801
7267c094 802 initrd_data = g_malloc(initrd_size);
57a46d05
AG
803 load_image(initrd_filename, initrd_data);
804
805 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
806 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
807 fw_cfg_add_bytes(fw_cfg, FW_CFG_INITRD_DATA, initrd_data, initrd_size);
642a4f96 808
a37af289 809 stl_p(header+0x218, initrd_addr);
642a4f96
TS
810 stl_p(header+0x21c, initrd_size);
811 }
812
45a50b16 813 /* load kernel and setup */
642a4f96
TS
814 setup_size = header[0x1f1];
815 if (setup_size == 0)
816 setup_size = 4;
642a4f96 817 setup_size = (setup_size+1)*512;
45a50b16 818 kernel_size -= setup_size;
642a4f96 819
7267c094
AL
820 setup = g_malloc(setup_size);
821 kernel = g_malloc(kernel_size);
45a50b16 822 fseek(f, 0, SEEK_SET);
5a41ecc5
KS
823 if (fread(setup, 1, setup_size, f) != setup_size) {
824 fprintf(stderr, "fread() failed\n");
825 exit(1);
826 }
827 if (fread(kernel, 1, kernel_size, f) != kernel_size) {
828 fprintf(stderr, "fread() failed\n");
829 exit(1);
830 }
642a4f96 831 fclose(f);
45a50b16 832 memcpy(setup, header, MIN(sizeof(header), setup_size));
57a46d05
AG
833
834 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, prot_addr);
835 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
836 fw_cfg_add_bytes(fw_cfg, FW_CFG_KERNEL_DATA, kernel, kernel_size);
837
838 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_ADDR, real_addr);
839 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_SIZE, setup_size);
840 fw_cfg_add_bytes(fw_cfg, FW_CFG_SETUP_DATA, setup, setup_size);
841
2e55e842
GN
842 option_rom[nb_option_roms].name = "linuxboot.bin";
843 option_rom[nb_option_roms].bootindex = 0;
57a46d05 844 nb_option_roms++;
642a4f96
TS
845}
846
b41a2cd1
FB
847#define NE2000_NB_MAX 6
848
675d6f82
BS
849static const int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360,
850 0x280, 0x380 };
851static const int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
b41a2cd1 852
675d6f82
BS
853static const int parallel_io[MAX_PARALLEL_PORTS] = { 0x378, 0x278, 0x3bc };
854static const int parallel_irq[MAX_PARALLEL_PORTS] = { 7, 7, 7 };
6508fe59 855
48a18b3c 856void pc_init_ne2k_isa(ISABus *bus, NICInfo *nd)
a41b2ff2
PB
857{
858 static int nb_ne2k = 0;
859
860 if (nb_ne2k == NE2000_NB_MAX)
861 return;
48a18b3c 862 isa_ne2000_init(bus, ne2000_io[nb_ne2k],
9453c5bc 863 ne2000_irq[nb_ne2k], nd);
a41b2ff2
PB
864 nb_ne2k++;
865}
866
4a8fa5dc 867int cpu_is_bsp(CPUX86State *env)
678e12cc 868{
6cb2996c
JK
869 /* We hard-wire the BSP to the first CPU. */
870 return env->cpu_index == 0;
678e12cc
GN
871}
872
92a16d7a 873DeviceState *cpu_get_current_apic(void)
0e26b7b8
BS
874{
875 if (cpu_single_env) {
876 return cpu_single_env->apic_state;
877 } else {
878 return NULL;
879 }
880}
881
92a16d7a
BS
882static DeviceState *apic_init(void *env, uint8_t apic_id)
883{
884 DeviceState *dev;
92a16d7a
BS
885 static int apic_mapped;
886
3d4b2649 887 if (kvm_irqchip_in_kernel()) {
680c1c6f 888 dev = qdev_create(NULL, "kvm-apic");
9468e9c4
WL
889 } else if (xen_enabled()) {
890 dev = qdev_create(NULL, "xen-apic");
680c1c6f
JK
891 } else {
892 dev = qdev_create(NULL, "apic");
893 }
9468e9c4 894
92a16d7a
BS
895 qdev_prop_set_uint8(dev, "id", apic_id);
896 qdev_prop_set_ptr(dev, "cpu_env", env);
897 qdev_init_nofail(dev);
92a16d7a
BS
898
899 /* XXX: mapping more APICs at the same memory location */
900 if (apic_mapped == 0) {
901 /* NOTE: the APIC is directly connected to the CPU - it is not
902 on the global memory bus. */
903 /* XXX: what if the base changes? */
680c1c6f 904 sysbus_mmio_map(sysbus_from_qdev(dev), 0, MSI_ADDR_BASE);
92a16d7a
BS
905 apic_mapped = 1;
906 }
907
92a16d7a
BS
908 return dev;
909}
910
845773ab 911void pc_acpi_smi_interrupt(void *opaque, int irq, int level)
53b67b30 912{
4a8fa5dc 913 CPUX86State *s = opaque;
53b67b30
BS
914
915 if (level) {
916 cpu_interrupt(s, CPU_INTERRUPT_SMI);
917 }
918}
919
427bd8d6 920static void pc_cpu_reset(void *opaque)
0e26b7b8 921{
e5fe7a34
AF
922 X86CPU *cpu = opaque;
923 CPUX86State *env = &cpu->env;
0e26b7b8 924
e5fe7a34 925 cpu_reset(CPU(cpu));
427bd8d6 926 env->halted = !cpu_is_bsp(env);
0e26b7b8
BS
927}
928
608911ac 929static X86CPU *pc_new_cpu(const char *cpu_model)
3a31f36a 930{
608911ac 931 X86CPU *cpu;
4a8fa5dc 932 CPUX86State *env;
3a31f36a 933
608911ac
AF
934 cpu = cpu_x86_init(cpu_model);
935 if (cpu == NULL) {
3a31f36a
JK
936 fprintf(stderr, "Unable to find x86 CPU definition\n");
937 exit(1);
938 }
608911ac 939 env = &cpu->env;
3a31f36a 940 if ((env->cpuid_features & CPUID_APIC) || smp_cpus > 1) {
0e26b7b8
BS
941 env->apic_state = apic_init(env, env->cpuid_apic_id);
942 }
e5fe7a34
AF
943 qemu_register_reset(pc_cpu_reset, cpu);
944 pc_cpu_reset(cpu);
608911ac 945 return cpu;
3a31f36a
JK
946}
947
845773ab 948void pc_cpus_init(const char *cpu_model)
70166477
IY
949{
950 int i;
951
952 /* init CPUs */
953 if (cpu_model == NULL) {
954#ifdef TARGET_X86_64
955 cpu_model = "qemu64";
956#else
957 cpu_model = "qemu32";
958#endif
959 }
960
961 for(i = 0; i < smp_cpus; i++) {
962 pc_new_cpu(cpu_model);
963 }
964}
965
459ae5ea 966void *pc_memory_init(MemoryRegion *system_memory,
4aa63af1 967 const char *kernel_filename,
845773ab
IY
968 const char *kernel_cmdline,
969 const char *initrd_filename,
e0e7e67b 970 ram_addr_t below_4g_mem_size,
ae0a5466 971 ram_addr_t above_4g_mem_size,
4463aee6 972 MemoryRegion *rom_memory,
ae0a5466 973 MemoryRegion **ram_memory)
80cabfad 974{
cbc5b5f3
JJ
975 int linux_boot, i;
976 MemoryRegion *ram, *option_rom_mr;
00cb2a99 977 MemoryRegion *ram_below_4g, *ram_above_4g;
81a204e4 978 void *fw_cfg;
d592d303 979
80cabfad
FB
980 linux_boot = (kernel_filename != NULL);
981
00cb2a99 982 /* Allocate RAM. We allocate it as a single memory region and use
66a0a2cb 983 * aliases to address portions of it, mostly for backwards compatibility
00cb2a99
AK
984 * with older qemus that used qemu_ram_alloc().
985 */
7267c094 986 ram = g_malloc(sizeof(*ram));
c5705a77 987 memory_region_init_ram(ram, "pc.ram",
00cb2a99 988 below_4g_mem_size + above_4g_mem_size);
c5705a77 989 vmstate_register_ram_global(ram);
ae0a5466 990 *ram_memory = ram;
7267c094 991 ram_below_4g = g_malloc(sizeof(*ram_below_4g));
00cb2a99
AK
992 memory_region_init_alias(ram_below_4g, "ram-below-4g", ram,
993 0, below_4g_mem_size);
994 memory_region_add_subregion(system_memory, 0, ram_below_4g);
bbe80adf 995 if (above_4g_mem_size > 0) {
7267c094 996 ram_above_4g = g_malloc(sizeof(*ram_above_4g));
00cb2a99
AK
997 memory_region_init_alias(ram_above_4g, "ram-above-4g", ram,
998 below_4g_mem_size, above_4g_mem_size);
999 memory_region_add_subregion(system_memory, 0x100000000ULL,
1000 ram_above_4g);
bbe80adf 1001 }
82b36dc3 1002
cbc5b5f3
JJ
1003
1004 /* Initialize PC system firmware */
1005 pc_system_firmware_init(rom_memory);
00cb2a99 1006
7267c094 1007 option_rom_mr = g_malloc(sizeof(*option_rom_mr));
c5705a77
AK
1008 memory_region_init_ram(option_rom_mr, "pc.rom", PC_ROM_SIZE);
1009 vmstate_register_ram_global(option_rom_mr);
4463aee6 1010 memory_region_add_subregion_overlap(rom_memory,
00cb2a99
AK
1011 PC_ROM_MIN_VGA,
1012 option_rom_mr,
1013 1);
f753ff16 1014
bf483392 1015 fw_cfg = bochs_bios_init();
8832cb80 1016 rom_set_fw(fw_cfg);
1d108d97 1017
f753ff16 1018 if (linux_boot) {
81a204e4 1019 load_linux(fw_cfg, kernel_filename, initrd_filename, kernel_cmdline, below_4g_mem_size);
f753ff16
PB
1020 }
1021
1022 for (i = 0; i < nb_option_roms; i++) {
2e55e842 1023 rom_add_option(option_rom[i].name, option_rom[i].bootindex);
406c8df3 1024 }
459ae5ea 1025 return fw_cfg;
3d53f5c3
IY
1026}
1027
845773ab
IY
1028qemu_irq *pc_allocate_cpu_irq(void)
1029{
1030 return qemu_allocate_irqs(pic_irq_request, NULL, 1);
1031}
1032
48a18b3c 1033DeviceState *pc_vga_init(ISABus *isa_bus, PCIBus *pci_bus)
765d7908 1034{
ad6d45fa
AL
1035 DeviceState *dev = NULL;
1036
765d7908
IY
1037 if (cirrus_vga_enabled) {
1038 if (pci_bus) {
ad6d45fa 1039 dev = pci_cirrus_vga_init(pci_bus);
765d7908 1040 } else {
3d402831 1041 dev = &isa_create_simple(isa_bus, "isa-cirrus-vga")->qdev;
765d7908
IY
1042 }
1043 } else if (vmsvga_enabled) {
7ba7e49e 1044 if (pci_bus) {
ad6d45fa 1045 dev = pci_vmsvga_init(pci_bus);
7ba7e49e 1046 } else {
765d7908 1047 fprintf(stderr, "%s: vmware_vga: no PCI bus\n", __FUNCTION__);
7ba7e49e 1048 }
a19cbfb3
GH
1049#ifdef CONFIG_SPICE
1050 } else if (qxl_enabled) {
ad6d45fa
AL
1051 if (pci_bus) {
1052 dev = &pci_create_simple(pci_bus, -1, "qxl-vga")->qdev;
1053 } else {
a19cbfb3 1054 fprintf(stderr, "%s: qxl: no PCI bus\n", __FUNCTION__);
ad6d45fa 1055 }
a19cbfb3 1056#endif
765d7908
IY
1057 } else if (std_vga_enabled) {
1058 if (pci_bus) {
ad6d45fa 1059 dev = pci_vga_init(pci_bus);
765d7908 1060 } else {
48a18b3c 1061 dev = isa_vga_init(isa_bus);
765d7908
IY
1062 }
1063 }
ad6d45fa
AL
1064
1065 return dev;
765d7908
IY
1066}
1067
4556bd8b
BS
1068static void cpu_request_exit(void *opaque, int irq, int level)
1069{
4a8fa5dc 1070 CPUX86State *env = cpu_single_env;
4556bd8b
BS
1071
1072 if (env && level) {
1073 cpu_exit(env);
1074 }
1075}
1076
48a18b3c 1077void pc_basic_device_init(ISABus *isa_bus, qemu_irq *gsi,
1611977c 1078 ISADevice **rtc_state,
34d4260e 1079 ISADevice **floppy,
1611977c 1080 bool no_vmport)
ffe513da
IY
1081{
1082 int i;
1083 DriveInfo *fd[MAX_FD];
ce967e2f
JK
1084 DeviceState *hpet = NULL;
1085 int pit_isa_irq = 0;
1086 qemu_irq pit_alt_irq = NULL;
7d932dfd 1087 qemu_irq rtc_irq = NULL;
956a3e6b 1088 qemu_irq *a20_line;
c2d8d311 1089 ISADevice *i8042, *port92, *vmmouse, *pit = NULL;
4556bd8b 1090 qemu_irq *cpu_exit_irq;
ffe513da
IY
1091
1092 register_ioport_write(0x80, 1, 1, ioport80_write, NULL);
1093
1094 register_ioport_write(0xf0, 1, 1, ioportF0_write, NULL);
1095
5d17c0d2
JK
1096 /*
1097 * Check if an HPET shall be created.
1098 *
1099 * Without KVM_CAP_PIT_STATE2, we cannot switch off the in-kernel PIT
1100 * when the HPET wants to take over. Thus we have to disable the latter.
1101 */
1102 if (!no_hpet && (!kvm_irqchip_in_kernel() || kvm_has_pit_state2())) {
ce967e2f 1103 hpet = sysbus_try_create_simple("hpet", HPET_BASE, NULL);
822557eb 1104
dd703b99 1105 if (hpet) {
b881fbe9
JK
1106 for (i = 0; i < GSI_NUM_PINS; i++) {
1107 sysbus_connect_irq(sysbus_from_qdev(hpet), i, gsi[i]);
dd703b99 1108 }
ce967e2f
JK
1109 pit_isa_irq = -1;
1110 pit_alt_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_PIT_INT);
1111 rtc_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_RTC_INT);
822557eb 1112 }
ffe513da 1113 }
48a18b3c 1114 *rtc_state = rtc_init(isa_bus, 2000, rtc_irq);
7d932dfd
JK
1115
1116 qemu_register_boot_set(pc_boot_set, *rtc_state);
1117
c2d8d311
SS
1118 if (!xen_enabled()) {
1119 if (kvm_irqchip_in_kernel()) {
1120 pit = kvm_pit_init(isa_bus, 0x40);
1121 } else {
1122 pit = pit_init(isa_bus, 0x40, pit_isa_irq, pit_alt_irq);
1123 }
1124 if (hpet) {
1125 /* connect PIT to output control line of the HPET */
1126 qdev_connect_gpio_out(hpet, 0, qdev_get_gpio_in(&pit->qdev, 0));
1127 }
1128 pcspk_init(isa_bus, pit);
ce967e2f 1129 }
ffe513da
IY
1130
1131 for(i = 0; i < MAX_SERIAL_PORTS; i++) {
1132 if (serial_hds[i]) {
48a18b3c 1133 serial_isa_init(isa_bus, i, serial_hds[i]);
ffe513da
IY
1134 }
1135 }
1136
1137 for(i = 0; i < MAX_PARALLEL_PORTS; i++) {
1138 if (parallel_hds[i]) {
48a18b3c 1139 parallel_init(isa_bus, i, parallel_hds[i]);
ffe513da
IY
1140 }
1141 }
1142
4b78a802 1143 a20_line = qemu_allocate_irqs(handle_a20_line_change, first_cpu, 2);
48a18b3c 1144 i8042 = isa_create_simple(isa_bus, "i8042");
4b78a802 1145 i8042_setup_a20_line(i8042, &a20_line[0]);
1611977c 1146 if (!no_vmport) {
48a18b3c
HP
1147 vmport_init(isa_bus);
1148 vmmouse = isa_try_create(isa_bus, "vmmouse");
1611977c
AP
1149 } else {
1150 vmmouse = NULL;
1151 }
86d86414
BS
1152 if (vmmouse) {
1153 qdev_prop_set_ptr(&vmmouse->qdev, "ps2_mouse", i8042);
43f20196 1154 qdev_init_nofail(&vmmouse->qdev);
86d86414 1155 }
48a18b3c 1156 port92 = isa_create_simple(isa_bus, "port92");
4b78a802 1157 port92_init(port92, &a20_line[1]);
956a3e6b 1158
4556bd8b
BS
1159 cpu_exit_irq = qemu_allocate_irqs(cpu_request_exit, NULL, 1);
1160 DMA_init(0, cpu_exit_irq);
ffe513da
IY
1161
1162 for(i = 0; i < MAX_FD; i++) {
1163 fd[i] = drive_get(IF_FLOPPY, 0, i);
1164 }
48a18b3c 1165 *floppy = fdctrl_init_isa(isa_bus, fd);
ffe513da
IY
1166}
1167
845773ab 1168void pc_pci_device_init(PCIBus *pci_bus)
e3a5cf42
IY
1169{
1170 int max_bus;
1171 int bus;
1172
1173 max_bus = drive_get_max_bus(IF_SCSI);
1174 for (bus = 0; bus <= max_bus; bus++) {
1175 pci_create_simple(pci_bus, -1, "lsi53c895a");
1176 }
1177}