]> git.proxmox.com Git - qemu.git/blame - hw/pci/msix.c
milkymist-uart: Use Device::realize instead of SysBusDevice::init
[qemu.git] / hw / pci / msix.c
CommitLineData
02eb84d0
MT
1/*
2 * MSI-X device support
3 *
4 * This module includes support for MSI-X in pci devices.
5 *
6 * Author: Michael S. Tsirkin <mst@redhat.com>
7 *
8 * Copyright (c) 2009, Red Hat Inc, Michael S. Tsirkin (mst@redhat.com)
9 *
10 * This work is licensed under the terms of the GNU GPL, version 2. See
11 * the COPYING file in the top-level directory.
6b620ca3
PB
12 *
13 * Contributions after 2012-01-13 are licensed under the terms of the
14 * GNU GPL, version 2 or (at your option) any later version.
02eb84d0
MT
15 */
16
c759b24f
MT
17#include "hw/hw.h"
18#include "hw/pci/msi.h"
19#include "hw/pci/msix.h"
20#include "hw/pci/pci.h"
1de7afc9 21#include "qemu/range.h"
02eb84d0 22
02eb84d0
MT
23#define MSIX_CAP_LENGTH 12
24
2760952b
MT
25/* MSI enable bit and maskall bit are in byte 1 in FLAGS register */
26#define MSIX_CONTROL_OFFSET (PCI_MSIX_FLAGS + 1)
02eb84d0 27#define MSIX_ENABLE_MASK (PCI_MSIX_FLAGS_ENABLE >> 8)
5b5cb086 28#define MSIX_MASKALL_MASK (PCI_MSIX_FLAGS_MASKALL >> 8)
02eb84d0 29
4c93bfa9 30MSIMessage msix_get_message(PCIDevice *dev, unsigned vector)
bc4caf49 31{
d35e428c 32 uint8_t *table_entry = dev->msix_table + vector * PCI_MSIX_ENTRY_SIZE;
bc4caf49
JK
33 MSIMessage msg;
34
35 msg.address = pci_get_quad(table_entry + PCI_MSIX_ENTRY_LOWER_ADDR);
36 msg.data = pci_get_long(table_entry + PCI_MSIX_ENTRY_DATA);
37 return msg;
38}
02eb84d0 39
932d4a42
AK
40/*
41 * Special API for POWER to configure the vectors through
42 * a side channel. Should never be used by devices.
43 */
44void msix_set_message(PCIDevice *dev, int vector, struct MSIMessage msg)
45{
46 uint8_t *table_entry = dev->msix_table + vector * PCI_MSIX_ENTRY_SIZE;
47
48 pci_set_quad(table_entry + PCI_MSIX_ENTRY_LOWER_ADDR, msg.address);
49 pci_set_long(table_entry + PCI_MSIX_ENTRY_DATA, msg.data);
50 table_entry[PCI_MSIX_ENTRY_VECTOR_CTRL] &= ~PCI_MSIX_ENTRY_CTRL_MASKBIT;
51}
52
02eb84d0
MT
53static uint8_t msix_pending_mask(int vector)
54{
55 return 1 << (vector % 8);
56}
57
58static uint8_t *msix_pending_byte(PCIDevice *dev, int vector)
59{
d35e428c 60 return dev->msix_pba + vector / 8;
02eb84d0
MT
61}
62
63static int msix_is_pending(PCIDevice *dev, int vector)
64{
65 return *msix_pending_byte(dev, vector) & msix_pending_mask(vector);
66}
67
70f8ee39 68void msix_set_pending(PCIDevice *dev, unsigned int vector)
02eb84d0
MT
69{
70 *msix_pending_byte(dev, vector) |= msix_pending_mask(vector);
71}
72
73static void msix_clr_pending(PCIDevice *dev, int vector)
74{
75 *msix_pending_byte(dev, vector) &= ~msix_pending_mask(vector);
76}
77
70f8ee39 78static bool msix_vector_masked(PCIDevice *dev, unsigned int vector, bool fmask)
02eb84d0 79{
ae392c41 80 unsigned offset = vector * PCI_MSIX_ENTRY_SIZE + PCI_MSIX_ENTRY_VECTOR_CTRL;
d35e428c 81 return fmask || dev->msix_table[offset] & PCI_MSIX_ENTRY_CTRL_MASKBIT;
5b5cb086
MT
82}
83
70f8ee39 84bool msix_is_masked(PCIDevice *dev, unsigned int vector)
5b5cb086 85{
ae392c41
MT
86 return msix_vector_masked(dev, vector, dev->msix_function_masked);
87}
88
2cdfe53c
JK
89static void msix_fire_vector_notifier(PCIDevice *dev,
90 unsigned int vector, bool is_masked)
91{
92 MSIMessage msg;
93 int ret;
94
95 if (!dev->msix_vector_use_notifier) {
96 return;
97 }
98 if (is_masked) {
99 dev->msix_vector_release_notifier(dev, vector);
100 } else {
101 msg = msix_get_message(dev, vector);
102 ret = dev->msix_vector_use_notifier(dev, vector, msg);
103 assert(ret >= 0);
104 }
105}
106
ae392c41
MT
107static void msix_handle_mask_update(PCIDevice *dev, int vector, bool was_masked)
108{
109 bool is_masked = msix_is_masked(dev, vector);
2cdfe53c 110
ae392c41
MT
111 if (is_masked == was_masked) {
112 return;
113 }
114
2cdfe53c
JK
115 msix_fire_vector_notifier(dev, vector, is_masked);
116
ae392c41 117 if (!is_masked && msix_is_pending(dev, vector)) {
5b5cb086
MT
118 msix_clr_pending(dev, vector);
119 msix_notify(dev, vector);
120 }
121}
122
50322249
MT
123static void msix_update_function_masked(PCIDevice *dev)
124{
125 dev->msix_function_masked = !msix_enabled(dev) ||
126 (dev->config[dev->msix_cap + MSIX_CONTROL_OFFSET] & MSIX_MASKALL_MASK);
127}
128
5b5cb086
MT
129/* Handle MSI-X capability config write. */
130void msix_write_config(PCIDevice *dev, uint32_t addr,
131 uint32_t val, int len)
132{
133 unsigned enable_pos = dev->msix_cap + MSIX_CONTROL_OFFSET;
134 int vector;
50322249 135 bool was_masked;
5b5cb086 136
7c9958b0 137 if (!msix_present(dev) || !range_covers_byte(addr, len, enable_pos)) {
5b5cb086
MT
138 return;
139 }
140
50322249
MT
141 was_masked = dev->msix_function_masked;
142 msix_update_function_masked(dev);
143
5b5cb086
MT
144 if (!msix_enabled(dev)) {
145 return;
146 }
147
e407bf13 148 pci_device_deassert_intx(dev);
5b5cb086 149
50322249 150 if (dev->msix_function_masked == was_masked) {
5b5cb086
MT
151 return;
152 }
153
154 for (vector = 0; vector < dev->msix_entries_nr; ++vector) {
ae392c41
MT
155 msix_handle_mask_update(dev, vector,
156 msix_vector_masked(dev, vector, was_masked));
5b5cb086 157 }
02eb84d0
MT
158}
159
a8170e5e 160static uint64_t msix_table_mmio_read(void *opaque, hwaddr addr,
d35e428c 161 unsigned size)
eebcb0a7
AW
162{
163 PCIDevice *dev = opaque;
eebcb0a7 164
d35e428c 165 return pci_get_long(dev->msix_table + addr);
eebcb0a7
AW
166}
167
a8170e5e 168static void msix_table_mmio_write(void *opaque, hwaddr addr,
d35e428c 169 uint64_t val, unsigned size)
02eb84d0
MT
170{
171 PCIDevice *dev = opaque;
d35e428c 172 int vector = addr / PCI_MSIX_ENTRY_SIZE;
ae392c41 173 bool was_masked;
9a93b617 174
ae392c41 175 was_masked = msix_is_masked(dev, vector);
d35e428c 176 pci_set_long(dev->msix_table + addr, val);
ae392c41 177 msix_handle_mask_update(dev, vector, was_masked);
02eb84d0
MT
178}
179
d35e428c
AW
180static const MemoryRegionOps msix_table_mmio_ops = {
181 .read = msix_table_mmio_read,
182 .write = msix_table_mmio_write,
68d1e1f5 183 .endianness = DEVICE_LITTLE_ENDIAN,
d35e428c
AW
184 .valid = {
185 .min_access_size = 4,
186 .max_access_size = 4,
187 },
188};
189
a8170e5e 190static uint64_t msix_pba_mmio_read(void *opaque, hwaddr addr,
d35e428c
AW
191 unsigned size)
192{
193 PCIDevice *dev = opaque;
bbef882c
MT
194 if (dev->msix_vector_poll_notifier) {
195 unsigned vector_start = addr * 8;
196 unsigned vector_end = MIN(addr + size * 8, dev->msix_entries_nr);
197 dev->msix_vector_poll_notifier(dev, vector_start, vector_end);
198 }
d35e428c
AW
199
200 return pci_get_long(dev->msix_pba + addr);
201}
202
203static const MemoryRegionOps msix_pba_mmio_ops = {
204 .read = msix_pba_mmio_read,
68d1e1f5 205 .endianness = DEVICE_LITTLE_ENDIAN,
95524ae8
AK
206 .valid = {
207 .min_access_size = 4,
208 .max_access_size = 4,
209 },
02eb84d0
MT
210};
211
ae1be0bb
MT
212static void msix_mask_all(struct PCIDevice *dev, unsigned nentries)
213{
214 int vector;
5b5f1330 215
ae1be0bb 216 for (vector = 0; vector < nentries; ++vector) {
01731cfb
JK
217 unsigned offset =
218 vector * PCI_MSIX_ENTRY_SIZE + PCI_MSIX_ENTRY_VECTOR_CTRL;
5b5f1330
JK
219 bool was_masked = msix_is_masked(dev, vector);
220
d35e428c 221 dev->msix_table[offset] |= PCI_MSIX_ENTRY_CTRL_MASKBIT;
5b5f1330 222 msix_handle_mask_update(dev, vector, was_masked);
ae1be0bb
MT
223 }
224}
225
5a2c2029 226/* Initialize the MSI-X structures */
02eb84d0 227int msix_init(struct PCIDevice *dev, unsigned short nentries,
5a2c2029
AW
228 MemoryRegion *table_bar, uint8_t table_bar_nr,
229 unsigned table_offset, MemoryRegion *pba_bar,
230 uint8_t pba_bar_nr, unsigned pba_offset, uint8_t cap_pos)
02eb84d0 231{
5a2c2029 232 int cap;
d35e428c 233 unsigned table_size, pba_size;
5a2c2029 234 uint8_t *config;
60ba3cc2 235
02eb84d0 236 /* Nothing to do if MSI is not supported by interrupt controller */
60ba3cc2 237 if (!msi_supported) {
02eb84d0 238 return -ENOTSUP;
60ba3cc2 239 }
5a2c2029
AW
240
241 if (nentries < 1 || nentries > PCI_MSIX_FLAGS_QSIZE + 1) {
02eb84d0 242 return -EINVAL;
5a2c2029 243 }
02eb84d0 244
d35e428c
AW
245 table_size = nentries * PCI_MSIX_ENTRY_SIZE;
246 pba_size = QEMU_ALIGN_UP(nentries, 64) / 8;
247
5a2c2029
AW
248 /* Sanity test: table & pba don't overlap, fit within BARs, min aligned */
249 if ((table_bar_nr == pba_bar_nr &&
250 ranges_overlap(table_offset, table_size, pba_offset, pba_size)) ||
251 table_offset + table_size > memory_region_size(table_bar) ||
252 pba_offset + pba_size > memory_region_size(pba_bar) ||
253 (table_offset | pba_offset) & PCI_MSIX_FLAGS_BIRMASK) {
254 return -EINVAL;
255 }
256
257 cap = pci_add_capability(dev, PCI_CAP_ID_MSIX, cap_pos, MSIX_CAP_LENGTH);
258 if (cap < 0) {
259 return cap;
260 }
261
262 dev->msix_cap = cap;
263 dev->cap_present |= QEMU_PCI_CAP_MSIX;
264 config = dev->config + cap;
265
266 pci_set_word(config + PCI_MSIX_FLAGS, nentries - 1);
267 dev->msix_entries_nr = nentries;
268 dev->msix_function_masked = true;
269
270 pci_set_long(config + PCI_MSIX_TABLE, table_offset | table_bar_nr);
271 pci_set_long(config + PCI_MSIX_PBA, pba_offset | pba_bar_nr);
272
273 /* Make flags bit writable. */
274 dev->wmask[cap + MSIX_CONTROL_OFFSET] |= MSIX_ENABLE_MASK |
275 MSIX_MASKALL_MASK;
02eb84d0 276
d35e428c
AW
277 dev->msix_table = g_malloc0(table_size);
278 dev->msix_pba = g_malloc0(pba_size);
5a2c2029
AW
279 dev->msix_entry_used = g_malloc0(nentries * sizeof *dev->msix_entry_used);
280
ae1be0bb 281 msix_mask_all(dev, nentries);
02eb84d0 282
40c5dce9 283 memory_region_init_io(&dev->msix_table_mmio, OBJECT(dev), &msix_table_mmio_ops, dev,
d35e428c 284 "msix-table", table_size);
5a2c2029 285 memory_region_add_subregion(table_bar, table_offset, &dev->msix_table_mmio);
40c5dce9 286 memory_region_init_io(&dev->msix_pba_mmio, OBJECT(dev), &msix_pba_mmio_ops, dev,
d35e428c 287 "msix-pba", pba_size);
5a2c2029 288 memory_region_add_subregion(pba_bar, pba_offset, &dev->msix_pba_mmio);
02eb84d0 289
02eb84d0 290 return 0;
02eb84d0
MT
291}
292
53f94925
AW
293int msix_init_exclusive_bar(PCIDevice *dev, unsigned short nentries,
294 uint8_t bar_nr)
295{
296 int ret;
297 char *name;
298
299 /*
300 * Migration compatibility dictates that this remains a 4k
301 * BAR with the vector table in the lower half and PBA in
302 * the upper half. Do not use these elsewhere!
303 */
304#define MSIX_EXCLUSIVE_BAR_SIZE 4096
5a2c2029 305#define MSIX_EXCLUSIVE_BAR_TABLE_OFFSET 0
53f94925 306#define MSIX_EXCLUSIVE_BAR_PBA_OFFSET (MSIX_EXCLUSIVE_BAR_SIZE / 2)
5a2c2029 307#define MSIX_EXCLUSIVE_CAP_OFFSET 0
53f94925
AW
308
309 if (nentries * PCI_MSIX_ENTRY_SIZE > MSIX_EXCLUSIVE_BAR_PBA_OFFSET) {
310 return -EINVAL;
311 }
312
5f893b4e 313 name = g_strdup_printf("%s-msix", dev->name);
40c5dce9 314 memory_region_init(&dev->msix_exclusive_bar, OBJECT(dev), name, MSIX_EXCLUSIVE_BAR_SIZE);
5f893b4e 315 g_free(name);
53f94925
AW
316
317 ret = msix_init(dev, nentries, &dev->msix_exclusive_bar, bar_nr,
5a2c2029
AW
318 MSIX_EXCLUSIVE_BAR_TABLE_OFFSET, &dev->msix_exclusive_bar,
319 bar_nr, MSIX_EXCLUSIVE_BAR_PBA_OFFSET,
320 MSIX_EXCLUSIVE_CAP_OFFSET);
53f94925
AW
321 if (ret) {
322 memory_region_destroy(&dev->msix_exclusive_bar);
323 return ret;
324 }
325
326 pci_register_bar(dev, bar_nr, PCI_BASE_ADDRESS_SPACE_MEMORY,
327 &dev->msix_exclusive_bar);
328
329 return 0;
330}
331
98304c84
MT
332static void msix_free_irq_entries(PCIDevice *dev)
333{
334 int vector;
335
336 for (vector = 0; vector < dev->msix_entries_nr; ++vector) {
337 dev->msix_entry_used[vector] = 0;
338 msix_clr_pending(dev, vector);
339 }
340}
341
3cac001e
MT
342static void msix_clear_all_vectors(PCIDevice *dev)
343{
344 int vector;
345
346 for (vector = 0; vector < dev->msix_entries_nr; ++vector) {
347 msix_clr_pending(dev, vector);
348 }
349}
350
02eb84d0 351/* Clean up resources for the device. */
572992ee 352void msix_uninit(PCIDevice *dev, MemoryRegion *table_bar, MemoryRegion *pba_bar)
02eb84d0 353{
44701ab7 354 if (!msix_present(dev)) {
572992ee 355 return;
44701ab7 356 }
02eb84d0
MT
357 pci_del_capability(dev, PCI_CAP_ID_MSIX, MSIX_CAP_LENGTH);
358 dev->msix_cap = 0;
359 msix_free_irq_entries(dev);
360 dev->msix_entries_nr = 0;
5a2c2029 361 memory_region_del_subregion(pba_bar, &dev->msix_pba_mmio);
d35e428c
AW
362 memory_region_destroy(&dev->msix_pba_mmio);
363 g_free(dev->msix_pba);
364 dev->msix_pba = NULL;
5a2c2029 365 memory_region_del_subregion(table_bar, &dev->msix_table_mmio);
d35e428c
AW
366 memory_region_destroy(&dev->msix_table_mmio);
367 g_free(dev->msix_table);
368 dev->msix_table = NULL;
7267c094 369 g_free(dev->msix_entry_used);
02eb84d0
MT
370 dev->msix_entry_used = NULL;
371 dev->cap_present &= ~QEMU_PCI_CAP_MSIX;
02eb84d0
MT
372}
373
53f94925
AW
374void msix_uninit_exclusive_bar(PCIDevice *dev)
375{
376 if (msix_present(dev)) {
5a2c2029 377 msix_uninit(dev, &dev->msix_exclusive_bar, &dev->msix_exclusive_bar);
53f94925
AW
378 memory_region_destroy(&dev->msix_exclusive_bar);
379 }
380}
381
02eb84d0
MT
382void msix_save(PCIDevice *dev, QEMUFile *f)
383{
9a3e12c8
MT
384 unsigned n = dev->msix_entries_nr;
385
44701ab7 386 if (!msix_present(dev)) {
9a3e12c8 387 return;
72755a70 388 }
9a3e12c8 389
d35e428c
AW
390 qemu_put_buffer(f, dev->msix_table, n * PCI_MSIX_ENTRY_SIZE);
391 qemu_put_buffer(f, dev->msix_pba, (n + 7) / 8);
02eb84d0
MT
392}
393
394/* Should be called after restoring the config space. */
395void msix_load(PCIDevice *dev, QEMUFile *f)
396{
397 unsigned n = dev->msix_entries_nr;
2cdfe53c 398 unsigned int vector;
02eb84d0 399
44701ab7 400 if (!msix_present(dev)) {
02eb84d0 401 return;
98846d73 402 }
02eb84d0 403
3cac001e 404 msix_clear_all_vectors(dev);
d35e428c
AW
405 qemu_get_buffer(f, dev->msix_table, n * PCI_MSIX_ENTRY_SIZE);
406 qemu_get_buffer(f, dev->msix_pba, (n + 7) / 8);
50322249 407 msix_update_function_masked(dev);
2cdfe53c
JK
408
409 for (vector = 0; vector < n; vector++) {
410 msix_handle_mask_update(dev, vector, true);
411 }
02eb84d0
MT
412}
413
414/* Does device support MSI-X? */
415int msix_present(PCIDevice *dev)
416{
417 return dev->cap_present & QEMU_PCI_CAP_MSIX;
418}
419
420/* Is MSI-X enabled? */
421int msix_enabled(PCIDevice *dev)
422{
423 return (dev->cap_present & QEMU_PCI_CAP_MSIX) &&
2760952b 424 (dev->config[dev->msix_cap + MSIX_CONTROL_OFFSET] &
02eb84d0
MT
425 MSIX_ENABLE_MASK);
426}
427
02eb84d0
MT
428/* Send an MSI-X message */
429void msix_notify(PCIDevice *dev, unsigned vector)
430{
bc4caf49 431 MSIMessage msg;
02eb84d0
MT
432
433 if (vector >= dev->msix_entries_nr || !dev->msix_entry_used[vector])
434 return;
435 if (msix_is_masked(dev, vector)) {
436 msix_set_pending(dev, vector);
437 return;
438 }
439
bc4caf49
JK
440 msg = msix_get_message(dev, vector);
441
442 stl_le_phys(msg.address, msg.data);
02eb84d0
MT
443}
444
445void msix_reset(PCIDevice *dev)
446{
44701ab7 447 if (!msix_present(dev)) {
02eb84d0 448 return;
44701ab7 449 }
3cac001e 450 msix_clear_all_vectors(dev);
2760952b
MT
451 dev->config[dev->msix_cap + MSIX_CONTROL_OFFSET] &=
452 ~dev->wmask[dev->msix_cap + MSIX_CONTROL_OFFSET];
d35e428c
AW
453 memset(dev->msix_table, 0, dev->msix_entries_nr * PCI_MSIX_ENTRY_SIZE);
454 memset(dev->msix_pba, 0, QEMU_ALIGN_UP(dev->msix_entries_nr, 64) / 8);
ae1be0bb 455 msix_mask_all(dev, dev->msix_entries_nr);
02eb84d0
MT
456}
457
458/* PCI spec suggests that devices make it possible for software to configure
459 * less vectors than supported by the device, but does not specify a standard
460 * mechanism for devices to do so.
461 *
462 * We support this by asking devices to declare vectors software is going to
463 * actually use, and checking this on the notification path. Devices that
464 * don't want to follow the spec suggestion can declare all vectors as used. */
465
466/* Mark vector as used. */
467int msix_vector_use(PCIDevice *dev, unsigned vector)
468{
469 if (vector >= dev->msix_entries_nr)
470 return -EINVAL;
471 dev->msix_entry_used[vector]++;
472 return 0;
473}
474
475/* Mark vector as unused. */
476void msix_vector_unuse(PCIDevice *dev, unsigned vector)
477{
98304c84
MT
478 if (vector >= dev->msix_entries_nr || !dev->msix_entry_used[vector]) {
479 return;
480 }
481 if (--dev->msix_entry_used[vector]) {
482 return;
483 }
484 msix_clr_pending(dev, vector);
02eb84d0 485}
b5f28bca
MT
486
487void msix_unuse_all_vectors(PCIDevice *dev)
488{
44701ab7 489 if (!msix_present(dev)) {
b5f28bca 490 return;
44701ab7 491 }
b5f28bca
MT
492 msix_free_irq_entries(dev);
493}
2cdfe53c 494
cb697aaa
JK
495unsigned int msix_nr_vectors_allocated(const PCIDevice *dev)
496{
497 return dev->msix_entries_nr;
498}
499
2cdfe53c
JK
500static int msix_set_notifier_for_vector(PCIDevice *dev, unsigned int vector)
501{
502 MSIMessage msg;
503
504 if (msix_is_masked(dev, vector)) {
505 return 0;
506 }
507 msg = msix_get_message(dev, vector);
508 return dev->msix_vector_use_notifier(dev, vector, msg);
509}
510
511static void msix_unset_notifier_for_vector(PCIDevice *dev, unsigned int vector)
512{
513 if (msix_is_masked(dev, vector)) {
514 return;
515 }
516 dev->msix_vector_release_notifier(dev, vector);
517}
518
519int msix_set_vector_notifiers(PCIDevice *dev,
520 MSIVectorUseNotifier use_notifier,
bbef882c
MT
521 MSIVectorReleaseNotifier release_notifier,
522 MSIVectorPollNotifier poll_notifier)
2cdfe53c
JK
523{
524 int vector, ret;
525
526 assert(use_notifier && release_notifier);
527
528 dev->msix_vector_use_notifier = use_notifier;
529 dev->msix_vector_release_notifier = release_notifier;
bbef882c 530 dev->msix_vector_poll_notifier = poll_notifier;
2cdfe53c
JK
531
532 if ((dev->config[dev->msix_cap + MSIX_CONTROL_OFFSET] &
533 (MSIX_ENABLE_MASK | MSIX_MASKALL_MASK)) == MSIX_ENABLE_MASK) {
534 for (vector = 0; vector < dev->msix_entries_nr; vector++) {
535 ret = msix_set_notifier_for_vector(dev, vector);
536 if (ret < 0) {
537 goto undo;
538 }
539 }
540 }
bbef882c
MT
541 if (dev->msix_vector_poll_notifier) {
542 dev->msix_vector_poll_notifier(dev, 0, dev->msix_entries_nr);
543 }
2cdfe53c
JK
544 return 0;
545
546undo:
547 while (--vector >= 0) {
548 msix_unset_notifier_for_vector(dev, vector);
549 }
550 dev->msix_vector_use_notifier = NULL;
551 dev->msix_vector_release_notifier = NULL;
552 return ret;
553}
554
555void msix_unset_vector_notifiers(PCIDevice *dev)
556{
557 int vector;
558
559 assert(dev->msix_vector_use_notifier &&
560 dev->msix_vector_release_notifier);
561
562 if ((dev->config[dev->msix_cap + MSIX_CONTROL_OFFSET] &
563 (MSIX_ENABLE_MASK | MSIX_MASKALL_MASK)) == MSIX_ENABLE_MASK) {
564 for (vector = 0; vector < dev->msix_entries_nr; vector++) {
565 msix_unset_notifier_for_vector(dev, vector);
566 }
567 }
568 dev->msix_vector_use_notifier = NULL;
569 dev->msix_vector_release_notifier = NULL;
bbef882c 570 dev->msix_vector_poll_notifier = NULL;
2cdfe53c 571}
340b50c7
GH
572
573static void put_msix_state(QEMUFile *f, void *pv, size_t size)
574{
575 msix_save(pv, f);
576}
577
578static int get_msix_state(QEMUFile *f, void *pv, size_t size)
579{
580 msix_load(pv, f);
581 return 0;
582}
583
584static VMStateInfo vmstate_info_msix = {
585 .name = "msix state",
586 .get = get_msix_state,
587 .put = put_msix_state,
588};
589
590const VMStateDescription vmstate_msix = {
591 .name = "msix",
592 .fields = (VMStateField[]) {
593 {
594 .name = "msix",
595 .version_id = 0,
596 .field_exists = NULL,
597 .size = 0, /* ouch */
598 .info = &vmstate_info_msix,
599 .flags = VMS_SINGLE,
600 .offset = 0,
601 },
602 VMSTATE_END_OF_LIST()
603 }
604};