]> git.proxmox.com Git - qemu.git/blame - hw/pci/pci.c
Merge remote-tracking branch 'mst/tags/for_anthony' into staging
[qemu.git] / hw / pci / pci.c
CommitLineData
69b91039
FB
1/*
2 * QEMU PCI bus manager
3 *
4 * Copyright (c) 2004 Fabrice Bellard
5fafdf24 5 *
69b91039
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
c759b24f
MT
24#include "hw/hw.h"
25#include "hw/pci/pci.h"
26#include "hw/pci/pci_bridge.h"
06aac7bd 27#include "hw/pci/pci_bus.h"
568f0690 28#include "hw/pci/pci_host.h"
83c9089e 29#include "monitor/monitor.h"
1422e32d 30#include "net/net.h"
9c17d615 31#include "sysemu/sysemu.h"
c759b24f 32#include "hw/loader.h"
1de7afc9 33#include "qemu/range.h"
79627472 34#include "qmp-commands.h"
c759b24f
MT
35#include "hw/pci/msi.h"
36#include "hw/pci/msix.h"
022c62cb 37#include "exec/address-spaces.h"
69b91039
FB
38
39//#define DEBUG_PCI
d8d2e079 40#ifdef DEBUG_PCI
2e49d64a 41# define PCI_DPRINTF(format, ...) printf(format, ## __VA_ARGS__)
d8d2e079
IY
42#else
43# define PCI_DPRINTF(format, ...) do { } while (0)
44#endif
69b91039 45
10c4c98a 46static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent);
4f43c1ff 47static char *pcibus_get_dev_path(DeviceState *dev);
5e0259e7 48static char *pcibus_get_fw_dev_path(DeviceState *dev);
9bb33586 49static int pcibus_reset(BusState *qbus);
10c4c98a 50
3cb75a7c
PB
51static Property pci_props[] = {
52 DEFINE_PROP_PCI_DEVFN("addr", PCIDevice, devfn, -1),
53 DEFINE_PROP_STRING("romfile", PCIDevice, romfile),
54 DEFINE_PROP_UINT32("rombar", PCIDevice, rom_bar, 1),
55 DEFINE_PROP_BIT("multifunction", PCIDevice, cap_present,
56 QEMU_PCI_CAP_MULTIFUNCTION_BITNR, false),
57 DEFINE_PROP_BIT("command_serr_enable", PCIDevice, cap_present,
58 QEMU_PCI_CAP_SERR_BITNR, true),
59 DEFINE_PROP_END_OF_LIST()
60};
61
0d936928
AL
62static void pci_bus_class_init(ObjectClass *klass, void *data)
63{
64 BusClass *k = BUS_CLASS(klass);
65
66 k->print_dev = pcibus_dev_print;
67 k->get_dev_path = pcibus_get_dev_path;
68 k->get_fw_dev_path = pcibus_get_fw_dev_path;
69 k->reset = pcibus_reset;
70}
71
72static const TypeInfo pci_bus_info = {
73 .name = TYPE_PCI_BUS,
74 .parent = TYPE_BUS,
75 .instance_size = sizeof(PCIBus),
76 .class_init = pci_bus_class_init,
30468f78 77};
69b91039 78
3a861c46
AW
79static const TypeInfo pcie_bus_info = {
80 .name = TYPE_PCIE_BUS,
81 .parent = TYPE_PCI_BUS,
82};
83
d662210a 84static PCIBus *pci_find_bus_nr(PCIBus *bus, int bus_num);
1941d19c 85static void pci_update_mappings(PCIDevice *d);
d537cf6c 86static void pci_set_irq(void *opaque, int irq_num, int level);
ab85ceb1 87static int pci_add_option_rom(PCIDevice *pdev, bool is_default_rom);
230741dc 88static void pci_del_option_rom(PCIDevice *pdev);
1941d19c 89
d350d97d
AL
90static uint16_t pci_default_sub_vendor_id = PCI_SUBVENDOR_ID_REDHAT_QUMRANET;
91static uint16_t pci_default_sub_device_id = PCI_SUBDEVICE_ID_QEMU;
e822a52a 92
7588e2b0 93static QLIST_HEAD(, PCIHostState) pci_host_bridges;
30468f78 94
2d1e9f96
JQ
95static const VMStateDescription vmstate_pcibus = {
96 .name = "PCIBUS",
97 .version_id = 1,
98 .minimum_version_id = 1,
99 .minimum_version_id_old = 1,
100 .fields = (VMStateField []) {
101 VMSTATE_INT32_EQUAL(nirq, PCIBus),
c7bde572 102 VMSTATE_VARRAY_INT32(irq_count, PCIBus, nirq, 0, vmstate_info_int32, int32_t),
2d1e9f96 103 VMSTATE_END_OF_LIST()
52fc1d83 104 }
2d1e9f96 105};
b3b11697 106static int pci_bar(PCIDevice *d, int reg)
5330de09 107{
b3b11697
IY
108 uint8_t type;
109
110 if (reg != PCI_ROM_SLOT)
111 return PCI_BASE_ADDRESS_0 + reg * 4;
112
113 type = d->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION;
114 return type == PCI_HEADER_TYPE_BRIDGE ? PCI_ROM_ADDRESS1 : PCI_ROM_ADDRESS;
5330de09
MT
115}
116
d036bb21
MT
117static inline int pci_irq_state(PCIDevice *d, int irq_num)
118{
119 return (d->irq_state >> irq_num) & 0x1;
120}
121
122static inline void pci_set_irq_state(PCIDevice *d, int irq_num, int level)
123{
124 d->irq_state &= ~(0x1 << irq_num);
125 d->irq_state |= level << irq_num;
126}
127
128static void pci_change_irq_level(PCIDevice *pci_dev, int irq_num, int change)
129{
130 PCIBus *bus;
131 for (;;) {
132 bus = pci_dev->bus;
133 irq_num = bus->map_irq(pci_dev, irq_num);
134 if (bus->set_irq)
135 break;
136 pci_dev = bus->parent_dev;
137 }
138 bus->irq_count[irq_num] += change;
139 bus->set_irq(bus->irq_opaque, irq_num, bus->irq_count[irq_num] != 0);
140}
141
9ddf8437
IY
142int pci_bus_get_irq_level(PCIBus *bus, int irq_num)
143{
144 assert(irq_num >= 0);
145 assert(irq_num < bus->nirq);
146 return !!bus->irq_count[irq_num];
147}
148
f9bf77dd
MT
149/* Update interrupt status bit in config space on interrupt
150 * state change. */
151static void pci_update_irq_status(PCIDevice *dev)
152{
153 if (dev->irq_state) {
154 dev->config[PCI_STATUS] |= PCI_STATUS_INTERRUPT;
155 } else {
156 dev->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT;
157 }
158}
159
4c92325b
IY
160void pci_device_deassert_intx(PCIDevice *dev)
161{
162 int i;
163 for (i = 0; i < PCI_NUM_PINS; ++i) {
164 qemu_set_irq(dev->irq[i], 0);
165 }
166}
167
0ead87c8
IY
168/*
169 * This function is called on #RST and FLR.
170 * FLR if PCI_EXP_DEVCTL_BCR_FLR is set
171 */
172void pci_device_reset(PCIDevice *dev)
5330de09 173{
c0b1905b 174 int r;
6fc4925b
AL
175
176 qdev_reset_all(&dev->qdev);
c0b1905b 177
d036bb21 178 dev->irq_state = 0;
f9bf77dd 179 pci_update_irq_status(dev);
4c92325b 180 pci_device_deassert_intx(dev);
ebabb67a 181 /* Clear all writable bits */
99443c21 182 pci_word_test_and_clear_mask(dev->config + PCI_COMMAND,
f9aebe2e
MT
183 pci_get_word(dev->wmask + PCI_COMMAND) |
184 pci_get_word(dev->w1cmask + PCI_COMMAND));
89d437df
IY
185 pci_word_test_and_clear_mask(dev->config + PCI_STATUS,
186 pci_get_word(dev->wmask + PCI_STATUS) |
187 pci_get_word(dev->w1cmask + PCI_STATUS));
c0b1905b
MT
188 dev->config[PCI_CACHE_LINE_SIZE] = 0x0;
189 dev->config[PCI_INTERRUPT_LINE] = 0x0;
190 for (r = 0; r < PCI_NUM_REGIONS; ++r) {
71ebd6dc
IY
191 PCIIORegion *region = &dev->io_regions[r];
192 if (!region->size) {
c0b1905b
MT
193 continue;
194 }
71ebd6dc
IY
195
196 if (!(region->type & PCI_BASE_ADDRESS_SPACE_IO) &&
197 region->type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
198 pci_set_quad(dev->config + pci_bar(dev, r), region->type);
199 } else {
200 pci_set_long(dev->config + pci_bar(dev, r), region->type);
201 }
c0b1905b
MT
202 }
203 pci_update_mappings(dev);
cbd2d434
JK
204
205 msi_reset(dev);
206 msix_reset(dev);
5330de09
MT
207}
208
9bb33586
IY
209/*
210 * Trigger pci bus reset under a given bus.
211 * To be called on RST# assert.
212 */
213void pci_bus_reset(PCIBus *bus)
6eaa6847 214{
6eaa6847
GN
215 int i;
216
217 for (i = 0; i < bus->nirq; i++) {
218 bus->irq_count[i] = 0;
219 }
5330de09
MT
220 for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
221 if (bus->devices[i]) {
222 pci_device_reset(bus->devices[i]);
223 }
6eaa6847
GN
224 }
225}
226
9bb33586
IY
227static int pcibus_reset(BusState *qbus)
228{
229 pci_bus_reset(DO_UPCAST(PCIBus, qbus, qbus));
230
231 /* topology traverse is done by pci_bus_reset().
232 Tell qbus/qdev walker not to traverse the tree */
233 return 1;
234}
235
7588e2b0 236static void pci_host_bus_register(PCIBus *bus, DeviceState *parent)
e822a52a 237{
7588e2b0
DG
238 PCIHostState *host_bridge = PCI_HOST_BRIDGE(parent);
239
240 QLIST_INSERT_HEAD(&pci_host_bridges, host_bridge, next);
e822a52a
IY
241}
242
1ef7a2a2 243PCIBus *pci_find_primary_bus(void)
e822a52a 244{
9bc47305 245 PCIBus *primary_bus = NULL;
7588e2b0 246 PCIHostState *host;
e822a52a 247
7588e2b0 248 QLIST_FOREACH(host, &pci_host_bridges, next) {
9bc47305
DG
249 if (primary_bus) {
250 /* We have multiple root buses, refuse to select a primary */
251 return NULL;
e822a52a 252 }
9bc47305 253 primary_bus = host->bus;
e822a52a
IY
254 }
255
9bc47305 256 return primary_bus;
e822a52a
IY
257}
258
c473d18d 259PCIBus *pci_device_root_bus(const PCIDevice *d)
e075e788 260{
c473d18d 261 PCIBus *bus = d->bus;
e075e788 262
e075e788
IY
263 while ((d = bus->parent_dev) != NULL) {
264 bus = d->bus;
265 }
266
c473d18d
DG
267 return bus;
268}
269
568f0690 270const char *pci_root_bus_path(PCIDevice *dev)
c473d18d 271{
568f0690
DG
272 PCIBus *rootbus = pci_device_root_bus(dev);
273 PCIHostState *host_bridge = PCI_HOST_BRIDGE(rootbus->qbus.parent);
274 PCIHostBridgeClass *hc = PCI_HOST_BRIDGE_GET_CLASS(host_bridge);
c473d18d 275
568f0690
DG
276 assert(!rootbus->parent_dev);
277 assert(host_bridge->bus == rootbus);
278
279 if (hc->root_bus_path) {
280 return (*hc->root_bus_path)(host_bridge, rootbus);
e075e788
IY
281 }
282
568f0690 283 return rootbus->qbus.name;
e075e788
IY
284}
285
4fec6404 286static void pci_bus_init(PCIBus *bus, DeviceState *parent,
1e39101c 287 const char *name,
aee97b84
AK
288 MemoryRegion *address_space_mem,
289 MemoryRegion *address_space_io,
1e39101c 290 uint8_t devfn_min)
30468f78 291{
6fa84913 292 assert(PCI_FUNC(devfn_min) == 0);
502a5395 293 bus->devfn_min = devfn_min;
5968eca3
AK
294 bus->address_space_mem = address_space_mem;
295 bus->address_space_io = address_space_io;
e822a52a
IY
296
297 /* host bridge */
298 QLIST_INIT(&bus->child);
2b8cc89a 299
7588e2b0 300 pci_host_bus_register(bus, parent);
e822a52a 301
0be71e32 302 vmstate_register(NULL, -1, &vmstate_pcibus, bus);
21eea4b3
GH
303}
304
8c0bf9e2
AW
305bool pci_bus_is_express(PCIBus *bus)
306{
307 return object_dynamic_cast(OBJECT(bus), TYPE_PCIE_BUS);
308}
309
0889464a
AW
310bool pci_bus_is_root(PCIBus *bus)
311{
312 return !bus->parent_dev;
313}
314
dd301ca6 315void pci_bus_new_inplace(PCIBus *bus, size_t bus_size, DeviceState *parent,
4fec6404
PB
316 const char *name,
317 MemoryRegion *address_space_mem,
318 MemoryRegion *address_space_io,
60a0e443 319 uint8_t devfn_min, const char *typename)
4fec6404 320{
fb17dfe0 321 qbus_create_inplace(bus, bus_size, typename, parent, name);
4fec6404
PB
322 pci_bus_init(bus, parent, name, address_space_mem,
323 address_space_io, devfn_min);
324}
325
1e39101c 326PCIBus *pci_bus_new(DeviceState *parent, const char *name,
aee97b84
AK
327 MemoryRegion *address_space_mem,
328 MemoryRegion *address_space_io,
60a0e443 329 uint8_t devfn_min, const char *typename)
21eea4b3
GH
330{
331 PCIBus *bus;
332
60a0e443 333 bus = PCI_BUS(qbus_create(typename, parent, name));
4fec6404
PB
334 pci_bus_init(bus, parent, name, address_space_mem,
335 address_space_io, devfn_min);
21eea4b3
GH
336 return bus;
337}
338
339void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
340 void *irq_opaque, int nirq)
341{
342 bus->set_irq = set_irq;
343 bus->map_irq = map_irq;
344 bus->irq_opaque = irq_opaque;
345 bus->nirq = nirq;
7267c094 346 bus->irq_count = g_malloc0(nirq * sizeof(bus->irq_count[0]));
21eea4b3
GH
347}
348
87c30546 349void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug, DeviceState *qdev)
ee995ffb
GH
350{
351 bus->qbus.allow_hotplug = 1;
352 bus->hotplug = hotplug;
87c30546 353 bus->hotplug_qdev = qdev;
ee995ffb
GH
354}
355
21eea4b3
GH
356PCIBus *pci_register_bus(DeviceState *parent, const char *name,
357 pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
1e39101c 358 void *irq_opaque,
aee97b84
AK
359 MemoryRegion *address_space_mem,
360 MemoryRegion *address_space_io,
60a0e443 361 uint8_t devfn_min, int nirq, const char *typename)
21eea4b3
GH
362{
363 PCIBus *bus;
364
aee97b84 365 bus = pci_bus_new(parent, name, address_space_mem,
60a0e443 366 address_space_io, devfn_min, typename);
21eea4b3 367 pci_bus_irqs(bus, set_irq, map_irq, irq_opaque, nirq);
30468f78
FB
368 return bus;
369}
69b91039 370
502a5395
PB
371int pci_bus_num(PCIBus *s)
372{
0889464a 373 if (pci_bus_is_root(s))
e94ff650
IY
374 return 0; /* pci host bridge */
375 return s->parent_dev->config[PCI_SECONDARY_BUS];
502a5395
PB
376}
377
73534f2f 378static int get_pci_config_device(QEMUFile *f, void *pv, size_t size)
30ca2aab 379{
73534f2f 380 PCIDevice *s = container_of(pv, PCIDevice, config);
e78e9ae4 381 PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(s);
a9f49946 382 uint8_t *config;
52fc1d83
AZ
383 int i;
384
a9f49946 385 assert(size == pci_config_size(s));
7267c094 386 config = g_malloc(size);
a9f49946
IY
387
388 qemu_get_buffer(f, config, size);
389 for (i = 0; i < size; ++i) {
f9aebe2e
MT
390 if ((config[i] ^ s->config[i]) &
391 s->cmask[i] & ~s->wmask[i] & ~s->w1cmask[i]) {
7267c094 392 g_free(config);
bd4b65ee 393 return -EINVAL;
a9f49946
IY
394 }
395 }
396 memcpy(s->config, config, size);
bd4b65ee 397
1941d19c 398 pci_update_mappings(s);
e78e9ae4 399 if (pc->is_bridge) {
f055e96b 400 PCIBridge *b = PCI_BRIDGE(s);
e78e9ae4
DK
401 pci_bridge_update_mappings(b);
402 }
52fc1d83 403
4ea375bf
GH
404 memory_region_set_enabled(&s->bus_master_enable_region,
405 pci_get_word(s->config + PCI_COMMAND)
406 & PCI_COMMAND_MASTER);
407
7267c094 408 g_free(config);
30ca2aab
FB
409 return 0;
410}
411
73534f2f 412/* just put buffer */
84e2e3eb 413static void put_pci_config_device(QEMUFile *f, void *pv, size_t size)
73534f2f 414{
dbe73d7f 415 const uint8_t **v = pv;
a9f49946 416 assert(size == pci_config_size(container_of(pv, PCIDevice, config)));
dbe73d7f 417 qemu_put_buffer(f, *v, size);
73534f2f
JQ
418}
419
420static VMStateInfo vmstate_info_pci_config = {
421 .name = "pci config",
422 .get = get_pci_config_device,
423 .put = put_pci_config_device,
424};
425
d036bb21
MT
426static int get_pci_irq_state(QEMUFile *f, void *pv, size_t size)
427{
c3f8f611 428 PCIDevice *s = container_of(pv, PCIDevice, irq_state);
d036bb21
MT
429 uint32_t irq_state[PCI_NUM_PINS];
430 int i;
431 for (i = 0; i < PCI_NUM_PINS; ++i) {
432 irq_state[i] = qemu_get_be32(f);
433 if (irq_state[i] != 0x1 && irq_state[i] != 0) {
434 fprintf(stderr, "irq state %d: must be 0 or 1.\n",
435 irq_state[i]);
436 return -EINVAL;
437 }
438 }
439
440 for (i = 0; i < PCI_NUM_PINS; ++i) {
441 pci_set_irq_state(s, i, irq_state[i]);
442 }
443
444 return 0;
445}
446
447static void put_pci_irq_state(QEMUFile *f, void *pv, size_t size)
448{
449 int i;
c3f8f611 450 PCIDevice *s = container_of(pv, PCIDevice, irq_state);
d036bb21
MT
451
452 for (i = 0; i < PCI_NUM_PINS; ++i) {
453 qemu_put_be32(f, pci_irq_state(s, i));
454 }
455}
456
457static VMStateInfo vmstate_info_pci_irq_state = {
458 .name = "pci irq state",
459 .get = get_pci_irq_state,
460 .put = put_pci_irq_state,
461};
462
73534f2f
JQ
463const VMStateDescription vmstate_pci_device = {
464 .name = "PCIDevice",
465 .version_id = 2,
466 .minimum_version_id = 1,
467 .minimum_version_id_old = 1,
468 .fields = (VMStateField []) {
469 VMSTATE_INT32_LE(version_id, PCIDevice),
a9f49946
IY
470 VMSTATE_BUFFER_UNSAFE_INFO(config, PCIDevice, 0,
471 vmstate_info_pci_config,
472 PCI_CONFIG_SPACE_SIZE),
d036bb21
MT
473 VMSTATE_BUFFER_UNSAFE_INFO(irq_state, PCIDevice, 2,
474 vmstate_info_pci_irq_state,
475 PCI_NUM_PINS * sizeof(int32_t)),
a9f49946
IY
476 VMSTATE_END_OF_LIST()
477 }
478};
479
480const VMStateDescription vmstate_pcie_device = {
1de53459 481 .name = "PCIEDevice",
a9f49946
IY
482 .version_id = 2,
483 .minimum_version_id = 1,
484 .minimum_version_id_old = 1,
485 .fields = (VMStateField []) {
486 VMSTATE_INT32_LE(version_id, PCIDevice),
487 VMSTATE_BUFFER_UNSAFE_INFO(config, PCIDevice, 0,
488 vmstate_info_pci_config,
489 PCIE_CONFIG_SPACE_SIZE),
d036bb21
MT
490 VMSTATE_BUFFER_UNSAFE_INFO(irq_state, PCIDevice, 2,
491 vmstate_info_pci_irq_state,
492 PCI_NUM_PINS * sizeof(int32_t)),
73534f2f
JQ
493 VMSTATE_END_OF_LIST()
494 }
495};
496
a9f49946
IY
497static inline const VMStateDescription *pci_get_vmstate(PCIDevice *s)
498{
499 return pci_is_express(s) ? &vmstate_pcie_device : &vmstate_pci_device;
500}
501
73534f2f
JQ
502void pci_device_save(PCIDevice *s, QEMUFile *f)
503{
f9bf77dd
MT
504 /* Clear interrupt status bit: it is implicit
505 * in irq_state which we are saving.
506 * This makes us compatible with old devices
507 * which never set or clear this bit. */
508 s->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT;
a9f49946 509 vmstate_save_state(f, pci_get_vmstate(s), s);
f9bf77dd
MT
510 /* Restore the interrupt status bit. */
511 pci_update_irq_status(s);
73534f2f
JQ
512}
513
514int pci_device_load(PCIDevice *s, QEMUFile *f)
515{
f9bf77dd
MT
516 int ret;
517 ret = vmstate_load_state(f, pci_get_vmstate(s), s, s->version_id);
518 /* Restore the interrupt status bit. */
519 pci_update_irq_status(s);
520 return ret;
73534f2f
JQ
521}
522
5e434f4e 523static void pci_set_default_subsystem_id(PCIDevice *pci_dev)
d350d97d 524{
5e434f4e
IY
525 pci_set_word(pci_dev->config + PCI_SUBSYSTEM_VENDOR_ID,
526 pci_default_sub_vendor_id);
527 pci_set_word(pci_dev->config + PCI_SUBSYSTEM_ID,
528 pci_default_sub_device_id);
d350d97d
AL
529}
530
880345c4 531/*
43c945f1
IY
532 * Parse [[<domain>:]<bus>:]<slot>, return -1 on error if funcp == NULL
533 * [[<domain>:]<bus>:]<slot>.<func>, return -1 on error
880345c4 534 */
6ac363b5 535int pci_parse_devaddr(const char *addr, int *domp, int *busp,
43c945f1 536 unsigned int *slotp, unsigned int *funcp)
880345c4
AL
537{
538 const char *p;
539 char *e;
540 unsigned long val;
541 unsigned long dom = 0, bus = 0;
43c945f1
IY
542 unsigned int slot = 0;
543 unsigned int func = 0;
880345c4
AL
544
545 p = addr;
546 val = strtoul(p, &e, 16);
547 if (e == p)
548 return -1;
549 if (*e == ':') {
550 bus = val;
551 p = e + 1;
552 val = strtoul(p, &e, 16);
553 if (e == p)
554 return -1;
555 if (*e == ':') {
556 dom = bus;
557 bus = val;
558 p = e + 1;
559 val = strtoul(p, &e, 16);
560 if (e == p)
561 return -1;
562 }
563 }
564
880345c4
AL
565 slot = val;
566
43c945f1
IY
567 if (funcp != NULL) {
568 if (*e != '.')
569 return -1;
570
571 p = e + 1;
572 val = strtoul(p, &e, 16);
573 if (e == p)
574 return -1;
575
576 func = val;
577 }
578
579 /* if funcp == NULL func is 0 */
580 if (dom > 0xffff || bus > 0xff || slot > 0x1f || func > 7)
581 return -1;
582
880345c4
AL
583 if (*e)
584 return -1;
585
880345c4
AL
586 *domp = dom;
587 *busp = bus;
588 *slotp = slot;
43c945f1
IY
589 if (funcp != NULL)
590 *funcp = func;
880345c4
AL
591 return 0;
592}
593
85c6e4fa 594PCIBus *pci_get_bus_devfn(int *devfnp, PCIBus *root, const char *devaddr)
5607c388
MA
595{
596 int dom, bus;
597 unsigned slot;
598
85c6e4fa
DG
599 assert(!root->parent_dev);
600
1ef7a2a2
DG
601 if (!root) {
602 fprintf(stderr, "No primary PCI bus\n");
603 return NULL;
604 }
605
5607c388
MA
606 if (!devaddr) {
607 *devfnp = -1;
1ef7a2a2 608 return pci_find_bus_nr(root, 0);
5607c388
MA
609 }
610
43c945f1 611 if (pci_parse_devaddr(devaddr, &dom, &bus, &slot, NULL) < 0) {
5607c388
MA
612 return NULL;
613 }
614
1ef7a2a2
DG
615 if (dom != 0) {
616 fprintf(stderr, "No support for non-zero PCI domains\n");
617 return NULL;
618 }
619
6ff534b6 620 *devfnp = PCI_DEVFN(slot, 0);
1ef7a2a2 621 return pci_find_bus_nr(root, bus);
5607c388
MA
622}
623
bd4b65ee
MT
624static void pci_init_cmask(PCIDevice *dev)
625{
626 pci_set_word(dev->cmask + PCI_VENDOR_ID, 0xffff);
627 pci_set_word(dev->cmask + PCI_DEVICE_ID, 0xffff);
628 dev->cmask[PCI_STATUS] = PCI_STATUS_CAP_LIST;
629 dev->cmask[PCI_REVISION_ID] = 0xff;
630 dev->cmask[PCI_CLASS_PROG] = 0xff;
631 pci_set_word(dev->cmask + PCI_CLASS_DEVICE, 0xffff);
632 dev->cmask[PCI_HEADER_TYPE] = 0xff;
633 dev->cmask[PCI_CAPABILITY_LIST] = 0xff;
634}
635
b7ee1603
MT
636static void pci_init_wmask(PCIDevice *dev)
637{
a9f49946
IY
638 int config_size = pci_config_size(dev);
639
b7ee1603
MT
640 dev->wmask[PCI_CACHE_LINE_SIZE] = 0xff;
641 dev->wmask[PCI_INTERRUPT_LINE] = 0xff;
67a51b48 642 pci_set_word(dev->wmask + PCI_COMMAND,
a7b15a5c
MT
643 PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
644 PCI_COMMAND_INTX_DISABLE);
b1aeb926
IY
645 if (dev->cap_present & QEMU_PCI_CAP_SERR) {
646 pci_word_test_and_set_mask(dev->wmask + PCI_COMMAND, PCI_COMMAND_SERR);
647 }
3e21ffc9
IY
648
649 memset(dev->wmask + PCI_CONFIG_HEADER_SIZE, 0xff,
650 config_size - PCI_CONFIG_HEADER_SIZE);
b7ee1603
MT
651}
652
89d437df
IY
653static void pci_init_w1cmask(PCIDevice *dev)
654{
655 /*
f6bdfcc9 656 * Note: It's okay to set w1cmask even for readonly bits as
89d437df
IY
657 * long as their value is hardwired to 0.
658 */
659 pci_set_word(dev->w1cmask + PCI_STATUS,
660 PCI_STATUS_PARITY | PCI_STATUS_SIG_TARGET_ABORT |
661 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_REC_MASTER_ABORT |
662 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_DETECTED_PARITY);
663}
664
d5f27e88 665static void pci_init_mask_bridge(PCIDevice *d)
fb231628
IY
666{
667 /* PCI_PRIMARY_BUS, PCI_SECONDARY_BUS, PCI_SUBORDINATE_BUS and
668 PCI_SEC_LETENCY_TIMER */
669 memset(d->wmask + PCI_PRIMARY_BUS, 0xff, 4);
670
671 /* base and limit */
672 d->wmask[PCI_IO_BASE] = PCI_IO_RANGE_MASK & 0xff;
673 d->wmask[PCI_IO_LIMIT] = PCI_IO_RANGE_MASK & 0xff;
674 pci_set_word(d->wmask + PCI_MEMORY_BASE,
675 PCI_MEMORY_RANGE_MASK & 0xffff);
676 pci_set_word(d->wmask + PCI_MEMORY_LIMIT,
677 PCI_MEMORY_RANGE_MASK & 0xffff);
678 pci_set_word(d->wmask + PCI_PREF_MEMORY_BASE,
679 PCI_PREF_RANGE_MASK & 0xffff);
680 pci_set_word(d->wmask + PCI_PREF_MEMORY_LIMIT,
681 PCI_PREF_RANGE_MASK & 0xffff);
682
683 /* PCI_PREF_BASE_UPPER32 and PCI_PREF_LIMIT_UPPER32 */
684 memset(d->wmask + PCI_PREF_BASE_UPPER32, 0xff, 8);
685
d5f27e88 686 /* Supported memory and i/o types */
68917102
MT
687 d->config[PCI_IO_BASE] |= PCI_IO_RANGE_TYPE_16;
688 d->config[PCI_IO_LIMIT] |= PCI_IO_RANGE_TYPE_16;
d5f27e88
MT
689 pci_word_test_and_set_mask(d->config + PCI_PREF_MEMORY_BASE,
690 PCI_PREF_RANGE_TYPE_64);
691 pci_word_test_and_set_mask(d->config + PCI_PREF_MEMORY_LIMIT,
692 PCI_PREF_RANGE_TYPE_64);
693
45eb768c
MT
694 /*
695 * TODO: Bridges default to 10-bit VGA decoding but we currently only
696 * implement 16-bit decoding (no alias support).
697 */
f6bdfcc9
MT
698 pci_set_word(d->wmask + PCI_BRIDGE_CONTROL,
699 PCI_BRIDGE_CTL_PARITY |
700 PCI_BRIDGE_CTL_SERR |
701 PCI_BRIDGE_CTL_ISA |
702 PCI_BRIDGE_CTL_VGA |
703 PCI_BRIDGE_CTL_VGA_16BIT |
704 PCI_BRIDGE_CTL_MASTER_ABORT |
705 PCI_BRIDGE_CTL_BUS_RESET |
706 PCI_BRIDGE_CTL_FAST_BACK |
707 PCI_BRIDGE_CTL_DISCARD |
708 PCI_BRIDGE_CTL_SEC_DISCARD |
f6bdfcc9
MT
709 PCI_BRIDGE_CTL_DISCARD_SERR);
710 /* Below does not do anything as we never set this bit, put here for
711 * completeness. */
712 pci_set_word(d->w1cmask + PCI_BRIDGE_CONTROL,
713 PCI_BRIDGE_CTL_DISCARD_STATUS);
d5f27e88 714 d->cmask[PCI_IO_BASE] |= PCI_IO_RANGE_TYPE_MASK;
15ab7a75 715 d->cmask[PCI_IO_LIMIT] |= PCI_IO_RANGE_TYPE_MASK;
d5f27e88
MT
716 pci_word_test_and_set_mask(d->cmask + PCI_PREF_MEMORY_BASE,
717 PCI_PREF_RANGE_TYPE_MASK);
15ab7a75
MT
718 pci_word_test_and_set_mask(d->cmask + PCI_PREF_MEMORY_LIMIT,
719 PCI_PREF_RANGE_TYPE_MASK);
fb231628
IY
720}
721
6eab3de1
IY
722static int pci_init_multifunction(PCIBus *bus, PCIDevice *dev)
723{
724 uint8_t slot = PCI_SLOT(dev->devfn);
725 uint8_t func;
726
727 if (dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
728 dev->config[PCI_HEADER_TYPE] |= PCI_HEADER_TYPE_MULTI_FUNCTION;
729 }
730
731 /*
b0cd712c 732 * multifunction bit is interpreted in two ways as follows.
6eab3de1
IY
733 * - all functions must set the bit to 1.
734 * Example: Intel X53
735 * - function 0 must set the bit, but the rest function (> 0)
736 * is allowed to leave the bit to 0.
737 * Example: PIIX3(also in qemu), PIIX4(also in qemu), ICH10,
738 *
739 * So OS (at least Linux) checks the bit of only function 0,
740 * and doesn't see the bit of function > 0.
741 *
742 * The below check allows both interpretation.
743 */
744 if (PCI_FUNC(dev->devfn)) {
745 PCIDevice *f0 = bus->devices[PCI_DEVFN(slot, 0)];
746 if (f0 && !(f0->cap_present & QEMU_PCI_CAP_MULTIFUNCTION)) {
747 /* function 0 should set multifunction bit */
748 error_report("PCI: single function device can't be populated "
749 "in function %x.%x", slot, PCI_FUNC(dev->devfn));
750 return -1;
751 }
752 return 0;
753 }
754
755 if (dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
756 return 0;
757 }
758 /* function 0 indicates single function, so function > 0 must be NULL */
759 for (func = 1; func < PCI_FUNC_MAX; ++func) {
760 if (bus->devices[PCI_DEVFN(slot, func)]) {
761 error_report("PCI: %x.0 indicates single function, "
762 "but %x.%x is already populated.",
763 slot, slot, func);
764 return -1;
765 }
766 }
767 return 0;
768}
769
a9f49946
IY
770static void pci_config_alloc(PCIDevice *pci_dev)
771{
772 int config_size = pci_config_size(pci_dev);
773
7267c094
AL
774 pci_dev->config = g_malloc0(config_size);
775 pci_dev->cmask = g_malloc0(config_size);
776 pci_dev->wmask = g_malloc0(config_size);
777 pci_dev->w1cmask = g_malloc0(config_size);
778 pci_dev->used = g_malloc0(config_size);
a9f49946
IY
779}
780
781static void pci_config_free(PCIDevice *pci_dev)
782{
7267c094
AL
783 g_free(pci_dev->config);
784 g_free(pci_dev->cmask);
785 g_free(pci_dev->wmask);
786 g_free(pci_dev->w1cmask);
787 g_free(pci_dev->used);
a9f49946
IY
788}
789
69b91039 790/* -1 for devfn means auto assign */
6b1b92d3 791static PCIDevice *do_pci_register_device(PCIDevice *pci_dev, PCIBus *bus,
40021f08 792 const char *name, int devfn)
69b91039 793{
40021f08
AL
794 PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev);
795 PCIConfigReadFunc *config_read = pc->config_read;
796 PCIConfigWriteFunc *config_write = pc->config_write;
e00387d5 797 AddressSpace *dma_as;
113f89df 798
69b91039 799 if (devfn < 0) {
b47b0706 800 for(devfn = bus->devfn_min ; devfn < ARRAY_SIZE(bus->devices);
6fa84913 801 devfn += PCI_FUNC_MAX) {
30468f78 802 if (!bus->devices[devfn])
69b91039
FB
803 goto found;
804 }
3709c1b7 805 error_report("PCI: no slot/function available for %s, all in use", name);
09e3acc6 806 return NULL;
69b91039 807 found: ;
07b7d053 808 } else if (bus->devices[devfn]) {
3709c1b7
DB
809 error_report("PCI: slot %d function %d not available for %s, in use by %s",
810 PCI_SLOT(devfn), PCI_FUNC(devfn), name, bus->devices[devfn]->name);
09e3acc6 811 return NULL;
69b91039 812 }
e00387d5 813
30468f78 814 pci_dev->bus = bus;
9eda7d37 815 dma_as = pci_device_iommu_address_space(pci_dev);
24addbc7 816
40c5dce9
PB
817 memory_region_init_alias(&pci_dev->bus_master_enable_region,
818 OBJECT(pci_dev), "bus master",
e00387d5
AK
819 dma_as->root, 0, memory_region_size(dma_as->root));
820 memory_region_set_enabled(&pci_dev->bus_master_enable_region, false);
7dca8043
AK
821 address_space_init(&pci_dev->bus_master_as, &pci_dev->bus_master_enable_region,
822 name);
e00387d5 823
69b91039
FB
824 pci_dev->devfn = devfn;
825 pstrcpy(pci_dev->name, sizeof(pci_dev->name), name);
d036bb21 826 pci_dev->irq_state = 0;
a9f49946 827 pci_config_alloc(pci_dev);
fb231628 828
40021f08
AL
829 pci_config_set_vendor_id(pci_dev->config, pc->vendor_id);
830 pci_config_set_device_id(pci_dev->config, pc->device_id);
831 pci_config_set_revision(pci_dev->config, pc->revision);
832 pci_config_set_class(pci_dev->config, pc->class_id);
113f89df 833
40021f08
AL
834 if (!pc->is_bridge) {
835 if (pc->subsystem_vendor_id || pc->subsystem_id) {
113f89df 836 pci_set_word(pci_dev->config + PCI_SUBSYSTEM_VENDOR_ID,
40021f08 837 pc->subsystem_vendor_id);
113f89df 838 pci_set_word(pci_dev->config + PCI_SUBSYSTEM_ID,
40021f08 839 pc->subsystem_id);
113f89df
IY
840 } else {
841 pci_set_default_subsystem_id(pci_dev);
842 }
843 } else {
844 /* subsystem_vendor_id/subsystem_id are only for header type 0 */
40021f08
AL
845 assert(!pc->subsystem_vendor_id);
846 assert(!pc->subsystem_id);
fb231628 847 }
bd4b65ee 848 pci_init_cmask(pci_dev);
b7ee1603 849 pci_init_wmask(pci_dev);
89d437df 850 pci_init_w1cmask(pci_dev);
40021f08 851 if (pc->is_bridge) {
d5f27e88 852 pci_init_mask_bridge(pci_dev);
fb231628 853 }
6eab3de1
IY
854 if (pci_init_multifunction(bus, pci_dev)) {
855 pci_config_free(pci_dev);
856 return NULL;
857 }
0ac32c83
FB
858
859 if (!config_read)
860 config_read = pci_default_read_config;
861 if (!config_write)
862 config_write = pci_default_write_config;
69b91039
FB
863 pci_dev->config_read = config_read;
864 pci_dev->config_write = config_write;
30468f78 865 bus->devices[devfn] = pci_dev;
e369cad7 866 pci_dev->irq = qemu_allocate_irqs(pci_set_irq, pci_dev, PCI_NUM_PINS);
f16c4abf 867 pci_dev->version_id = 2; /* Current pci device vmstate version */
69b91039
FB
868 return pci_dev;
869}
870
925fe64a
AW
871static void do_pci_unregister_device(PCIDevice *pci_dev)
872{
873 qemu_free_irqs(pci_dev->irq);
874 pci_dev->bus->devices[pci_dev->devfn] = NULL;
875 pci_config_free(pci_dev);
817dcc53 876
e00387d5
AK
877 address_space_destroy(&pci_dev->bus_master_as);
878 memory_region_destroy(&pci_dev->bus_master_enable_region);
925fe64a
AW
879}
880
5851e08c
AL
881static void pci_unregister_io_regions(PCIDevice *pci_dev)
882{
883 PCIIORegion *r;
884 int i;
885
886 for(i = 0; i < PCI_NUM_REGIONS; i++) {
887 r = &pci_dev->io_regions[i];
182f9c8a 888 if (!r->size || r->addr == PCI_BAR_UNMAPPED)
5851e08c 889 continue;
03952339 890 memory_region_del_subregion(r->address_space, r->memory);
5851e08c 891 }
e01fd687
AW
892
893 pci_unregister_vga(pci_dev);
5851e08c
AL
894}
895
a36a344d 896static int pci_unregister_device(DeviceState *dev)
5851e08c 897{
40021f08
AL
898 PCIDevice *pci_dev = PCI_DEVICE(dev);
899 PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev);
5851e08c
AL
900
901 pci_unregister_io_regions(pci_dev);
230741dc 902 pci_del_option_rom(pci_dev);
7cf1b0fd 903
f90c2bcd
AW
904 if (pc->exit) {
905 pc->exit(pci_dev);
906 }
5851e08c 907
925fe64a 908 do_pci_unregister_device(pci_dev);
5851e08c
AL
909 return 0;
910}
911
e824b2cc
AK
912void pci_register_bar(PCIDevice *pci_dev, int region_num,
913 uint8_t type, MemoryRegion *memory)
69b91039
FB
914{
915 PCIIORegion *r;
d7ce493a 916 uint32_t addr;
5a9ff381 917 uint64_t wmask;
cfc0be25 918 pcibus_t size = memory_region_size(memory);
a4c20c6a 919
2bbb9c2f
IY
920 assert(region_num >= 0);
921 assert(region_num < PCI_NUM_REGIONS);
a4c20c6a
AL
922 if (size & (size-1)) {
923 fprintf(stderr, "ERROR: PCI region size must be pow2 "
89e8b13c 924 "type=0x%x, size=0x%"FMT_PCIBUS"\n", type, size);
a4c20c6a
AL
925 exit(1);
926 }
927
69b91039 928 r = &pci_dev->io_regions[region_num];
182f9c8a 929 r->addr = PCI_BAR_UNMAPPED;
69b91039
FB
930 r->size = size;
931 r->type = type;
79ff8cb0 932 r->memory = NULL;
b7ee1603
MT
933
934 wmask = ~(size - 1);
b3b11697 935 addr = pci_bar(pci_dev, region_num);
d7ce493a 936 if (region_num == PCI_ROM_SLOT) {
ebabb67a 937 /* ROM enable bit is writable */
5330de09 938 wmask |= PCI_ROM_ADDRESS_ENABLE;
d7ce493a 939 }
b0ff8eb2 940 pci_set_long(pci_dev->config + addr, type);
14421258
IY
941 if (!(r->type & PCI_BASE_ADDRESS_SPACE_IO) &&
942 r->type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
943 pci_set_quad(pci_dev->wmask + addr, wmask);
944 pci_set_quad(pci_dev->cmask + addr, ~0ULL);
945 } else {
946 pci_set_long(pci_dev->wmask + addr, wmask & 0xffffffff);
947 pci_set_long(pci_dev->cmask + addr, 0xffffffff);
948 }
79ff8cb0 949 pci_dev->io_regions[region_num].memory = memory;
5968eca3 950 pci_dev->io_regions[region_num].address_space
cfc0be25 951 = type & PCI_BASE_ADDRESS_SPACE_IO
5968eca3
AK
952 ? pci_dev->bus->address_space_io
953 : pci_dev->bus->address_space_mem;
79ff8cb0
AK
954}
955
e01fd687
AW
956static void pci_update_vga(PCIDevice *pci_dev)
957{
958 uint16_t cmd;
959
960 if (!pci_dev->has_vga) {
961 return;
962 }
963
964 cmd = pci_get_word(pci_dev->config + PCI_COMMAND);
965
966 memory_region_set_enabled(pci_dev->vga_regions[QEMU_PCI_VGA_MEM],
967 cmd & PCI_COMMAND_MEMORY);
968 memory_region_set_enabled(pci_dev->vga_regions[QEMU_PCI_VGA_IO_LO],
969 cmd & PCI_COMMAND_IO);
970 memory_region_set_enabled(pci_dev->vga_regions[QEMU_PCI_VGA_IO_HI],
971 cmd & PCI_COMMAND_IO);
972}
973
974void pci_register_vga(PCIDevice *pci_dev, MemoryRegion *mem,
975 MemoryRegion *io_lo, MemoryRegion *io_hi)
976{
977 assert(!pci_dev->has_vga);
978
979 assert(memory_region_size(mem) == QEMU_PCI_VGA_MEM_SIZE);
980 pci_dev->vga_regions[QEMU_PCI_VGA_MEM] = mem;
981 memory_region_add_subregion_overlap(pci_dev->bus->address_space_mem,
982 QEMU_PCI_VGA_MEM_BASE, mem, 1);
983
984 assert(memory_region_size(io_lo) == QEMU_PCI_VGA_IO_LO_SIZE);
985 pci_dev->vga_regions[QEMU_PCI_VGA_IO_LO] = io_lo;
986 memory_region_add_subregion_overlap(pci_dev->bus->address_space_io,
987 QEMU_PCI_VGA_IO_LO_BASE, io_lo, 1);
988
989 assert(memory_region_size(io_hi) == QEMU_PCI_VGA_IO_HI_SIZE);
990 pci_dev->vga_regions[QEMU_PCI_VGA_IO_HI] = io_hi;
991 memory_region_add_subregion_overlap(pci_dev->bus->address_space_io,
992 QEMU_PCI_VGA_IO_HI_BASE, io_hi, 1);
993 pci_dev->has_vga = true;
994
995 pci_update_vga(pci_dev);
996}
997
998void pci_unregister_vga(PCIDevice *pci_dev)
999{
1000 if (!pci_dev->has_vga) {
1001 return;
1002 }
1003
1004 memory_region_del_subregion(pci_dev->bus->address_space_mem,
1005 pci_dev->vga_regions[QEMU_PCI_VGA_MEM]);
1006 memory_region_del_subregion(pci_dev->bus->address_space_io,
1007 pci_dev->vga_regions[QEMU_PCI_VGA_IO_LO]);
1008 memory_region_del_subregion(pci_dev->bus->address_space_io,
1009 pci_dev->vga_regions[QEMU_PCI_VGA_IO_HI]);
1010 pci_dev->has_vga = false;
1011}
1012
16a96f28
AK
1013pcibus_t pci_get_bar_addr(PCIDevice *pci_dev, int region_num)
1014{
1015 return pci_dev->io_regions[region_num].addr;
1016}
1017
876a350d
MT
1018static pcibus_t pci_bar_address(PCIDevice *d,
1019 int reg, uint8_t type, pcibus_t size)
1020{
1021 pcibus_t new_addr, last_addr;
1022 int bar = pci_bar(d, reg);
1023 uint16_t cmd = pci_get_word(d->config + PCI_COMMAND);
1024
1025 if (type & PCI_BASE_ADDRESS_SPACE_IO) {
1026 if (!(cmd & PCI_COMMAND_IO)) {
1027 return PCI_BAR_UNMAPPED;
1028 }
1029 new_addr = pci_get_long(d->config + bar) & ~(size - 1);
1030 last_addr = new_addr + size - 1;
9f1a029a
HP
1031 /* Check if 32 bit BAR wraps around explicitly.
1032 * TODO: make priorities correct and remove this work around.
1033 */
1034 if (last_addr <= new_addr || new_addr == 0 || last_addr >= UINT32_MAX) {
876a350d
MT
1035 return PCI_BAR_UNMAPPED;
1036 }
1037 return new_addr;
1038 }
1039
1040 if (!(cmd & PCI_COMMAND_MEMORY)) {
1041 return PCI_BAR_UNMAPPED;
1042 }
1043 if (type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
1044 new_addr = pci_get_quad(d->config + bar);
1045 } else {
1046 new_addr = pci_get_long(d->config + bar);
1047 }
1048 /* the ROM slot has a specific enable bit */
1049 if (reg == PCI_ROM_SLOT && !(new_addr & PCI_ROM_ADDRESS_ENABLE)) {
1050 return PCI_BAR_UNMAPPED;
1051 }
1052 new_addr &= ~(size - 1);
1053 last_addr = new_addr + size - 1;
1054 /* NOTE: we do not support wrapping */
1055 /* XXX: as we cannot support really dynamic
1056 mappings, we handle specific values as invalid
1057 mappings. */
1058 if (last_addr <= new_addr || new_addr == 0 ||
1059 last_addr == PCI_BAR_UNMAPPED) {
1060 return PCI_BAR_UNMAPPED;
1061 }
1062
1063 /* Now pcibus_t is 64bit.
1064 * Check if 32 bit BAR wraps around explicitly.
1065 * Without this, PC ide doesn't work well.
1066 * TODO: remove this work around.
1067 */
1068 if (!(type & PCI_BASE_ADDRESS_MEM_TYPE_64) && last_addr >= UINT32_MAX) {
1069 return PCI_BAR_UNMAPPED;
1070 }
1071
1072 /*
1073 * OS is allowed to set BAR beyond its addressable
1074 * bits. For example, 32 bit OS can set 64bit bar
1075 * to >4G. Check it. TODO: we might need to support
1076 * it in the future for e.g. PAE.
1077 */
a8170e5e 1078 if (last_addr >= HWADDR_MAX) {
876a350d
MT
1079 return PCI_BAR_UNMAPPED;
1080 }
1081
1082 return new_addr;
1083}
1084
0ac32c83
FB
1085static void pci_update_mappings(PCIDevice *d)
1086{
1087 PCIIORegion *r;
876a350d 1088 int i;
7df32ca0 1089 pcibus_t new_addr;
3b46e624 1090
8a8696a3 1091 for(i = 0; i < PCI_NUM_REGIONS; i++) {
0ac32c83 1092 r = &d->io_regions[i];
a9688570
IY
1093
1094 /* this region isn't registered */
ec503442 1095 if (!r->size)
a9688570
IY
1096 continue;
1097
876a350d 1098 new_addr = pci_bar_address(d, i, r->type, r->size);
a9688570
IY
1099
1100 /* This bar isn't changed */
7df32ca0 1101 if (new_addr == r->addr)
a9688570
IY
1102 continue;
1103
1104 /* now do the real mapping */
1105 if (r->addr != PCI_BAR_UNMAPPED) {
03952339 1106 memory_region_del_subregion(r->address_space, r->memory);
0ac32c83 1107 }
a9688570
IY
1108 r->addr = new_addr;
1109 if (r->addr != PCI_BAR_UNMAPPED) {
8b881e77
AK
1110 memory_region_add_subregion_overlap(r->address_space,
1111 r->addr, r->memory, 1);
a9688570 1112 }
0ac32c83 1113 }
e01fd687
AW
1114
1115 pci_update_vga(d);
0ac32c83
FB
1116}
1117
a7b15a5c
MT
1118static inline int pci_irq_disabled(PCIDevice *d)
1119{
1120 return pci_get_word(d->config + PCI_COMMAND) & PCI_COMMAND_INTX_DISABLE;
1121}
1122
1123/* Called after interrupt disabled field update in config space,
1124 * assert/deassert interrupts if necessary.
1125 * Gets original interrupt disable bit value (before update). */
1126static void pci_update_irq_disabled(PCIDevice *d, int was_irq_disabled)
1127{
1128 int i, disabled = pci_irq_disabled(d);
1129 if (disabled == was_irq_disabled)
1130 return;
1131 for (i = 0; i < PCI_NUM_PINS; ++i) {
1132 int state = pci_irq_state(d, i);
1133 pci_change_irq_level(d, i, disabled ? -state : state);
1134 }
1135}
1136
5fafdf24 1137uint32_t pci_default_read_config(PCIDevice *d,
0ac32c83 1138 uint32_t address, int len)
69b91039 1139{
5029fe12 1140 uint32_t val = 0;
42e4126b 1141
5029fe12
IY
1142 memcpy(&val, d->config + address, len);
1143 return le32_to_cpu(val);
0ac32c83
FB
1144}
1145
b7ee1603 1146void pci_default_write_config(PCIDevice *d, uint32_t addr, uint32_t val, int l)
0ac32c83 1147{
a7b15a5c 1148 int i, was_irq_disabled = pci_irq_disabled(d);
0ac32c83 1149
42e4126b 1150 for (i = 0; i < l; val >>= 8, ++i) {
91011d4f 1151 uint8_t wmask = d->wmask[addr + i];
92ba5f51
IY
1152 uint8_t w1cmask = d->w1cmask[addr + i];
1153 assert(!(wmask & w1cmask));
91011d4f 1154 d->config[addr + i] = (d->config[addr + i] & ~wmask) | (val & wmask);
92ba5f51 1155 d->config[addr + i] &= ~(val & w1cmask); /* W1C: Write 1 to Clear */
0ac32c83 1156 }
260c0cd3 1157 if (ranges_overlap(addr, l, PCI_BASE_ADDRESS_0, 24) ||
edb00035
IY
1158 ranges_overlap(addr, l, PCI_ROM_ADDRESS, 4) ||
1159 ranges_overlap(addr, l, PCI_ROM_ADDRESS1, 4) ||
260c0cd3 1160 range_covers_byte(addr, l, PCI_COMMAND))
0ac32c83 1161 pci_update_mappings(d);
a7b15a5c 1162
1c380f94 1163 if (range_covers_byte(addr, l, PCI_COMMAND)) {
a7b15a5c 1164 pci_update_irq_disabled(d, was_irq_disabled);
1c380f94
AK
1165 memory_region_set_enabled(&d->bus_master_enable_region,
1166 pci_get_word(d->config + PCI_COMMAND)
1167 & PCI_COMMAND_MASTER);
1168 }
95d65800
JK
1169
1170 msi_write_config(d, addr, val, l);
1171 msix_write_config(d, addr, val, l);
69b91039
FB
1172}
1173
502a5395
PB
1174/***********************************************************/
1175/* generic PCI irq support */
30468f78 1176
502a5395 1177/* 0 <= irq_num <= 3. level must be 0 or 1 */
d537cf6c 1178static void pci_set_irq(void *opaque, int irq_num, int level)
69b91039 1179{
a60380a5 1180 PCIDevice *pci_dev = opaque;
80b3ada7 1181 int change;
3b46e624 1182
d036bb21 1183 change = level - pci_irq_state(pci_dev, irq_num);
80b3ada7
PB
1184 if (!change)
1185 return;
d2b59317 1186
d036bb21 1187 pci_set_irq_state(pci_dev, irq_num, level);
f9bf77dd 1188 pci_update_irq_status(pci_dev);
a7b15a5c
MT
1189 if (pci_irq_disabled(pci_dev))
1190 return;
d036bb21 1191 pci_change_irq_level(pci_dev, irq_num, change);
69b91039
FB
1192}
1193
3afa9bb4
MT
1194/* Special hooks used by device assignment */
1195void pci_bus_set_route_irq_fn(PCIBus *bus, pci_route_irq_fn route_intx_to_irq)
1196{
0889464a 1197 assert(pci_bus_is_root(bus));
3afa9bb4
MT
1198 bus->route_intx_to_irq = route_intx_to_irq;
1199}
1200
1201PCIINTxRoute pci_device_route_intx_to_irq(PCIDevice *dev, int pin)
1202{
1203 PCIBus *bus;
1204
1205 do {
1206 bus = dev->bus;
1207 pin = bus->map_irq(dev, pin);
1208 dev = bus->parent_dev;
1209 } while (dev);
05c0621e
AW
1210
1211 if (!bus->route_intx_to_irq) {
312fd5f2 1212 error_report("PCI: Bug - unimplemented PCI INTx routing (%s)",
05c0621e
AW
1213 object_get_typename(OBJECT(bus->qbus.parent)));
1214 return (PCIINTxRoute) { PCI_INTX_DISABLED, -1 };
1215 }
1216
3afa9bb4 1217 return bus->route_intx_to_irq(bus->irq_opaque, pin);
0ae16251
JK
1218}
1219
d6e65d54
AW
1220bool pci_intx_route_changed(PCIINTxRoute *old, PCIINTxRoute *new)
1221{
1222 return old->mode != new->mode || old->irq != new->irq;
1223}
1224
0ae16251
JK
1225void pci_bus_fire_intx_routing_notifier(PCIBus *bus)
1226{
1227 PCIDevice *dev;
1228 PCIBus *sec;
1229 int i;
1230
1231 for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
1232 dev = bus->devices[i];
1233 if (dev && dev->intx_routing_notifier) {
1234 dev->intx_routing_notifier(dev);
1235 }
e5368f0d
AW
1236 }
1237
1238 QLIST_FOREACH(sec, &bus->child, sibling) {
1239 pci_bus_fire_intx_routing_notifier(sec);
0ae16251
JK
1240 }
1241}
1242
1243void pci_device_set_intx_routing_notifier(PCIDevice *dev,
1244 PCIINTxRoutingNotifier notifier)
1245{
1246 dev->intx_routing_notifier = notifier;
69b91039
FB
1247}
1248
91e56159
IY
1249/*
1250 * PCI-to-PCI bridge specification
1251 * 9.1: Interrupt routing. Table 9-1
1252 *
1253 * the PCI Express Base Specification, Revision 2.1
1254 * 2.2.8.1: INTx interrutp signaling - Rules
1255 * the Implementation Note
1256 * Table 2-20
1257 */
1258/*
1259 * 0 <= pin <= 3 0 = INTA, 1 = INTB, 2 = INTC, 3 = INTD
1260 * 0-origin unlike PCI interrupt pin register.
1261 */
1262int pci_swizzle_map_irq_fn(PCIDevice *pci_dev, int pin)
1263{
1264 return (pin + PCI_SLOT(pci_dev->devfn)) % PCI_NUM_PINS;
1265}
1266
502a5395
PB
1267/***********************************************************/
1268/* monitor info on PCI */
0ac32c83 1269
6650ee6d
PB
1270typedef struct {
1271 uint16_t class;
1272 const char *desc;
5e0259e7
GN
1273 const char *fw_name;
1274 uint16_t fw_ign_bits;
6650ee6d
PB
1275} pci_class_desc;
1276
09bc878a 1277static const pci_class_desc pci_class_descriptions[] =
6650ee6d 1278{
5e0259e7
GN
1279 { 0x0001, "VGA controller", "display"},
1280 { 0x0100, "SCSI controller", "scsi"},
1281 { 0x0101, "IDE controller", "ide"},
1282 { 0x0102, "Floppy controller", "fdc"},
1283 { 0x0103, "IPI controller", "ipi"},
1284 { 0x0104, "RAID controller", "raid"},
dcb5b19a
TS
1285 { 0x0106, "SATA controller"},
1286 { 0x0107, "SAS controller"},
1287 { 0x0180, "Storage controller"},
5e0259e7
GN
1288 { 0x0200, "Ethernet controller", "ethernet"},
1289 { 0x0201, "Token Ring controller", "token-ring"},
1290 { 0x0202, "FDDI controller", "fddi"},
1291 { 0x0203, "ATM controller", "atm"},
dcb5b19a 1292 { 0x0280, "Network controller"},
5e0259e7 1293 { 0x0300, "VGA controller", "display", 0x00ff},
dcb5b19a
TS
1294 { 0x0301, "XGA controller"},
1295 { 0x0302, "3D controller"},
1296 { 0x0380, "Display controller"},
5e0259e7
GN
1297 { 0x0400, "Video controller", "video"},
1298 { 0x0401, "Audio controller", "sound"},
dcb5b19a 1299 { 0x0402, "Phone"},
602ef4d9 1300 { 0x0403, "Audio controller", "sound"},
dcb5b19a 1301 { 0x0480, "Multimedia controller"},
5e0259e7
GN
1302 { 0x0500, "RAM controller", "memory"},
1303 { 0x0501, "Flash controller", "flash"},
dcb5b19a 1304 { 0x0580, "Memory controller"},
5e0259e7
GN
1305 { 0x0600, "Host bridge", "host"},
1306 { 0x0601, "ISA bridge", "isa"},
1307 { 0x0602, "EISA bridge", "eisa"},
1308 { 0x0603, "MC bridge", "mca"},
1309 { 0x0604, "PCI bridge", "pci"},
1310 { 0x0605, "PCMCIA bridge", "pcmcia"},
1311 { 0x0606, "NUBUS bridge", "nubus"},
1312 { 0x0607, "CARDBUS bridge", "cardbus"},
dcb5b19a
TS
1313 { 0x0608, "RACEWAY bridge"},
1314 { 0x0680, "Bridge"},
5e0259e7
GN
1315 { 0x0700, "Serial port", "serial"},
1316 { 0x0701, "Parallel port", "parallel"},
1317 { 0x0800, "Interrupt controller", "interrupt-controller"},
1318 { 0x0801, "DMA controller", "dma-controller"},
1319 { 0x0802, "Timer", "timer"},
1320 { 0x0803, "RTC", "rtc"},
1321 { 0x0900, "Keyboard", "keyboard"},
1322 { 0x0901, "Pen", "pen"},
1323 { 0x0902, "Mouse", "mouse"},
1324 { 0x0A00, "Dock station", "dock", 0x00ff},
1325 { 0x0B00, "i386 cpu", "cpu", 0x00ff},
1326 { 0x0c00, "Fireware contorller", "fireware"},
1327 { 0x0c01, "Access bus controller", "access-bus"},
1328 { 0x0c02, "SSA controller", "ssa"},
1329 { 0x0c03, "USB controller", "usb"},
1330 { 0x0c04, "Fibre channel controller", "fibre-channel"},
f7748569 1331 { 0x0c05, "SMBus"},
6650ee6d
PB
1332 { 0, NULL}
1333};
1334
163c8a59 1335static void pci_for_each_device_under_bus(PCIBus *bus,
7aa8cbb9
AP
1336 void (*fn)(PCIBus *b, PCIDevice *d,
1337 void *opaque),
1338 void *opaque)
30468f78 1339{
163c8a59
LC
1340 PCIDevice *d;
1341 int devfn;
30468f78 1342
163c8a59
LC
1343 for(devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) {
1344 d = bus->devices[devfn];
1345 if (d) {
7aa8cbb9 1346 fn(bus, d, opaque);
163c8a59
LC
1347 }
1348 }
1349}
1350
1351void pci_for_each_device(PCIBus *bus, int bus_num,
7aa8cbb9
AP
1352 void (*fn)(PCIBus *b, PCIDevice *d, void *opaque),
1353 void *opaque)
163c8a59 1354{
d662210a 1355 bus = pci_find_bus_nr(bus, bus_num);
163c8a59
LC
1356
1357 if (bus) {
7aa8cbb9 1358 pci_for_each_device_under_bus(bus, fn, opaque);
163c8a59
LC
1359 }
1360}
1361
79627472 1362static const pci_class_desc *get_class_desc(int class)
163c8a59 1363{
79627472 1364 const pci_class_desc *desc;
163c8a59 1365
79627472
LC
1366 desc = pci_class_descriptions;
1367 while (desc->desc && class != desc->class) {
1368 desc++;
30468f78 1369 }
b4dccd8d 1370
79627472
LC
1371 return desc;
1372}
14421258 1373
79627472 1374static PciDeviceInfoList *qmp_query_pci_devices(PCIBus *bus, int bus_num);
163c8a59 1375
79627472
LC
1376static PciMemoryRegionList *qmp_query_pci_regions(const PCIDevice *dev)
1377{
1378 PciMemoryRegionList *head = NULL, *cur_item = NULL;
1379 int i;
163c8a59 1380
79627472
LC
1381 for (i = 0; i < PCI_NUM_REGIONS; i++) {
1382 const PCIIORegion *r = &dev->io_regions[i];
1383 PciMemoryRegionList *region;
1384
1385 if (!r->size) {
1386 continue;
502a5395 1387 }
163c8a59 1388
79627472
LC
1389 region = g_malloc0(sizeof(*region));
1390 region->value = g_malloc0(sizeof(*region->value));
163c8a59 1391
79627472
LC
1392 if (r->type & PCI_BASE_ADDRESS_SPACE_IO) {
1393 region->value->type = g_strdup("io");
1394 } else {
1395 region->value->type = g_strdup("memory");
1396 region->value->has_prefetch = true;
1397 region->value->prefetch = !!(r->type & PCI_BASE_ADDRESS_MEM_PREFETCH);
1398 region->value->has_mem_type_64 = true;
1399 region->value->mem_type_64 = !!(r->type & PCI_BASE_ADDRESS_MEM_TYPE_64);
d5e4acf7 1400 }
163c8a59 1401
79627472
LC
1402 region->value->bar = i;
1403 region->value->address = r->addr;
1404 region->value->size = r->size;
163c8a59 1405
79627472
LC
1406 /* XXX: waiting for the qapi to support GSList */
1407 if (!cur_item) {
1408 head = cur_item = region;
1409 } else {
1410 cur_item->next = region;
1411 cur_item = region;
163c8a59 1412 }
80b3ada7 1413 }
384d8876 1414
79627472 1415 return head;
163c8a59
LC
1416}
1417
79627472
LC
1418static PciBridgeInfo *qmp_query_pci_bridge(PCIDevice *dev, PCIBus *bus,
1419 int bus_num)
163c8a59 1420{
79627472 1421 PciBridgeInfo *info;
163c8a59 1422
79627472 1423 info = g_malloc0(sizeof(*info));
163c8a59 1424
79627472
LC
1425 info->bus.number = dev->config[PCI_PRIMARY_BUS];
1426 info->bus.secondary = dev->config[PCI_SECONDARY_BUS];
1427 info->bus.subordinate = dev->config[PCI_SUBORDINATE_BUS];
163c8a59 1428
79627472
LC
1429 info->bus.io_range = g_malloc0(sizeof(*info->bus.io_range));
1430 info->bus.io_range->base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_IO);
1431 info->bus.io_range->limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_IO);
163c8a59 1432
79627472
LC
1433 info->bus.memory_range = g_malloc0(sizeof(*info->bus.memory_range));
1434 info->bus.memory_range->base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_MEMORY);
1435 info->bus.memory_range->limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_MEMORY);
163c8a59 1436
79627472
LC
1437 info->bus.prefetchable_range = g_malloc0(sizeof(*info->bus.prefetchable_range));
1438 info->bus.prefetchable_range->base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
1439 info->bus.prefetchable_range->limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
163c8a59 1440
79627472 1441 if (dev->config[PCI_SECONDARY_BUS] != 0) {
d662210a 1442 PCIBus *child_bus = pci_find_bus_nr(bus, dev->config[PCI_SECONDARY_BUS]);
79627472
LC
1443 if (child_bus) {
1444 info->has_devices = true;
1445 info->devices = qmp_query_pci_devices(child_bus, dev->config[PCI_SECONDARY_BUS]);
1446 }
163c8a59
LC
1447 }
1448
79627472 1449 return info;
163c8a59
LC
1450}
1451
79627472
LC
1452static PciDeviceInfo *qmp_query_pci_device(PCIDevice *dev, PCIBus *bus,
1453 int bus_num)
163c8a59 1454{
79627472
LC
1455 const pci_class_desc *desc;
1456 PciDeviceInfo *info;
b5937f29 1457 uint8_t type;
79627472 1458 int class;
163c8a59 1459
79627472
LC
1460 info = g_malloc0(sizeof(*info));
1461 info->bus = bus_num;
1462 info->slot = PCI_SLOT(dev->devfn);
1463 info->function = PCI_FUNC(dev->devfn);
1464
1465 class = pci_get_word(dev->config + PCI_CLASS_DEVICE);
6f88009e 1466 info->class_info.q_class = class;
79627472
LC
1467 desc = get_class_desc(class);
1468 if (desc->desc) {
1469 info->class_info.has_desc = true;
1470 info->class_info.desc = g_strdup(desc->desc);
1471 }
1472
1473 info->id.vendor = pci_get_word(dev->config + PCI_VENDOR_ID);
1474 info->id.device = pci_get_word(dev->config + PCI_DEVICE_ID);
1475 info->regions = qmp_query_pci_regions(dev);
1476 info->qdev_id = g_strdup(dev->qdev.id ? dev->qdev.id : "");
163c8a59
LC
1477
1478 if (dev->config[PCI_INTERRUPT_PIN] != 0) {
79627472
LC
1479 info->has_irq = true;
1480 info->irq = dev->config[PCI_INTERRUPT_LINE];
163c8a59
LC
1481 }
1482
b5937f29
IY
1483 type = dev->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION;
1484 if (type == PCI_HEADER_TYPE_BRIDGE) {
79627472
LC
1485 info->has_pci_bridge = true;
1486 info->pci_bridge = qmp_query_pci_bridge(dev, bus, bus_num);
163c8a59
LC
1487 }
1488
79627472 1489 return info;
163c8a59
LC
1490}
1491
79627472 1492static PciDeviceInfoList *qmp_query_pci_devices(PCIBus *bus, int bus_num)
384d8876 1493{
79627472 1494 PciDeviceInfoList *info, *head = NULL, *cur_item = NULL;
163c8a59 1495 PCIDevice *dev;
79627472 1496 int devfn;
163c8a59
LC
1497
1498 for (devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) {
1499 dev = bus->devices[devfn];
1500 if (dev) {
79627472
LC
1501 info = g_malloc0(sizeof(*info));
1502 info->value = qmp_query_pci_device(dev, bus, bus_num);
1503
1504 /* XXX: waiting for the qapi to support GSList */
1505 if (!cur_item) {
1506 head = cur_item = info;
1507 } else {
1508 cur_item->next = info;
1509 cur_item = info;
1510 }
163c8a59 1511 }
1074df4f 1512 }
163c8a59 1513
79627472 1514 return head;
1074df4f
IY
1515}
1516
79627472 1517static PciInfo *qmp_query_pci_bus(PCIBus *bus, int bus_num)
1074df4f 1518{
79627472
LC
1519 PciInfo *info = NULL;
1520
d662210a 1521 bus = pci_find_bus_nr(bus, bus_num);
502a5395 1522 if (bus) {
79627472
LC
1523 info = g_malloc0(sizeof(*info));
1524 info->bus = bus_num;
1525 info->devices = qmp_query_pci_devices(bus, bus_num);
f2aa58c6 1526 }
163c8a59 1527
79627472 1528 return info;
f2aa58c6
FB
1529}
1530
79627472 1531PciInfoList *qmp_query_pci(Error **errp)
f2aa58c6 1532{
79627472 1533 PciInfoList *info, *head = NULL, *cur_item = NULL;
7588e2b0 1534 PCIHostState *host_bridge;
163c8a59 1535
7588e2b0 1536 QLIST_FOREACH(host_bridge, &pci_host_bridges, next) {
79627472 1537 info = g_malloc0(sizeof(*info));
7588e2b0 1538 info->value = qmp_query_pci_bus(host_bridge->bus, 0);
79627472
LC
1539
1540 /* XXX: waiting for the qapi to support GSList */
1541 if (!cur_item) {
1542 head = cur_item = info;
1543 } else {
1544 cur_item->next = info;
1545 cur_item = info;
163c8a59 1546 }
e822a52a 1547 }
163c8a59 1548
79627472 1549 return head;
77d4bc34 1550}
a41b2ff2 1551
cb457d76
AL
1552static const char * const pci_nic_models[] = {
1553 "ne2k_pci",
1554 "i82551",
1555 "i82557b",
1556 "i82559er",
1557 "rtl8139",
1558 "e1000",
1559 "pcnet",
1560 "virtio",
1561 NULL
1562};
1563
9d07d757
PB
1564static const char * const pci_nic_names[] = {
1565 "ne2k_pci",
1566 "i82551",
1567 "i82557b",
1568 "i82559er",
1569 "rtl8139",
1570 "e1000",
1571 "pcnet",
53c25cea 1572 "virtio-net-pci",
cb457d76
AL
1573 NULL
1574};
1575
a41b2ff2 1576/* Initialize a PCI NIC. */
33e66b86 1577/* FIXME callers should check for failure, but don't */
29b358f9
DG
1578PCIDevice *pci_nic_init(NICInfo *nd, PCIBus *rootbus,
1579 const char *default_model,
5607c388 1580 const char *default_devaddr)
a41b2ff2 1581{
5607c388 1582 const char *devaddr = nd->devaddr ? nd->devaddr : default_devaddr;
07caea31
MA
1583 PCIBus *bus;
1584 int devfn;
5607c388 1585 PCIDevice *pci_dev;
9d07d757 1586 DeviceState *dev;
cb457d76
AL
1587 int i;
1588
07caea31
MA
1589 i = qemu_find_nic_model(nd, pci_nic_models, default_model);
1590 if (i < 0)
1591 return NULL;
1592
29b358f9 1593 bus = pci_get_bus_devfn(&devfn, rootbus, devaddr);
07caea31 1594 if (!bus) {
1ecda02b
MA
1595 error_report("Invalid PCI device address %s for device %s",
1596 devaddr, pci_nic_names[i]);
07caea31
MA
1597 return NULL;
1598 }
1599
499cf102 1600 pci_dev = pci_create(bus, devfn, pci_nic_names[i]);
9ee05825 1601 dev = &pci_dev->qdev;
1cc33683 1602 qdev_set_nic_properties(dev, nd);
07caea31
MA
1603 if (qdev_init(dev) < 0)
1604 return NULL;
9ee05825 1605 return pci_dev;
a41b2ff2
PB
1606}
1607
29b358f9
DG
1608PCIDevice *pci_nic_init_nofail(NICInfo *nd, PCIBus *rootbus,
1609 const char *default_model,
07caea31
MA
1610 const char *default_devaddr)
1611{
1612 PCIDevice *res;
1613
1614 if (qemu_show_nic_models(nd->model, pci_nic_models))
1615 exit(0);
1616
29b358f9 1617 res = pci_nic_init(nd, rootbus, default_model, default_devaddr);
07caea31
MA
1618 if (!res)
1619 exit(1);
1620 return res;
1621}
1622
129d42fb
AJ
1623PCIDevice *pci_vga_init(PCIBus *bus)
1624{
1625 switch (vga_interface_type) {
1626 case VGA_CIRRUS:
1627 return pci_create_simple(bus, -1, "cirrus-vga");
1628 case VGA_QXL:
1629 return pci_create_simple(bus, -1, "qxl-vga");
1630 case VGA_STD:
1631 return pci_create_simple(bus, -1, "VGA");
1632 case VGA_VMWARE:
1633 return pci_create_simple(bus, -1, "vmware-svga");
1634 case VGA_NONE:
1635 default: /* Other non-PCI types. Checking for unsupported types is already
1636 done in vl.c. */
1637 return NULL;
1638 }
1639}
1640
929176c3
MT
1641/* Whether a given bus number is in range of the secondary
1642 * bus of the given bridge device. */
1643static bool pci_secondary_bus_in_range(PCIDevice *dev, int bus_num)
1644{
1645 return !(pci_get_word(dev->config + PCI_BRIDGE_CONTROL) &
1646 PCI_BRIDGE_CTL_BUS_RESET) /* Don't walk the bus if it's reset. */ &&
1647 dev->config[PCI_SECONDARY_BUS] < bus_num &&
1648 bus_num <= dev->config[PCI_SUBORDINATE_BUS];
1649}
1650
d662210a 1651static PCIBus *pci_find_bus_nr(PCIBus *bus, int bus_num)
3ae80618 1652{
470e6363 1653 PCIBus *sec;
3ae80618 1654
470e6363 1655 if (!bus) {
e822a52a 1656 return NULL;
470e6363 1657 }
3ae80618 1658
e822a52a
IY
1659 if (pci_bus_num(bus) == bus_num) {
1660 return bus;
1661 }
1662
929176c3 1663 /* Consider all bus numbers in range for the host pci bridge. */
0889464a 1664 if (!pci_bus_is_root(bus) &&
929176c3
MT
1665 !pci_secondary_bus_in_range(bus->parent_dev, bus_num)) {
1666 return NULL;
1667 }
1668
e822a52a 1669 /* try child bus */
929176c3
MT
1670 for (; bus; bus = sec) {
1671 QLIST_FOREACH(sec, &bus->child, sibling) {
0889464a 1672 assert(!pci_bus_is_root(sec));
929176c3
MT
1673 if (sec->parent_dev->config[PCI_SECONDARY_BUS] == bus_num) {
1674 return sec;
1675 }
1676 if (pci_secondary_bus_in_range(sec->parent_dev, bus_num)) {
1677 break;
c021f8e6 1678 }
e822a52a
IY
1679 }
1680 }
1681
1682 return NULL;
3ae80618
AL
1683}
1684
5256d8bf 1685PCIDevice *pci_find_device(PCIBus *bus, int bus_num, uint8_t devfn)
3ae80618 1686{
d662210a 1687 bus = pci_find_bus_nr(bus, bus_num);
3ae80618
AL
1688
1689 if (!bus)
1690 return NULL;
1691
5256d8bf 1692 return bus->devices[devfn];
3ae80618
AL
1693}
1694
d307af79 1695static int pci_qdev_init(DeviceState *qdev)
6b1b92d3
PB
1696{
1697 PCIDevice *pci_dev = (PCIDevice *)qdev;
40021f08 1698 PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pci_dev);
6b1b92d3 1699 PCIBus *bus;
113f89df 1700 int rc;
ab85ceb1 1701 bool is_default_rom;
6b1b92d3 1702
a9f49946 1703 /* initialize cap_present for pci_is_express() and pci_config_size() */
40021f08 1704 if (pc->is_express) {
a9f49946
IY
1705 pci_dev->cap_present |= QEMU_PCI_CAP_EXPRESS;
1706 }
1707
fef7fbc9 1708 bus = PCI_BUS(qdev_get_parent_bus(qdev));
6e008585
AL
1709 pci_dev = do_pci_register_device(pci_dev, bus,
1710 object_get_typename(OBJECT(qdev)),
1711 pci_dev->devfn);
09e3acc6
GH
1712 if (pci_dev == NULL)
1713 return -1;
40021f08 1714 if (qdev->hotplugged && pc->no_hotplug) {
f79f2bfc 1715 qerror_report(QERR_DEVICE_NO_HOTPLUG, object_get_typename(OBJECT(pci_dev)));
180c22e1
GH
1716 do_pci_unregister_device(pci_dev);
1717 return -1;
1718 }
40021f08
AL
1719 if (pc->init) {
1720 rc = pc->init(pci_dev);
c2afc922
IY
1721 if (rc != 0) {
1722 do_pci_unregister_device(pci_dev);
1723 return rc;
1724 }
925fe64a 1725 }
8c52c8f3
GH
1726
1727 /* rom loading */
ab85ceb1 1728 is_default_rom = false;
40021f08
AL
1729 if (pci_dev->romfile == NULL && pc->romfile != NULL) {
1730 pci_dev->romfile = g_strdup(pc->romfile);
ab85ceb1
SW
1731 is_default_rom = true;
1732 }
1733 pci_add_option_rom(pci_dev, is_default_rom);
8c52c8f3 1734
5beb8ad5 1735 if (bus->hotplug) {
e927d487
MT
1736 /* Let buses differentiate between hotplug and when device is
1737 * enabled during qemu machine creation. */
1738 rc = bus->hotplug(bus->hotplug_qdev, pci_dev,
1739 qdev->hotplugged ? PCI_HOTPLUG_ENABLED:
1740 PCI_COLDPLUG_ENABLED);
a213ff63
IY
1741 if (rc != 0) {
1742 int r = pci_unregister_device(&pci_dev->qdev);
1743 assert(!r);
1744 return rc;
1745 }
1746 }
ee995ffb
GH
1747 return 0;
1748}
1749
1750static int pci_unplug_device(DeviceState *qdev)
1751{
40021f08
AL
1752 PCIDevice *dev = PCI_DEVICE(qdev);
1753 PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(dev);
ee995ffb 1754
40021f08 1755 if (pc->no_hotplug) {
f79f2bfc 1756 qerror_report(QERR_DEVICE_NO_HOTPLUG, object_get_typename(OBJECT(dev)));
180c22e1
GH
1757 return -1;
1758 }
e927d487
MT
1759 return dev->bus->hotplug(dev->bus->hotplug_qdev, dev,
1760 PCI_HOTPLUG_DISABLED);
6b1b92d3
PB
1761}
1762
49823868
IY
1763PCIDevice *pci_create_multifunction(PCIBus *bus, int devfn, bool multifunction,
1764 const char *name)
6b1b92d3
PB
1765{
1766 DeviceState *dev;
1767
02e2da45 1768 dev = qdev_create(&bus->qbus, name);
09f1bbcd 1769 qdev_prop_set_int32(dev, "addr", devfn);
49823868 1770 qdev_prop_set_bit(dev, "multifunction", multifunction);
40021f08 1771 return PCI_DEVICE(dev);
71077c1c 1772}
6b1b92d3 1773
49823868
IY
1774PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn,
1775 bool multifunction,
1776 const char *name)
71077c1c 1777{
49823868 1778 PCIDevice *dev = pci_create_multifunction(bus, devfn, multifunction, name);
e23a1b33 1779 qdev_init_nofail(&dev->qdev);
71077c1c 1780 return dev;
6b1b92d3 1781}
6f4cbd39 1782
49823868
IY
1783PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name)
1784{
1785 return pci_create_multifunction(bus, devfn, false, name);
1786}
1787
1788PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name)
1789{
1790 return pci_create_simple_multifunction(bus, devfn, false, name);
1791}
1792
b56d701f 1793static uint8_t pci_find_space(PCIDevice *pdev, uint8_t size)
6f4cbd39
MT
1794{
1795 int offset = PCI_CONFIG_HEADER_SIZE;
1796 int i;
b56d701f 1797 for (i = PCI_CONFIG_HEADER_SIZE; i < PCI_CONFIG_SPACE_SIZE; ++i) {
6f4cbd39
MT
1798 if (pdev->used[i])
1799 offset = i + 1;
1800 else if (i - offset + 1 == size)
1801 return offset;
b56d701f 1802 }
6f4cbd39
MT
1803 return 0;
1804}
1805
1806static uint8_t pci_find_capability_list(PCIDevice *pdev, uint8_t cap_id,
1807 uint8_t *prev_p)
1808{
1809 uint8_t next, prev;
1810
1811 if (!(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST))
1812 return 0;
1813
1814 for (prev = PCI_CAPABILITY_LIST; (next = pdev->config[prev]);
1815 prev = next + PCI_CAP_LIST_NEXT)
1816 if (pdev->config[next + PCI_CAP_LIST_ID] == cap_id)
1817 break;
1818
1819 if (prev_p)
1820 *prev_p = prev;
1821 return next;
1822}
1823
c9abe111
JK
1824static uint8_t pci_find_capability_at_offset(PCIDevice *pdev, uint8_t offset)
1825{
1826 uint8_t next, prev, found = 0;
1827
1828 if (!(pdev->used[offset])) {
1829 return 0;
1830 }
1831
1832 assert(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST);
1833
1834 for (prev = PCI_CAPABILITY_LIST; (next = pdev->config[prev]);
1835 prev = next + PCI_CAP_LIST_NEXT) {
1836 if (next <= offset && next > found) {
1837 found = next;
1838 }
1839 }
1840 return found;
1841}
1842
ab85ceb1
SW
1843/* Patch the PCI vendor and device ids in a PCI rom image if necessary.
1844 This is needed for an option rom which is used for more than one device. */
1845static void pci_patch_ids(PCIDevice *pdev, uint8_t *ptr, int size)
1846{
1847 uint16_t vendor_id;
1848 uint16_t device_id;
1849 uint16_t rom_vendor_id;
1850 uint16_t rom_device_id;
1851 uint16_t rom_magic;
1852 uint16_t pcir_offset;
1853 uint8_t checksum;
1854
1855 /* Words in rom data are little endian (like in PCI configuration),
1856 so they can be read / written with pci_get_word / pci_set_word. */
1857
1858 /* Only a valid rom will be patched. */
1859 rom_magic = pci_get_word(ptr);
1860 if (rom_magic != 0xaa55) {
1861 PCI_DPRINTF("Bad ROM magic %04x\n", rom_magic);
1862 return;
1863 }
1864 pcir_offset = pci_get_word(ptr + 0x18);
1865 if (pcir_offset + 8 >= size || memcmp(ptr + pcir_offset, "PCIR", 4)) {
1866 PCI_DPRINTF("Bad PCIR offset 0x%x or signature\n", pcir_offset);
1867 return;
1868 }
1869
1870 vendor_id = pci_get_word(pdev->config + PCI_VENDOR_ID);
1871 device_id = pci_get_word(pdev->config + PCI_DEVICE_ID);
1872 rom_vendor_id = pci_get_word(ptr + pcir_offset + 4);
1873 rom_device_id = pci_get_word(ptr + pcir_offset + 6);
1874
1875 PCI_DPRINTF("%s: ROM id %04x%04x / PCI id %04x%04x\n", pdev->romfile,
1876 vendor_id, device_id, rom_vendor_id, rom_device_id);
1877
1878 checksum = ptr[6];
1879
1880 if (vendor_id != rom_vendor_id) {
1881 /* Patch vendor id and checksum (at offset 6 for etherboot roms). */
1882 checksum += (uint8_t)rom_vendor_id + (uint8_t)(rom_vendor_id >> 8);
1883 checksum -= (uint8_t)vendor_id + (uint8_t)(vendor_id >> 8);
1884 PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr[6], checksum);
1885 ptr[6] = checksum;
1886 pci_set_word(ptr + pcir_offset + 4, vendor_id);
1887 }
1888
1889 if (device_id != rom_device_id) {
1890 /* Patch device id and checksum (at offset 6 for etherboot roms). */
1891 checksum += (uint8_t)rom_device_id + (uint8_t)(rom_device_id >> 8);
1892 checksum -= (uint8_t)device_id + (uint8_t)(device_id >> 8);
1893 PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr[6], checksum);
1894 ptr[6] = checksum;
1895 pci_set_word(ptr + pcir_offset + 6, device_id);
1896 }
1897}
1898
c2039bd0 1899/* Add an option rom for the device */
ab85ceb1 1900static int pci_add_option_rom(PCIDevice *pdev, bool is_default_rom)
c2039bd0
AL
1901{
1902 int size;
1903 char *path;
1904 void *ptr;
1724f049 1905 char name[32];
4be9f0d1 1906 const VMStateDescription *vmsd;
c2039bd0 1907
8c52c8f3
GH
1908 if (!pdev->romfile)
1909 return 0;
1910 if (strlen(pdev->romfile) == 0)
1911 return 0;
1912
88169ddf
GH
1913 if (!pdev->rom_bar) {
1914 /*
1915 * Load rom via fw_cfg instead of creating a rom bar,
1916 * for 0.11 compatibility.
1917 */
1918 int class = pci_get_word(pdev->config + PCI_CLASS_DEVICE);
1919 if (class == 0x0300) {
1920 rom_add_vga(pdev->romfile);
1921 } else {
2e55e842 1922 rom_add_option(pdev->romfile, -1);
88169ddf
GH
1923 }
1924 return 0;
1925 }
1926
8c52c8f3 1927 path = qemu_find_file(QEMU_FILE_TYPE_BIOS, pdev->romfile);
c2039bd0 1928 if (path == NULL) {
7267c094 1929 path = g_strdup(pdev->romfile);
c2039bd0
AL
1930 }
1931
1932 size = get_image_size(path);
8c52c8f3 1933 if (size < 0) {
1ecda02b 1934 error_report("%s: failed to find romfile \"%s\"",
8c7f3dd0
SH
1935 __func__, pdev->romfile);
1936 g_free(path);
1937 return -1;
1938 } else if (size == 0) {
1939 error_report("%s: ignoring empty romfile \"%s\"",
1940 __func__, pdev->romfile);
7267c094 1941 g_free(path);
8c52c8f3
GH
1942 return -1;
1943 }
c2039bd0
AL
1944 if (size & (size - 1)) {
1945 size = 1 << qemu_fls(size);
1946 }
1947
4be9f0d1
AL
1948 vmsd = qdev_get_vmsd(DEVICE(pdev));
1949
1950 if (vmsd) {
1951 snprintf(name, sizeof(name), "%s.rom", vmsd->name);
1952 } else {
f79f2bfc 1953 snprintf(name, sizeof(name), "%s.rom", object_get_typename(OBJECT(pdev)));
4be9f0d1 1954 }
14caaf7f 1955 pdev->has_rom = true;
40c5dce9 1956 memory_region_init_ram(&pdev->rom, OBJECT(pdev), name, size);
c5705a77 1957 vmstate_register_ram(&pdev->rom, &pdev->qdev);
14caaf7f 1958 ptr = memory_region_get_ram_ptr(&pdev->rom);
c2039bd0 1959 load_image(path, ptr);
7267c094 1960 g_free(path);
c2039bd0 1961
ab85ceb1
SW
1962 if (is_default_rom) {
1963 /* Only the default rom images will be patched (if needed). */
1964 pci_patch_ids(pdev, ptr, size);
1965 }
1966
e824b2cc 1967 pci_register_bar(pdev, PCI_ROM_SLOT, 0, &pdev->rom);
c2039bd0
AL
1968
1969 return 0;
1970}
1971
230741dc
AW
1972static void pci_del_option_rom(PCIDevice *pdev)
1973{
14caaf7f 1974 if (!pdev->has_rom)
230741dc
AW
1975 return;
1976
c5705a77 1977 vmstate_unregister_ram(&pdev->rom, &pdev->qdev);
14caaf7f
AK
1978 memory_region_destroy(&pdev->rom);
1979 pdev->has_rom = false;
230741dc
AW
1980}
1981
ca77089d
IY
1982/*
1983 * if !offset
1984 * Reserve space and add capability to the linked list in pci config space
1985 *
1986 * if offset = 0,
1987 * Find and reserve space and add capability to the linked list
1988 * in pci config space */
1989int pci_add_capability(PCIDevice *pdev, uint8_t cap_id,
1990 uint8_t offset, uint8_t size)
6f4cbd39 1991{
ca77089d 1992 uint8_t *config;
c9abe111
JK
1993 int i, overlapping_cap;
1994
ca77089d
IY
1995 if (!offset) {
1996 offset = pci_find_space(pdev, size);
1997 if (!offset) {
1998 return -ENOSPC;
1999 }
c9abe111
JK
2000 } else {
2001 /* Verify that capabilities don't overlap. Note: device assignment
2002 * depends on this check to verify that the device is not broken.
2003 * Should never trigger for emulated devices, but it's helpful
2004 * for debugging these. */
2005 for (i = offset; i < offset + size; i++) {
2006 overlapping_cap = pci_find_capability_at_offset(pdev, i);
2007 if (overlapping_cap) {
568f0690 2008 fprintf(stderr, "ERROR: %s:%02x:%02x.%x "
c9abe111
JK
2009 "Attempt to add PCI capability %x at offset "
2010 "%x overlaps existing capability %x at offset %x\n",
568f0690 2011 pci_root_bus_path(pdev), pci_bus_num(pdev->bus),
c9abe111
JK
2012 PCI_SLOT(pdev->devfn), PCI_FUNC(pdev->devfn),
2013 cap_id, offset, overlapping_cap, i);
2014 return -EINVAL;
2015 }
2016 }
ca77089d
IY
2017 }
2018
2019 config = pdev->config + offset;
6f4cbd39
MT
2020 config[PCI_CAP_LIST_ID] = cap_id;
2021 config[PCI_CAP_LIST_NEXT] = pdev->config[PCI_CAPABILITY_LIST];
2022 pdev->config[PCI_CAPABILITY_LIST] = offset;
2023 pdev->config[PCI_STATUS] |= PCI_STATUS_CAP_LIST;
e26631b7 2024 memset(pdev->used + offset, 0xFF, QEMU_ALIGN_UP(size, 4));
6f4cbd39
MT
2025 /* Make capability read-only by default */
2026 memset(pdev->wmask + offset, 0, size);
bd4b65ee
MT
2027 /* Check capability by default */
2028 memset(pdev->cmask + offset, 0xFF, size);
6f4cbd39
MT
2029 return offset;
2030}
2031
2032/* Unlink capability from the pci config space. */
2033void pci_del_capability(PCIDevice *pdev, uint8_t cap_id, uint8_t size)
2034{
2035 uint8_t prev, offset = pci_find_capability_list(pdev, cap_id, &prev);
2036 if (!offset)
2037 return;
2038 pdev->config[prev] = pdev->config[offset + PCI_CAP_LIST_NEXT];
ebabb67a 2039 /* Make capability writable again */
6f4cbd39 2040 memset(pdev->wmask + offset, 0xff, size);
1a4f5971 2041 memset(pdev->w1cmask + offset, 0, size);
bd4b65ee
MT
2042 /* Clear cmask as device-specific registers can't be checked */
2043 memset(pdev->cmask + offset, 0, size);
e26631b7 2044 memset(pdev->used + offset, 0, QEMU_ALIGN_UP(size, 4));
6f4cbd39
MT
2045
2046 if (!pdev->config[PCI_CAPABILITY_LIST])
2047 pdev->config[PCI_STATUS] &= ~PCI_STATUS_CAP_LIST;
2048}
2049
6f4cbd39
MT
2050uint8_t pci_find_capability(PCIDevice *pdev, uint8_t cap_id)
2051{
2052 return pci_find_capability_list(pdev, cap_id, NULL);
2053}
10c4c98a
GH
2054
2055static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent)
2056{
2057 PCIDevice *d = (PCIDevice *)dev;
2058 const pci_class_desc *desc;
2059 char ctxt[64];
2060 PCIIORegion *r;
2061 int i, class;
2062
b0ff8eb2 2063 class = pci_get_word(d->config + PCI_CLASS_DEVICE);
10c4c98a
GH
2064 desc = pci_class_descriptions;
2065 while (desc->desc && class != desc->class)
2066 desc++;
2067 if (desc->desc) {
2068 snprintf(ctxt, sizeof(ctxt), "%s", desc->desc);
2069 } else {
2070 snprintf(ctxt, sizeof(ctxt), "Class %04x", class);
2071 }
2072
2073 monitor_printf(mon, "%*sclass %s, addr %02x:%02x.%x, "
2074 "pci id %04x:%04x (sub %04x:%04x)\n",
7f5feab4 2075 indent, "", ctxt, pci_bus_num(d->bus),
e822a52a 2076 PCI_SLOT(d->devfn), PCI_FUNC(d->devfn),
b0ff8eb2
IY
2077 pci_get_word(d->config + PCI_VENDOR_ID),
2078 pci_get_word(d->config + PCI_DEVICE_ID),
2079 pci_get_word(d->config + PCI_SUBSYSTEM_VENDOR_ID),
2080 pci_get_word(d->config + PCI_SUBSYSTEM_ID));
10c4c98a
GH
2081 for (i = 0; i < PCI_NUM_REGIONS; i++) {
2082 r = &d->io_regions[i];
2083 if (!r->size)
2084 continue;
89e8b13c
IY
2085 monitor_printf(mon, "%*sbar %d: %s at 0x%"FMT_PCIBUS
2086 " [0x%"FMT_PCIBUS"]\n",
2087 indent, "",
0392a017 2088 i, r->type & PCI_BASE_ADDRESS_SPACE_IO ? "i/o" : "mem",
10c4c98a
GH
2089 r->addr, r->addr + r->size - 1);
2090 }
2091}
03587182 2092
5e0259e7
GN
2093static char *pci_dev_fw_name(DeviceState *dev, char *buf, int len)
2094{
2095 PCIDevice *d = (PCIDevice *)dev;
2096 const char *name = NULL;
2097 const pci_class_desc *desc = pci_class_descriptions;
2098 int class = pci_get_word(d->config + PCI_CLASS_DEVICE);
2099
2100 while (desc->desc &&
2101 (class & ~desc->fw_ign_bits) !=
2102 (desc->class & ~desc->fw_ign_bits)) {
2103 desc++;
2104 }
2105
2106 if (desc->desc) {
2107 name = desc->fw_name;
2108 }
2109
2110 if (name) {
2111 pstrcpy(buf, len, name);
2112 } else {
2113 snprintf(buf, len, "pci%04x,%04x",
2114 pci_get_word(d->config + PCI_VENDOR_ID),
2115 pci_get_word(d->config + PCI_DEVICE_ID));
2116 }
2117
2118 return buf;
2119}
2120
2121static char *pcibus_get_fw_dev_path(DeviceState *dev)
2122{
2123 PCIDevice *d = (PCIDevice *)dev;
2124 char path[50], name[33];
2125 int off;
2126
2127 off = snprintf(path, sizeof(path), "%s@%x",
2128 pci_dev_fw_name(dev, name, sizeof name),
2129 PCI_SLOT(d->devfn));
2130 if (PCI_FUNC(d->devfn))
2131 snprintf(path + off, sizeof(path) + off, ",%x", PCI_FUNC(d->devfn));
a5cf8262 2132 return g_strdup(path);
5e0259e7
GN
2133}
2134
4f43c1ff
AW
2135static char *pcibus_get_dev_path(DeviceState *dev)
2136{
a6a7005d
MT
2137 PCIDevice *d = container_of(dev, PCIDevice, qdev);
2138 PCIDevice *t;
2139 int slot_depth;
2140 /* Path format: Domain:00:Slot.Function:Slot.Function....:Slot.Function.
2141 * 00 is added here to make this format compatible with
2142 * domain:Bus:Slot.Func for systems without nested PCI bridges.
2143 * Slot.Function list specifies the slot and function numbers for all
2144 * devices on the path from root to the specific device. */
568f0690
DG
2145 const char *root_bus_path;
2146 int root_bus_len;
2991181a 2147 char slot[] = ":SS.F";
2991181a 2148 int slot_len = sizeof slot - 1 /* For '\0' */;
a6a7005d
MT
2149 int path_len;
2150 char *path, *p;
2991181a 2151 int s;
a6a7005d 2152
568f0690
DG
2153 root_bus_path = pci_root_bus_path(d);
2154 root_bus_len = strlen(root_bus_path);
2155
a6a7005d
MT
2156 /* Calculate # of slots on path between device and root. */;
2157 slot_depth = 0;
2158 for (t = d; t; t = t->bus->parent_dev) {
2159 ++slot_depth;
2160 }
2161
568f0690 2162 path_len = root_bus_len + slot_len * slot_depth;
a6a7005d
MT
2163
2164 /* Allocate memory, fill in the terminating null byte. */
7267c094 2165 path = g_malloc(path_len + 1 /* For '\0' */);
a6a7005d
MT
2166 path[path_len] = '\0';
2167
568f0690 2168 memcpy(path, root_bus_path, root_bus_len);
a6a7005d
MT
2169
2170 /* Fill in slot numbers. We walk up from device to root, so need to print
2171 * them in the reverse order, last to first. */
2172 p = path + path_len;
2173 for (t = d; t; t = t->bus->parent_dev) {
2174 p -= slot_len;
2991181a 2175 s = snprintf(slot, sizeof slot, ":%02x.%x",
4c900518 2176 PCI_SLOT(t->devfn), PCI_FUNC(t->devfn));
2991181a
MT
2177 assert(s == slot_len);
2178 memcpy(p, slot, slot_len);
a6a7005d
MT
2179 }
2180
2181 return path;
4f43c1ff
AW
2182}
2183
f3006dd1
IY
2184static int pci_qdev_find_recursive(PCIBus *bus,
2185 const char *id, PCIDevice **pdev)
2186{
2187 DeviceState *qdev = qdev_find_recursive(&bus->qbus, id);
2188 if (!qdev) {
2189 return -ENODEV;
2190 }
2191
2192 /* roughly check if given qdev is pci device */
4be9f0d1 2193 if (object_dynamic_cast(OBJECT(qdev), TYPE_PCI_DEVICE)) {
40021f08 2194 *pdev = PCI_DEVICE(qdev);
f3006dd1
IY
2195 return 0;
2196 }
2197 return -EINVAL;
2198}
2199
2200int pci_qdev_find_device(const char *id, PCIDevice **pdev)
2201{
7588e2b0 2202 PCIHostState *host_bridge;
f3006dd1
IY
2203 int rc = -ENODEV;
2204
7588e2b0
DG
2205 QLIST_FOREACH(host_bridge, &pci_host_bridges, next) {
2206 int tmp = pci_qdev_find_recursive(host_bridge->bus, id, pdev);
f3006dd1
IY
2207 if (!tmp) {
2208 rc = 0;
2209 break;
2210 }
2211 if (tmp != -ENODEV) {
2212 rc = tmp;
2213 }
2214 }
2215
2216 return rc;
2217}
f5e6fed8
AK
2218
2219MemoryRegion *pci_address_space(PCIDevice *dev)
2220{
2221 return dev->bus->address_space_mem;
2222}
e11d6439
RH
2223
2224MemoryRegion *pci_address_space_io(PCIDevice *dev)
2225{
2226 return dev->bus->address_space_io;
2227}
40021f08 2228
39bffca2
AL
2229static void pci_device_class_init(ObjectClass *klass, void *data)
2230{
2231 DeviceClass *k = DEVICE_CLASS(klass);
2232 k->init = pci_qdev_init;
2233 k->unplug = pci_unplug_device;
2234 k->exit = pci_unregister_device;
0d936928 2235 k->bus_type = TYPE_PCI_BUS;
bce54474 2236 k->props = pci_props;
39bffca2
AL
2237}
2238
9eda7d37
AK
2239AddressSpace *pci_device_iommu_address_space(PCIDevice *dev)
2240{
2241 PCIBus *bus = PCI_BUS(dev->bus);
2242
2243 if (bus->iommu_fn) {
2244 return bus->iommu_fn(bus, bus->iommu_opaque, dev->devfn);
2245 }
2246
2247 if (bus->parent_dev) {
2248 /** We are ignoring the bus master DMA bit of the bridge
2249 * as it would complicate things such as VFIO for no good reason */
2250 return pci_device_iommu_address_space(bus->parent_dev);
2251 }
2252
2253 return &address_space_memory;
2254}
2255
e00387d5 2256void pci_setup_iommu(PCIBus *bus, PCIIOMMUFunc fn, void *opaque)
5fa45de5 2257{
e00387d5
AK
2258 bus->iommu_fn = fn;
2259 bus->iommu_opaque = opaque;
5fa45de5
DG
2260}
2261
43864069
MT
2262static void pci_dev_get_w64(PCIBus *b, PCIDevice *dev, void *opaque)
2263{
2264 Range *range = opaque;
2265 PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(dev);
2266 uint16_t cmd = pci_get_word(dev->config + PCI_COMMAND);
2267 int r;
2268
2269 if (!(cmd & PCI_COMMAND_MEMORY)) {
2270 return;
2271 }
2272
2273 if (pc->is_bridge) {
2274 pcibus_t base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
2275 pcibus_t limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
2276
2277 base = MAX(base, 0x1ULL << 32);
2278
2279 if (limit >= base) {
2280 Range pref_range;
2281 pref_range.begin = base;
2282 pref_range.end = limit + 1;
2283 range_extend(range, &pref_range);
2284 }
2285 }
2286 for (r = 0; r < PCI_NUM_REGIONS; ++r) {
2287 PCIIORegion *region = &dev->io_regions[r];
2288 Range region_range;
2289
2290 if (!region->size ||
2291 (region->type & PCI_BASE_ADDRESS_SPACE_IO) ||
2292 !(region->type & PCI_BASE_ADDRESS_MEM_TYPE_64)) {
2293 continue;
2294 }
2295 region_range.begin = pci_get_quad(dev->config + pci_bar(dev, r));
2296 region_range.end = region_range.begin + region->size;
2297
2298 region_range.begin = MAX(region_range.begin, 0x1ULL << 32);
2299
2300 if (region_range.end - 1 >= region_range.begin) {
2301 range_extend(range, &region_range);
2302 }
2303 }
2304}
2305
2306void pci_bus_get_w64_range(PCIBus *bus, Range *range)
2307{
2308 range->begin = range->end = 0;
2309 pci_for_each_device_under_bus(bus, pci_dev_get_w64, range);
2310}
2311
8c43a6f0 2312static const TypeInfo pci_device_type_info = {
40021f08
AL
2313 .name = TYPE_PCI_DEVICE,
2314 .parent = TYPE_DEVICE,
2315 .instance_size = sizeof(PCIDevice),
2316 .abstract = true,
2317 .class_size = sizeof(PCIDeviceClass),
39bffca2 2318 .class_init = pci_device_class_init,
40021f08
AL
2319};
2320
83f7d43a 2321static void pci_register_types(void)
40021f08 2322{
0d936928 2323 type_register_static(&pci_bus_info);
3a861c46 2324 type_register_static(&pcie_bus_info);
40021f08
AL
2325 type_register_static(&pci_device_type_info);
2326}
2327
83f7d43a 2328type_init(pci_register_types)