]> git.proxmox.com Git - qemu.git/blame - hw/pci/pci.h
pci: use constants for devices under the 1B36 device ID, document them
[qemu.git] / hw / pci / pci.h
CommitLineData
87ecb68b
PB
1#ifndef QEMU_PCI_H
2#define QEMU_PCI_H
3
376253ec
AL
4#include "qemu-common.h"
5
c759b24f 6#include "hw/qdev.h"
022c62cb 7#include "exec/memory.h"
9c17d615 8#include "sysemu/dma.h"
6b1b92d3 9
87ecb68b 10/* PCI includes legacy ISA access. */
c759b24f 11#include "hw/isa.h"
87ecb68b 12
c759b24f 13#include "hw/pci/pcie.h"
0428527c 14
87ecb68b
PB
15/* PCI bus */
16
3ae80618
AL
17#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
18#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
19#define PCI_FUNC(devfn) ((devfn) & 0x07)
90a20dbb 20#define PCI_SLOT_MAX 32
6fa84913 21#define PCI_FUNC_MAX 8
3ae80618 22
a770dc7e 23/* Class, Vendor and Device IDs from Linux's pci_ids.h */
c759b24f 24#include "hw/pci/pci_ids.h"
173a543b 25
a770dc7e 26/* QEMU-specific Vendor and Device ID definitions */
6f338c34 27
a770dc7e
AL
28/* IBM (0x1014) */
29#define PCI_DEVICE_ID_IBM_440GX 0x027f
4ebcf884 30#define PCI_DEVICE_ID_IBM_OPENPIC2 0xffff
deb54399 31
a770dc7e 32/* Hitachi (0x1054) */
deb54399 33#define PCI_VENDOR_ID_HITACHI 0x1054
a770dc7e 34#define PCI_DEVICE_ID_HITACHI_SH7751R 0x350e
deb54399 35
a770dc7e 36/* Apple (0x106b) */
4ebcf884
BS
37#define PCI_DEVICE_ID_APPLE_343S1201 0x0010
38#define PCI_DEVICE_ID_APPLE_UNI_N_I_PCI 0x001e
39#define PCI_DEVICE_ID_APPLE_UNI_N_PCI 0x001f
4ebcf884 40#define PCI_DEVICE_ID_APPLE_UNI_N_KEYL 0x0022
a770dc7e 41#define PCI_DEVICE_ID_APPLE_IPID_USB 0x003f
deb54399 42
a770dc7e
AL
43/* Realtek (0x10ec) */
44#define PCI_DEVICE_ID_REALTEK_8029 0x8029
deb54399 45
a770dc7e
AL
46/* Xilinx (0x10ee) */
47#define PCI_DEVICE_ID_XILINX_XC2VP30 0x0300
deb54399 48
a770dc7e
AL
49/* Marvell (0x11ab) */
50#define PCI_DEVICE_ID_MARVELL_GT6412X 0x4620
deb54399 51
a770dc7e 52/* QEMU/Bochs VGA (0x1234) */
4ebcf884
BS
53#define PCI_VENDOR_ID_QEMU 0x1234
54#define PCI_DEVICE_ID_QEMU_VGA 0x1111
55
a770dc7e 56/* VMWare (0x15ad) */
deb54399
AL
57#define PCI_VENDOR_ID_VMWARE 0x15ad
58#define PCI_DEVICE_ID_VMWARE_SVGA2 0x0405
59#define PCI_DEVICE_ID_VMWARE_SVGA 0x0710
60#define PCI_DEVICE_ID_VMWARE_NET 0x0720
61#define PCI_DEVICE_ID_VMWARE_SCSI 0x0730
62#define PCI_DEVICE_ID_VMWARE_IDE 0x1729
63
cef3017c 64/* Intel (0x8086) */
a770dc7e 65#define PCI_DEVICE_ID_INTEL_82551IT 0x1209
d6fd1e66 66#define PCI_DEVICE_ID_INTEL_82557 0x1229
1a5a86fb 67#define PCI_DEVICE_ID_INTEL_82801IR 0x2922
74c62ba8 68
deb54399 69/* Red Hat / Qumranet (for QEMU) -- see pci-ids.txt */
d350d97d
AL
70#define PCI_VENDOR_ID_REDHAT_QUMRANET 0x1af4
71#define PCI_SUBVENDOR_ID_REDHAT_QUMRANET 0x1af4
72#define PCI_SUBDEVICE_ID_QEMU 0x1100
73
74#define PCI_DEVICE_ID_VIRTIO_NET 0x1000
75#define PCI_DEVICE_ID_VIRTIO_BLOCK 0x1001
76#define PCI_DEVICE_ID_VIRTIO_BALLOON 0x1002
14d50bef 77#define PCI_DEVICE_ID_VIRTIO_CONSOLE 0x1003
973abc7f 78#define PCI_DEVICE_ID_VIRTIO_SCSI 0x1004
16c915ba 79#define PCI_DEVICE_ID_VIRTIO_RNG 0x1005
13744bd0 80#define PCI_DEVICE_ID_VIRTIO_9P 0x1009
d350d97d 81
5c03a254
PB
82#define PCI_VENDOR_ID_REDHAT 0x1b36
83#define PCI_DEVICE_ID_REDHAT_BRIDGE 0x0001
84#define PCI_DEVICE_ID_REDHAT_SERIAL 0x0002
85#define PCI_DEVICE_ID_REDHAT_SERIAL2 0x0003
86#define PCI_DEVICE_ID_REDHAT_SERIAL4 0x0004
87#define PCI_DEVICE_ID_REDHAT_QXL 0x0100
88
4f8589e1 89#define FMT_PCIBUS PRIx64
6e355d90 90
87ecb68b
PB
91typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
92 uint32_t address, uint32_t data, int len);
93typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
94 uint32_t address, int len);
95typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
6e355d90 96 pcibus_t addr, pcibus_t size, int type);
f90c2bcd 97typedef void PCIUnregisterFunc(PCIDevice *pci_dev);
87ecb68b 98
87ecb68b 99typedef struct PCIIORegion {
6e355d90
IY
100 pcibus_t addr; /* current PCI mapping address. -1 means not mapped */
101#define PCI_BAR_UNMAPPED (~(pcibus_t)0)
102 pcibus_t size;
87ecb68b 103 uint8_t type;
79ff8cb0 104 MemoryRegion *memory;
5968eca3 105 MemoryRegion *address_space;
87ecb68b
PB
106} PCIIORegion;
107
108#define PCI_ROM_SLOT 6
109#define PCI_NUM_REGIONS 7
110
c759b24f 111#include "hw/pci/pci_regs.h"
fb58a897
IY
112
113/* PCI HEADER_TYPE */
6407f373 114#define PCI_HEADER_TYPE_MULTI_FUNCTION 0x80
8098ed41 115
b7ee1603
MT
116/* Size of the standard PCI config header */
117#define PCI_CONFIG_HEADER_SIZE 0x40
118/* Size of the standard PCI config space */
119#define PCI_CONFIG_SPACE_SIZE 0x100
a9f49946
IY
120/* Size of the standart PCIe config space: 4KB */
121#define PCIE_CONFIG_SPACE_SIZE 0x1000
b7ee1603 122
e369cad7
IY
123#define PCI_NUM_PINS 4 /* A-D */
124
02eb84d0
MT
125/* Bits in cap_present field. */
126enum {
e4c7d2ae
IY
127 QEMU_PCI_CAP_MSI = 0x1,
128 QEMU_PCI_CAP_MSIX = 0x2,
129 QEMU_PCI_CAP_EXPRESS = 0x4,
49823868
IY
130
131 /* multifunction capable device */
e4c7d2ae 132#define QEMU_PCI_CAP_MULTIFUNCTION_BITNR 3
49823868 133 QEMU_PCI_CAP_MULTIFUNCTION = (1 << QEMU_PCI_CAP_MULTIFUNCTION_BITNR),
b1aeb926
IY
134
135 /* command register SERR bit enabled */
136#define QEMU_PCI_CAP_SERR_BITNR 4
137 QEMU_PCI_CAP_SERR = (1 << QEMU_PCI_CAP_SERR_BITNR),
1dc324d2
MT
138 /* Standard hot plug controller. */
139#define QEMU_PCI_SHPC_BITNR 5
140 QEMU_PCI_CAP_SHPC = (1 << QEMU_PCI_SHPC_BITNR),
762833b3
MT
141#define QEMU_PCI_SLOTID_BITNR 6
142 QEMU_PCI_CAP_SLOTID = (1 << QEMU_PCI_SLOTID_BITNR),
02eb84d0
MT
143};
144
40021f08
AL
145#define TYPE_PCI_DEVICE "pci-device"
146#define PCI_DEVICE(obj) \
147 OBJECT_CHECK(PCIDevice, (obj), TYPE_PCI_DEVICE)
148#define PCI_DEVICE_CLASS(klass) \
149 OBJECT_CLASS_CHECK(PCIDeviceClass, (klass), TYPE_PCI_DEVICE)
150#define PCI_DEVICE_GET_CLASS(obj) \
151 OBJECT_GET_CLASS(PCIDeviceClass, (obj), TYPE_PCI_DEVICE)
152
3afa9bb4
MT
153typedef struct PCIINTxRoute {
154 enum {
155 PCI_INTX_ENABLED,
156 PCI_INTX_INVERTED,
157 PCI_INTX_DISABLED,
158 } mode;
159 int irq;
160} PCIINTxRoute;
161
40021f08
AL
162typedef struct PCIDeviceClass {
163 DeviceClass parent_class;
164
165 int (*init)(PCIDevice *dev);
166 PCIUnregisterFunc *exit;
167 PCIConfigReadFunc *config_read;
168 PCIConfigWriteFunc *config_write;
169
170 uint16_t vendor_id;
171 uint16_t device_id;
172 uint8_t revision;
173 uint16_t class_id;
174 uint16_t subsystem_vendor_id; /* only for header type = 0 */
175 uint16_t subsystem_id; /* only for header type = 0 */
176
177 /*
178 * pci-to-pci bridge or normal device.
179 * This doesn't mean pci host switch.
180 * When card bus bridge is supported, this would be enhanced.
181 */
182 int is_bridge;
183
184 /* pcie stuff */
185 int is_express; /* is this device pci express? */
186
187 /* device isn't hot-pluggable */
188 int no_hotplug;
189
190 /* rom bar */
191 const char *romfile;
192} PCIDeviceClass;
193
0ae16251 194typedef void (*PCIINTxRoutingNotifier)(PCIDevice *dev);
2cdfe53c
JK
195typedef int (*MSIVectorUseNotifier)(PCIDevice *dev, unsigned int vector,
196 MSIMessage msg);
197typedef void (*MSIVectorReleaseNotifier)(PCIDevice *dev, unsigned int vector);
bbef882c
MT
198typedef void (*MSIVectorPollNotifier)(PCIDevice *dev,
199 unsigned int vector_start,
200 unsigned int vector_end);
2cdfe53c 201
87ecb68b 202struct PCIDevice {
6b1b92d3 203 DeviceState qdev;
5fa45de5 204
87ecb68b 205 /* PCI config space */
a9f49946 206 uint8_t *config;
b7ee1603 207
ebabb67a 208 /* Used to enable config checks on load. Note that writable bits are
bd4b65ee 209 * never checked even if set in cmask. */
a9f49946 210 uint8_t *cmask;
bd4b65ee 211
b7ee1603 212 /* Used to implement R/W bytes */
a9f49946 213 uint8_t *wmask;
87ecb68b 214
92ba5f51
IY
215 /* Used to implement RW1C(Write 1 to Clear) bytes */
216 uint8_t *w1cmask;
217
6f4cbd39 218 /* Used to allocate config space for capabilities. */
a9f49946 219 uint8_t *used;
6f4cbd39 220
87ecb68b
PB
221 /* the following fields are read only */
222 PCIBus *bus;
09f1bbcd 223 int32_t devfn;
87ecb68b
PB
224 char name[64];
225 PCIIORegion io_regions[PCI_NUM_REGIONS];
817dcc53 226 AddressSpace bus_master_as;
1c380f94 227 MemoryRegion bus_master_enable_region;
5fa45de5 228 DMAContext *dma;
87ecb68b
PB
229
230 /* do not access the following fields */
231 PCIConfigReadFunc *config_read;
232 PCIConfigWriteFunc *config_write;
87ecb68b
PB
233
234 /* IRQ objects for the INTA-INTD pins. */
235 qemu_irq *irq;
236
237 /* Current IRQ levels. Used internally by the generic PCI code. */
d036bb21 238 uint8_t irq_state;
02eb84d0
MT
239
240 /* Capability bits */
241 uint32_t cap_present;
242
243 /* Offset of MSI-X capability in config space */
244 uint8_t msix_cap;
245
246 /* MSI-X entries */
247 int msix_entries_nr;
248
d35e428c
AW
249 /* Space to store MSIX table & pending bit array */
250 uint8_t *msix_table;
251 uint8_t *msix_pba;
53f94925
AW
252 /* MemoryRegion container for msix exclusive BAR setup */
253 MemoryRegion msix_exclusive_bar;
d35e428c
AW
254 /* Memory Regions for MSIX table and pending bit entries. */
255 MemoryRegion msix_table_mmio;
256 MemoryRegion msix_pba_mmio;
02eb84d0
MT
257 /* Reference-count for entries actually in use by driver. */
258 unsigned *msix_entry_used;
50322249
MT
259 /* MSIX function mask set or MSIX disabled */
260 bool msix_function_masked;
f16c4abf
JQ
261 /* Version id needed for VMState */
262 int32_t version_id;
c2039bd0 263
e4c7d2ae
IY
264 /* Offset of MSI capability in config space */
265 uint8_t msi_cap;
266
0428527c
IY
267 /* PCI Express */
268 PCIExpressDevice exp;
269
1dc324d2
MT
270 /* SHPC */
271 SHPCDevice *shpc;
272
c2039bd0 273 /* Location of option rom */
8c52c8f3 274 char *romfile;
14caaf7f
AK
275 bool has_rom;
276 MemoryRegion rom;
88169ddf 277 uint32_t rom_bar;
2cdfe53c 278
0ae16251
JK
279 /* INTx routing notifier */
280 PCIINTxRoutingNotifier intx_routing_notifier;
281
2cdfe53c
JK
282 /* MSI-X notifiers */
283 MSIVectorUseNotifier msix_vector_use_notifier;
284 MSIVectorReleaseNotifier msix_vector_release_notifier;
bbef882c 285 MSIVectorPollNotifier msix_vector_poll_notifier;
87ecb68b
PB
286};
287
e824b2cc
AK
288void pci_register_bar(PCIDevice *pci_dev, int region_num,
289 uint8_t attr, MemoryRegion *memory);
16a96f28 290pcibus_t pci_get_bar_addr(PCIDevice *pci_dev, int region_num);
87ecb68b 291
ca77089d
IY
292int pci_add_capability(PCIDevice *pdev, uint8_t cap_id,
293 uint8_t offset, uint8_t size);
6f4cbd39
MT
294
295void pci_del_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);
296
6f4cbd39
MT
297uint8_t pci_find_capability(PCIDevice *pci_dev, uint8_t cap_id);
298
299
87ecb68b
PB
300uint32_t pci_default_read_config(PCIDevice *d,
301 uint32_t address, int len);
302void pci_default_write_config(PCIDevice *d,
303 uint32_t address, uint32_t val, int len);
304void pci_device_save(PCIDevice *s, QEMUFile *f);
305int pci_device_load(PCIDevice *s, QEMUFile *f);
f5e6fed8 306MemoryRegion *pci_address_space(PCIDevice *dev);
e11d6439 307MemoryRegion *pci_address_space_io(PCIDevice *dev);
87ecb68b 308
5d4e84c8 309typedef void (*pci_set_irq_fn)(void *opaque, int irq_num, int level);
87ecb68b 310typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
3afa9bb4 311typedef PCIINTxRoute (*pci_route_irq_fn)(void *opaque, int pin);
e927d487
MT
312
313typedef enum {
314 PCI_HOTPLUG_DISABLED,
315 PCI_HOTPLUG_ENABLED,
316 PCI_COLDPLUG_ENABLED,
317} PCIHotplugState;
318
319typedef int (*pci_hotplug_fn)(DeviceState *qdev, PCIDevice *pci_dev,
320 PCIHotplugState state);
21eea4b3 321void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent,
1e39101c 322 const char *name,
aee97b84
AK
323 MemoryRegion *address_space_mem,
324 MemoryRegion *address_space_io,
1e39101c
AK
325 uint8_t devfn_min);
326PCIBus *pci_bus_new(DeviceState *parent, const char *name,
aee97b84
AK
327 MemoryRegion *address_space_mem,
328 MemoryRegion *address_space_io,
329 uint8_t devfn_min);
21eea4b3
GH
330void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
331 void *irq_opaque, int nirq);
9ddf8437 332int pci_bus_get_irq_level(PCIBus *bus, int irq_num);
87c30546 333void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug, DeviceState *dev);
91e56159
IY
334/* 0 <= pin <= 3 0 = INTA, 1 = INTB, 2 = INTC, 3 = INTD */
335int pci_swizzle_map_irq_fn(PCIDevice *pci_dev, int pin);
02e2da45
PB
336PCIBus *pci_register_bus(DeviceState *parent, const char *name,
337 pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
1e39101c 338 void *irq_opaque,
aee97b84
AK
339 MemoryRegion *address_space_mem,
340 MemoryRegion *address_space_io,
1e39101c 341 uint8_t devfn_min, int nirq);
3afa9bb4
MT
342void pci_bus_set_route_irq_fn(PCIBus *, pci_route_irq_fn);
343PCIINTxRoute pci_device_route_intx_to_irq(PCIDevice *dev, int pin);
d6e65d54 344bool pci_intx_route_changed(PCIINTxRoute *old, PCIINTxRoute *new);
0ae16251
JK
345void pci_bus_fire_intx_routing_notifier(PCIBus *bus);
346void pci_device_set_intx_routing_notifier(PCIDevice *dev,
347 PCIINTxRoutingNotifier notifier);
0ead87c8 348void pci_device_reset(PCIDevice *dev);
9bb33586 349void pci_bus_reset(PCIBus *bus);
87ecb68b 350
5607c388
MA
351PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model,
352 const char *default_devaddr);
07caea31
MA
353PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model,
354 const char *default_devaddr);
129d42fb
AJ
355
356PCIDevice *pci_vga_init(PCIBus *bus);
357
87ecb68b 358int pci_bus_num(PCIBus *s);
7aa8cbb9
AP
359void pci_for_each_device(PCIBus *bus, int bus_num,
360 void (*fn)(PCIBus *bus, PCIDevice *d, void *opaque),
361 void *opaque);
c469e1dd 362PCIBus *pci_find_root_bus(int domain);
e075e788 363int pci_find_domain(const PCIBus *bus);
5256d8bf 364PCIDevice *pci_find_device(PCIBus *bus, int bus_num, uint8_t devfn);
f3006dd1 365int pci_qdev_find_device(const char *id, PCIDevice **pdev);
49bd1458 366PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr);
87ecb68b 367
e9283f8b
JK
368int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp,
369 unsigned *slotp);
880345c4 370
4c92325b
IY
371void pci_device_deassert_intx(PCIDevice *dev);
372
5fa45de5
DG
373typedef DMAContext *(*PCIDMAContextFunc)(PCIBus *, void *, int);
374
375void pci_setup_iommu(PCIBus *bus, PCIDMAContextFunc fn, void *opaque);
376
64d50b8b
MT
377static inline void
378pci_set_byte(uint8_t *config, uint8_t val)
379{
380 *config = val;
381}
382
383static inline uint8_t
cb95c2e4 384pci_get_byte(const uint8_t *config)
64d50b8b
MT
385{
386 return *config;
387}
388
14e12559
MT
389static inline void
390pci_set_word(uint8_t *config, uint16_t val)
391{
392 cpu_to_le16wu((uint16_t *)config, val);
393}
394
395static inline uint16_t
cb95c2e4 396pci_get_word(const uint8_t *config)
14e12559 397{
cb95c2e4 398 return le16_to_cpupu((const uint16_t *)config);
14e12559
MT
399}
400
401static inline void
402pci_set_long(uint8_t *config, uint32_t val)
403{
404 cpu_to_le32wu((uint32_t *)config, val);
405}
406
407static inline uint32_t
cb95c2e4 408pci_get_long(const uint8_t *config)
14e12559 409{
cb95c2e4 410 return le32_to_cpupu((const uint32_t *)config);
14e12559
MT
411}
412
fb5ce7d2
IY
413static inline void
414pci_set_quad(uint8_t *config, uint64_t val)
415{
416 cpu_to_le64w((uint64_t *)config, val);
417}
418
419static inline uint64_t
cb95c2e4 420pci_get_quad(const uint8_t *config)
fb5ce7d2 421{
cb95c2e4 422 return le64_to_cpup((const uint64_t *)config);
fb5ce7d2
IY
423}
424
deb54399
AL
425static inline void
426pci_config_set_vendor_id(uint8_t *pci_config, uint16_t val)
427{
14e12559 428 pci_set_word(&pci_config[PCI_VENDOR_ID], val);
deb54399
AL
429}
430
431static inline void
432pci_config_set_device_id(uint8_t *pci_config, uint16_t val)
433{
14e12559 434 pci_set_word(&pci_config[PCI_DEVICE_ID], val);
deb54399
AL
435}
436
cf602c7b
IE
437static inline void
438pci_config_set_revision(uint8_t *pci_config, uint8_t val)
439{
440 pci_set_byte(&pci_config[PCI_REVISION_ID], val);
441}
442
173a543b
BS
443static inline void
444pci_config_set_class(uint8_t *pci_config, uint16_t val)
445{
14e12559 446 pci_set_word(&pci_config[PCI_CLASS_DEVICE], val);
173a543b
BS
447}
448
cf602c7b
IE
449static inline void
450pci_config_set_prog_interface(uint8_t *pci_config, uint8_t val)
451{
452 pci_set_byte(&pci_config[PCI_CLASS_PROG], val);
453}
454
455static inline void
456pci_config_set_interrupt_pin(uint8_t *pci_config, uint8_t val)
457{
458 pci_set_byte(&pci_config[PCI_INTERRUPT_PIN], val);
459}
460
aabcf526
IY
461/*
462 * helper functions to do bit mask operation on configuration space.
463 * Just to set bit, use test-and-set and discard returned value.
464 * Just to clear bit, use test-and-clear and discard returned value.
465 * NOTE: They aren't atomic.
466 */
467static inline uint8_t
468pci_byte_test_and_clear_mask(uint8_t *config, uint8_t mask)
469{
470 uint8_t val = pci_get_byte(config);
471 pci_set_byte(config, val & ~mask);
472 return val & mask;
473}
474
475static inline uint8_t
476pci_byte_test_and_set_mask(uint8_t *config, uint8_t mask)
477{
478 uint8_t val = pci_get_byte(config);
479 pci_set_byte(config, val | mask);
480 return val & mask;
481}
482
483static inline uint16_t
484pci_word_test_and_clear_mask(uint8_t *config, uint16_t mask)
485{
486 uint16_t val = pci_get_word(config);
487 pci_set_word(config, val & ~mask);
488 return val & mask;
489}
490
491static inline uint16_t
492pci_word_test_and_set_mask(uint8_t *config, uint16_t mask)
493{
494 uint16_t val = pci_get_word(config);
495 pci_set_word(config, val | mask);
496 return val & mask;
497}
498
499static inline uint32_t
500pci_long_test_and_clear_mask(uint8_t *config, uint32_t mask)
501{
502 uint32_t val = pci_get_long(config);
503 pci_set_long(config, val & ~mask);
504 return val & mask;
505}
506
507static inline uint32_t
508pci_long_test_and_set_mask(uint8_t *config, uint32_t mask)
509{
510 uint32_t val = pci_get_long(config);
511 pci_set_long(config, val | mask);
512 return val & mask;
513}
514
515static inline uint64_t
516pci_quad_test_and_clear_mask(uint8_t *config, uint64_t mask)
517{
518 uint64_t val = pci_get_quad(config);
519 pci_set_quad(config, val & ~mask);
520 return val & mask;
521}
522
523static inline uint64_t
524pci_quad_test_and_set_mask(uint8_t *config, uint64_t mask)
525{
526 uint64_t val = pci_get_quad(config);
527 pci_set_quad(config, val | mask);
528 return val & mask;
529}
530
c9f50cea
MT
531/* Access a register specified by a mask */
532static inline void
533pci_set_byte_by_mask(uint8_t *config, uint8_t mask, uint8_t reg)
534{
535 uint8_t val = pci_get_byte(config);
536 uint8_t rval = reg << (ffs(mask) - 1);
537 pci_set_byte(config, (~mask & val) | (mask & rval));
538}
539
540static inline uint8_t
541pci_get_byte_by_mask(uint8_t *config, uint8_t mask)
542{
543 uint8_t val = pci_get_byte(config);
544 return (val & mask) >> (ffs(mask) - 1);
545}
546
547static inline void
548pci_set_word_by_mask(uint8_t *config, uint16_t mask, uint16_t reg)
549{
550 uint16_t val = pci_get_word(config);
551 uint16_t rval = reg << (ffs(mask) - 1);
552 pci_set_word(config, (~mask & val) | (mask & rval));
553}
554
555static inline uint16_t
556pci_get_word_by_mask(uint8_t *config, uint16_t mask)
557{
558 uint16_t val = pci_get_word(config);
559 return (val & mask) >> (ffs(mask) - 1);
560}
561
562static inline void
563pci_set_long_by_mask(uint8_t *config, uint32_t mask, uint32_t reg)
564{
565 uint32_t val = pci_get_long(config);
566 uint32_t rval = reg << (ffs(mask) - 1);
567 pci_set_long(config, (~mask & val) | (mask & rval));
568}
569
570static inline uint32_t
571pci_get_long_by_mask(uint8_t *config, uint32_t mask)
572{
573 uint32_t val = pci_get_long(config);
574 return (val & mask) >> (ffs(mask) - 1);
575}
576
577static inline void
578pci_set_quad_by_mask(uint8_t *config, uint64_t mask, uint64_t reg)
579{
580 uint64_t val = pci_get_quad(config);
581 uint64_t rval = reg << (ffs(mask) - 1);
582 pci_set_quad(config, (~mask & val) | (mask & rval));
583}
584
585static inline uint64_t
586pci_get_quad_by_mask(uint8_t *config, uint64_t mask)
587{
588 uint64_t val = pci_get_quad(config);
589 return (val & mask) >> (ffs(mask) - 1);
590}
591
49823868
IY
592PCIDevice *pci_create_multifunction(PCIBus *bus, int devfn, bool multifunction,
593 const char *name);
594PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn,
595 bool multifunction,
596 const char *name);
499cf102 597PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name);
6b1b92d3
PB
598PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name);
599
3c18685f 600static inline int pci_is_express(const PCIDevice *d)
a9f49946
IY
601{
602 return d->cap_present & QEMU_PCI_CAP_EXPRESS;
603}
604
3c18685f 605static inline uint32_t pci_config_size(const PCIDevice *d)
a9f49946
IY
606{
607 return pci_is_express(d) ? PCIE_CONFIG_SPACE_SIZE : PCI_CONFIG_SPACE_SIZE;
608}
609
ec174575 610/* DMA access functions */
d86a77f8
DG
611static inline DMAContext *pci_dma_context(PCIDevice *dev)
612{
5fa45de5 613 return dev->dma;
d86a77f8
DG
614}
615
ec174575
DG
616static inline int pci_dma_rw(PCIDevice *dev, dma_addr_t addr,
617 void *buf, dma_addr_t len, DMADirection dir)
618{
d86a77f8 619 dma_memory_rw(pci_dma_context(dev), addr, buf, len, dir);
ec174575
DG
620 return 0;
621}
622
623static inline int pci_dma_read(PCIDevice *dev, dma_addr_t addr,
624 void *buf, dma_addr_t len)
625{
626 return pci_dma_rw(dev, addr, buf, len, DMA_DIRECTION_TO_DEVICE);
627}
628
629static inline int pci_dma_write(PCIDevice *dev, dma_addr_t addr,
630 const void *buf, dma_addr_t len)
631{
632 return pci_dma_rw(dev, addr, (void *) buf, len, DMA_DIRECTION_FROM_DEVICE);
633}
634
635#define PCI_DMA_DEFINE_LDST(_l, _s, _bits) \
636 static inline uint##_bits##_t ld##_l##_pci_dma(PCIDevice *dev, \
637 dma_addr_t addr) \
638 { \
d86a77f8 639 return ld##_l##_dma(pci_dma_context(dev), addr); \
ec174575
DG
640 } \
641 static inline void st##_s##_pci_dma(PCIDevice *dev, \
d86a77f8 642 dma_addr_t addr, uint##_bits##_t val) \
ec174575 643 { \
d86a77f8 644 st##_s##_dma(pci_dma_context(dev), addr, val); \
ec174575
DG
645 }
646
647PCI_DMA_DEFINE_LDST(ub, b, 8);
648PCI_DMA_DEFINE_LDST(uw_le, w_le, 16)
649PCI_DMA_DEFINE_LDST(l_le, l_le, 32);
650PCI_DMA_DEFINE_LDST(q_le, q_le, 64);
651PCI_DMA_DEFINE_LDST(uw_be, w_be, 16)
652PCI_DMA_DEFINE_LDST(l_be, l_be, 32);
653PCI_DMA_DEFINE_LDST(q_be, q_be, 64);
654
655#undef PCI_DMA_DEFINE_LDST
656
657static inline void *pci_dma_map(PCIDevice *dev, dma_addr_t addr,
658 dma_addr_t *plen, DMADirection dir)
659{
ec174575
DG
660 void *buf;
661
d86a77f8 662 buf = dma_memory_map(pci_dma_context(dev), addr, plen, dir);
ec174575
DG
663 return buf;
664}
665
666static inline void pci_dma_unmap(PCIDevice *dev, void *buffer, dma_addr_t len,
667 DMADirection dir, dma_addr_t access_len)
668{
d86a77f8 669 dma_memory_unmap(pci_dma_context(dev), buffer, len, dir, access_len);
ec174575
DG
670}
671
672static inline void pci_dma_sglist_init(QEMUSGList *qsg, PCIDevice *dev,
673 int alloc_hint)
674{
c65bcef3 675 qemu_sglist_init(qsg, alloc_hint, pci_dma_context(dev));
ec174575
DG
676}
677
701a8f76
PB
678extern const VMStateDescription vmstate_pci_device;
679
680#define VMSTATE_PCI_DEVICE(_field, _state) { \
681 .name = (stringify(_field)), \
682 .size = sizeof(PCIDevice), \
683 .vmsd = &vmstate_pci_device, \
684 .flags = VMS_STRUCT, \
685 .offset = vmstate_offset_value(_state, _field, PCIDevice), \
686}
687
688#define VMSTATE_PCI_DEVICE_POINTER(_field, _state) { \
689 .name = (stringify(_field)), \
690 .size = sizeof(PCIDevice), \
691 .vmsd = &vmstate_pci_device, \
692 .flags = VMS_STRUCT|VMS_POINTER, \
693 .offset = vmstate_offset_pointer(_state, _field, PCIDevice), \
694}
695
87ecb68b 696#endif