]> git.proxmox.com Git - qemu.git/blame - hw/pci/pci_host.c
milkymist-uart: Use Device::realize instead of SysBusDevice::init
[qemu.git] / hw / pci / pci_host.c
CommitLineData
4f5e19e6
IY
1/*
2 * pci_host.c
3 *
4 * Copyright (c) 2009 Isaku Yamahata <yamahata at valinux co jp>
5 * VA Linux Systems Japan K.K.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16
17 * You should have received a copy of the GNU General Public License along
70539e18 18 * with this program; if not, see <http://www.gnu.org/licenses/>.
4f5e19e6
IY
19 */
20
c759b24f
MT
21#include "hw/pci/pci.h"
22#include "hw/pci/pci_host.h"
3bf4dfdd 23#include "trace.h"
4f5e19e6
IY
24
25/* debug PCI */
26//#define DEBUG_PCI
27
28#ifdef DEBUG_PCI
29#define PCI_DPRINTF(fmt, ...) \
30do { printf("pci_host_data: " fmt , ## __VA_ARGS__); } while (0)
31#else
32#define PCI_DPRINTF(fmt, ...)
33#endif
34
766347cc
IY
35/*
36 * PCI address
37 * bit 16 - 24: bus number
38 * bit 8 - 15: devfun number
39 * bit 0 - 7: offset in configuration space of a given pci device
40 */
41
085d8134 42/* the helper function to get a PCIDevice* for a given pci address */
8d6514f8 43static inline PCIDevice *pci_dev_find_by_addr(PCIBus *bus, uint32_t addr)
766347cc 44{
42331e9f
IY
45 uint8_t bus_num = addr >> 16;
46 uint8_t devfn = addr >> 8;
47
5256d8bf 48 return pci_find_device(bus, bus_num, devfn);
766347cc
IY
49}
50
42e4126b
JK
51void pci_host_config_write_common(PCIDevice *pci_dev, uint32_t addr,
52 uint32_t limit, uint32_t val, uint32_t len)
53{
54 assert(len <= 4);
3bf4dfdd
AK
55 trace_pci_cfg_write(pci_dev->name, PCI_SLOT(pci_dev->devfn),
56 PCI_FUNC(pci_dev->devfn), addr, val);
42e4126b
JK
57 pci_dev->config_write(pci_dev, addr, val, MIN(len, limit - addr));
58}
59
60uint32_t pci_host_config_read_common(PCIDevice *pci_dev, uint32_t addr,
61 uint32_t limit, uint32_t len)
62{
3bf4dfdd
AK
63 uint32_t ret;
64
42e4126b 65 assert(len <= 4);
3bf4dfdd
AK
66 ret = pci_dev->config_read(pci_dev, addr, MIN(len, limit - addr));
67 trace_pci_cfg_read(pci_dev->name, PCI_SLOT(pci_dev->devfn),
68 PCI_FUNC(pci_dev->devfn), addr, ret);
69
70 return ret;
42e4126b
JK
71}
72
ce195fb5 73void pci_data_write(PCIBus *s, uint32_t addr, uint32_t val, int len)
766347cc 74{
8d6514f8 75 PCIDevice *pci_dev = pci_dev_find_by_addr(s, addr);
7ac901cd 76 uint32_t config_addr = addr & (PCI_CONFIG_SPACE_SIZE - 1);
766347cc 77
42e4126b 78 if (!pci_dev) {
766347cc 79 return;
42e4126b 80 }
766347cc 81
0b987f19 82 PCI_DPRINTF("%s: %s: addr=%02" PRIx32 " val=%08" PRIx32 " len=%d\n",
766347cc 83 __func__, pci_dev->name, config_addr, val, len);
42e4126b
JK
84 pci_host_config_write_common(pci_dev, config_addr, PCI_CONFIG_SPACE_SIZE,
85 val, len);
766347cc
IY
86}
87
ce195fb5 88uint32_t pci_data_read(PCIBus *s, uint32_t addr, int len)
766347cc 89{
8d6514f8 90 PCIDevice *pci_dev = pci_dev_find_by_addr(s, addr);
7ac901cd 91 uint32_t config_addr = addr & (PCI_CONFIG_SPACE_SIZE - 1);
766347cc
IY
92 uint32_t val;
93
94 if (!pci_dev) {
4677d8ed 95 return ~0x0;
766347cc
IY
96 }
97
42e4126b
JK
98 val = pci_host_config_read_common(pci_dev, config_addr,
99 PCI_CONFIG_SPACE_SIZE, len);
4677d8ed
MT
100 PCI_DPRINTF("%s: %s: addr=%02"PRIx32" val=%08"PRIx32" len=%d\n",
101 __func__, pci_dev->name, config_addr, val, len);
102
766347cc
IY
103 return val;
104}
105
a8170e5e 106static void pci_host_config_write(void *opaque, hwaddr addr,
d0ed8076 107 uint64_t val, unsigned len)
a455783b 108{
d0ed8076 109 PCIHostState *s = opaque;
a455783b 110
d0ed8076 111 PCI_DPRINTF("%s addr " TARGET_FMT_plx " len %d val %"PRIx64"\n",
9f6f0423 112 __func__, addr, len, val);
cdde6ffc
AK
113 if (addr != 0 || len != 4) {
114 return;
115 }
a455783b
IY
116 s->config_reg = val;
117}
118
a8170e5e 119static uint64_t pci_host_config_read(void *opaque, hwaddr addr,
d0ed8076 120 unsigned len)
a455783b 121{
d0ed8076 122 PCIHostState *s = opaque;
a455783b 123 uint32_t val = s->config_reg;
952760bb 124
d0ed8076 125 PCI_DPRINTF("%s addr " TARGET_FMT_plx " len %d val %"PRIx32"\n",
9f6f0423 126 __func__, addr, len, val);
a455783b
IY
127 return val;
128}
129
a8170e5e 130static void pci_host_data_write(void *opaque, hwaddr addr,
d0ed8076 131 uint64_t val, unsigned len)
a455783b 132{
d0ed8076
AK
133 PCIHostState *s = opaque;
134 PCI_DPRINTF("write addr " TARGET_FMT_plx " len %d val %x\n",
135 addr, len, (unsigned)val);
9f6f0423
MT
136 if (s->config_reg & (1u << 31))
137 pci_data_write(s->bus, s->config_reg | (addr & 3), val, len);
a455783b
IY
138}
139
d0ed8076 140static uint64_t pci_host_data_read(void *opaque,
a8170e5e 141 hwaddr addr, unsigned len)
a455783b 142{
d0ed8076 143 PCIHostState *s = opaque;
9f6f0423
MT
144 uint32_t val;
145 if (!(s->config_reg & (1 << 31)))
146 return 0xffffffff;
147 val = pci_data_read(s->bus, s->config_reg | (addr & 3), len);
d0ed8076 148 PCI_DPRINTF("read addr " TARGET_FMT_plx " len %d val %x\n",
952760bb
BS
149 addr, len, val);
150 return val;
9f6f0423 151}
a455783b 152
d0ed8076
AK
153const MemoryRegionOps pci_host_conf_le_ops = {
154 .read = pci_host_config_read,
155 .write = pci_host_config_write,
156 .endianness = DEVICE_LITTLE_ENDIAN,
157};
a455783b 158
d0ed8076
AK
159const MemoryRegionOps pci_host_conf_be_ops = {
160 .read = pci_host_config_read,
161 .write = pci_host_config_write,
162 .endianness = DEVICE_BIG_ENDIAN,
163};
d2c33733 164
d0ed8076
AK
165const MemoryRegionOps pci_host_data_le_ops = {
166 .read = pci_host_data_read,
167 .write = pci_host_data_write,
168 .endianness = DEVICE_LITTLE_ENDIAN,
169};
170
171const MemoryRegionOps pci_host_data_be_ops = {
172 .read = pci_host_data_read,
173 .write = pci_host_data_write,
174 .endianness = DEVICE_BIG_ENDIAN,
175};
a455783b 176
b44ff9d4
AF
177static const TypeInfo pci_host_type_info = {
178 .name = TYPE_PCI_HOST_BRIDGE,
179 .parent = TYPE_SYS_BUS_DEVICE,
180 .abstract = true,
568f0690 181 .class_size = sizeof(PCIHostBridgeClass),
b44ff9d4
AF
182 .instance_size = sizeof(PCIHostState),
183};
184
185static void pci_host_register_types(void)
186{
187 type_register_static(&pci_host_type_info);
188}
4f5e19e6 189
b44ff9d4 190type_init(pci_host_register_types)